blob: f14a339d7b195056b331853b7777a3d76254beee [file] [log] [blame]
Aaron Durbin76c37002012-10-30 09:03:43 -05001/*
2 * This file is part of the coreboot project.
3 *
4 * Copyright (C) 2008-2009 coresystems GmbH
5 * Copyright (C) 2012 The Chromium OS Authors. All rights reserved.
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; version 2 of the License.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
Aaron Durbin76c37002012-10-30 09:03:43 -050015 */
16
17#ifndef SOUTHBRIDGE_INTEL_LYNXPOINT_PCH_H
18#define SOUTHBRIDGE_INTEL_LYNXPOINT_PCH_H
19
Aaron Durbinda5f5092016-07-13 23:23:16 -050020#include <arch/acpi.h>
21
Aaron Durbinb0f81512016-07-25 21:31:41 -050022#define CROS_GPIO_DEVICE_NAME "LynxPoint"
23
Aaron Durbin76c37002012-10-30 09:03:43 -050024/*
25 * Lynx Point PCH PCI Devices:
26 *
27 * Bus 0:Device 31:Function 0 LPC Controller1
28 * Bus 0:Device 31:Function 2 SATA Controller #1
29 * Bus 0:Device 31:Function 3 SMBus Controller
30 * Bus 0:Device 31:Function 5 SATA Controller #22
31 * Bus 0:Device 31:Function 6 Thermal Subsystem
32 * Bus 0:Device 29:Function 03 USB EHCI Controller #1
33 * Bus 0:Device 26:Function 03 USB EHCI Controller #2
34 * Bus 0:Device 28:Function 0 PCI Express* Port 1
35 * Bus 0:Device 28:Function 1 PCI Express Port 2
36 * Bus 0:Device 28:Function 2 PCI Express Port 3
37 * Bus 0:Device 28:Function 3 PCI Express Port 4
38 * Bus 0:Device 28:Function 4 PCI Express Port 5
39 * Bus 0:Device 28:Function 5 PCI Express Port 6
40 * Bus 0:Device 28:Function 6 PCI Express Port 7
41 * Bus 0:Device 28:Function 7 PCI Express Port 8
Duncan Laurie5cc51c02013-03-07 14:06:43 -080042 * Bus 0:Device 27:Function 0 Intel High Definition Audio Controller
Aaron Durbin76c37002012-10-30 09:03:43 -050043 * Bus 0:Device 25:Function 0 Gigabit Ethernet Controller
Duncan Laurie5cc51c02013-03-07 14:06:43 -080044 * Bus 0:Device 22:Function 0 Intel Management Engine Interface #1
Aaron Durbin76c37002012-10-30 09:03:43 -050045 * Bus 0:Device 22:Function 1 Intel Management Engine Interface #2
46 * Bus 0:Device 22:Function 2 IDE-R
47 * Bus 0:Device 22:Function 3 KT
48 * Bus 0:Device 20:Function 0 xHCI Controller
49*/
50
51/* PCH types */
Duncan Laurie5cc51c02013-03-07 14:06:43 -080052#define PCH_TYPE_LPT 0x8c
53#define PCH_TYPE_LPT_LP 0x9c
Aaron Durbin76c37002012-10-30 09:03:43 -050054
55/* PCH stepping values for LPC device */
Duncan Laurie4bc107b2013-06-24 13:14:44 -070056#define LPT_H_STEP_B0 0x02
57#define LPT_H_STEP_C0 0x03
58#define LPT_H_STEP_C1 0x04
59#define LPT_H_STEP_C2 0x05
60#define LPT_LP_STEP_B0 0x02
61#define LPT_LP_STEP_B1 0x03
62#define LPT_LP_STEP_B2 0x04
Aaron Durbin76c37002012-10-30 09:03:43 -050063
64/*
65 * It does not matter where we put the SMBus I/O base, as long as we
66 * keep it consistent and don't interfere with other devices. Stage2
67 * will relocate this anyways.
68 * Our solution is to have SMB initialization move the I/O to SMBUS_IO_BASE
69 * again. But handling static BARs is a generic problem that should be
70 * solved in the device allocator.
71 */
72#define SMBUS_IO_BASE 0x0400
73#define SMBUS_SLAVE_ADDR 0x24
Aaron Durbin76c37002012-10-30 09:03:43 -050074
Martin Roth7a1a3ad2017-06-24 21:29:38 -060075#if IS_ENABLED(CONFIG_INTEL_LYNXPOINT_LP)
Duncan Laurie7922b462013-03-08 16:34:33 -080076#define DEFAULT_PMBASE 0x1000
77#define DEFAULT_GPIOBASE 0x1400
Duncan Laurie045f1532012-12-17 11:29:10 -080078#define DEFAULT_GPIOSIZE 0x400
79#else
Duncan Laurie7922b462013-03-08 16:34:33 -080080#define DEFAULT_PMBASE 0x500
Duncan Laurie045f1532012-12-17 11:29:10 -080081#define DEFAULT_GPIOBASE 0x480
82#define DEFAULT_GPIOSIZE 0x80
83#endif
84
Aaron Durbin76c37002012-10-30 09:03:43 -050085#define HPET_ADDR 0xfed00000
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -080086#ifndef __ACPI__
87#define DEFAULT_RCBA ((u8 *)0xfed1c000)
88#else
Aaron Durbin76c37002012-10-30 09:03:43 -050089#define DEFAULT_RCBA 0xfed1c000
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -080090#endif
Aaron Durbin76c37002012-10-30 09:03:43 -050091
92#ifndef __ACPI__
Aaron Durbin76c37002012-10-30 09:03:43 -050093
94#if defined (__SMM__) && !defined(__ASSEMBLER__)
95void intel_pch_finalize_smm(void);
Duncan Laurie1f529082013-07-30 15:53:45 -070096void usb_ehci_sleep_prepare(device_t dev, u8 slp_typ);
97void usb_ehci_disable(device_t dev);
98void usb_xhci_sleep_prepare(device_t dev, u8 slp_typ);
Duncan Laurie911cedf2013-07-30 16:05:55 -070099void usb_xhci_route_all(void);
Aaron Durbin76c37002012-10-30 09:03:43 -0500100#endif
101
Aaron Durbin239c2e82012-12-19 11:31:17 -0600102
103/* State Machine configuration. */
104#define RCBA_REG_SIZE_MASK 0x8000
105#define RCBA_REG_SIZE_16 0x8000
106#define RCBA_REG_SIZE_32 0x0000
107#define RCBA_COMMAND_MASK 0x000f
108#define RCBA_COMMAND_SET 0x0001
109#define RCBA_COMMAND_READ 0x0002
110#define RCBA_COMMAND_RMW 0x0003
111#define RCBA_COMMAND_END 0x0007
112
113#define RCBA_ENCODE_COMMAND(command_, reg_, mask_, or_value_) \
114 { .command = command_, \
115 .reg = reg_, \
116 .mask = mask_, \
117 .or_value = or_value_ \
118 }
119#define RCBA_SET_REG_32(reg_, value_) \
120 RCBA_ENCODE_COMMAND(RCBA_REG_SIZE_32|RCBA_COMMAND_SET, reg_, 0, value_)
121#define RCBA_READ_REG_32(reg_) \
122 RCBA_ENCODE_COMMAND(RCBA_REG_SIZE_32|RCBA_COMMAND_READ, reg_, 0, 0)
123#define RCBA_RMW_REG_32(reg_, mask_, or_) \
124 RCBA_ENCODE_COMMAND(RCBA_REG_SIZE_32|RCBA_COMMAND_RMW, reg_, mask_, or_)
125#define RCBA_SET_REG_16(reg_, value_) \
126 RCBA_ENCODE_COMMAND(RCBA_REG_SIZE_16|RCBA_COMMAND_SET, reg_, 0, value_)
127#define RCBA_READ_REG_16(reg_) \
128 RCBA_ENCODE_COMMAND(RCBA_REG_SIZE_16|RCBA_COMMAND_READ, reg_, 0, 0)
129#define RCBA_RMW_REG_16(reg_, mask_, or_) \
130 RCBA_ENCODE_COMMAND(RCBA_REG_SIZE_16|RCBA_COMMAND_RMW, reg_, mask_, or_)
131#define RCBA_END_CONFIG \
132 RCBA_ENCODE_COMMAND(RCBA_COMMAND_END, 0, 0, 0)
133
134struct rcba_config_instruction
135{
136 u16 command;
137 u16 reg;
138 u32 mask;
139 u32 or_value;
140};
141
Stefan Reinauer3f5f6d82013-05-07 20:35:29 +0200142#if !defined(__ASSEMBLER__)
Duncan Laurie8584b222013-02-15 13:52:28 -0800143void pch_config_rcba(const struct rcba_config_instruction *rcba_config);
Duncan Laurie5cc51c02013-03-07 14:06:43 -0800144int pch_silicon_revision(void);
145int pch_silicon_type(void);
146int pch_is_lp(void);
Duncan Laurie1ad55642013-03-07 14:08:04 -0800147u16 get_pmbase(void);
148u16 get_gpiobase(void);
Duncan Laurie55cdf552013-03-08 16:01:44 -0800149
150/* Power Management register handling in pmutil.c */
151/* PM1_CNT */
152void enable_pm1_control(u32 mask);
153void disable_pm1_control(u32 mask);
154/* PM1 */
155u16 clear_pm1_status(void);
Aaron Durbind6d6db32013-03-27 21:13:02 -0500156void enable_pm1(u16 events);
Duncan Laurie55cdf552013-03-08 16:01:44 -0800157u32 clear_smi_status(void);
158/* SMI */
159void enable_smi(u32 mask);
160void disable_smi(u32 mask);
161/* ALT_GP_SMI */
162u32 clear_alt_smi_status(void);
163void enable_alt_smi(u32 mask);
164/* TCO */
165u32 clear_tco_status(void);
166void enable_tco_sci(void);
167/* GPE0 */
168u32 clear_gpe_status(void);
169void clear_gpe_enable(void);
170void enable_all_gpe(u32 set1, u32 set2, u32 set3, u32 set4);
171void disable_all_gpe(void);
172void enable_gpe(u32 mask);
173void disable_gpe(u32 mask);
174
Aaron Durbincfe7ad12017-09-15 14:59:27 -0600175/* Return non-zero when RTC failure happened. */
176int rtc_failure(void);
177
Duncan Laurie8584b222013-02-15 13:52:28 -0800178#if !defined(__PRE_RAM__) && !defined(__SMM__)
179#include <device/device.h>
180#include <arch/acpi.h>
181#include "chip.h"
Duncan Laurie8584b222013-02-15 13:52:28 -0800182void pch_enable(device_t dev);
Aaron Durbin3fcd3562013-06-19 13:20:37 -0500183void pch_disable_devfn(device_t dev);
Aaron Durbinc17aac32013-06-19 13:12:48 -0500184u32 pch_iobp_read(u32 address);
185void pch_iobp_write(u32 address, u32 data);
Duncan Laurie8584b222013-02-15 13:52:28 -0800186void pch_iobp_update(u32 address, u32 andvalue, u32 orvalue);
Martin Roth7a1a3ad2017-06-24 21:29:38 -0600187#if IS_ENABLED(CONFIG_ELOG)
Duncan Laurie8584b222013-02-15 13:52:28 -0800188void pch_log_state(void);
189#endif
190void acpi_create_intel_hpet(acpi_hpet_t * hpet);
Duncan Lauried7cb8d02013-05-15 15:03:57 -0700191void acpi_create_serialio_ssdt(acpi_header_t *ssdt);
Duncan Laurie8584b222013-02-15 13:52:28 -0800192
193/* These helpers are for performing SMM relocation. */
Duncan Laurie8584b222013-02-15 13:52:28 -0800194void southbridge_trigger_smi(void);
195void southbridge_clear_smi_status(void);
Aaron Durbinaf3158c2013-03-27 20:57:28 -0500196/* The initialization of the southbridge is split into 2 compoments. One is
197 * for clearing the state in the SMM registers. The other is for enabling
198 * SMIs. They are split so that other work between the 2 actions. */
199void southbridge_smm_clear_state(void);
200void southbridge_smm_enable_smi(void);
Duncan Laurie8584b222013-02-15 13:52:28 -0800201#else
202void enable_smbus(void);
203void enable_usb_bar(void);
204int smbus_read_byte(unsigned device, unsigned address);
205int early_spi_read(u32 offset, u32 size, u8 *buffer);
Aaron Durbin239c2e82012-12-19 11:31:17 -0600206int early_pch_init(const void *gpio_map,
207 const struct rcba_config_instruction *rcba_config);
Stefan Reinauer779e1782013-10-07 16:29:54 -0700208void pch_enable_lpc(void);
Shawn Nematbakhshccb12fb2013-07-03 17:55:38 -0700209#endif /* !__PRE_RAM__ && !__SMM__ */
210#endif /* __ASSEMBLER__ */
Aaron Durbin76c37002012-10-30 09:03:43 -0500211
212#define MAINBOARD_POWER_OFF 0
213#define MAINBOARD_POWER_ON 1
214#define MAINBOARD_POWER_KEEP 2
215
216#ifndef CONFIG_MAINBOARD_POWER_ON_AFTER_POWER_FAIL
217#define CONFIG_MAINBOARD_POWER_ON_AFTER_POWER_FAIL MAINBOARD_POWER_ON
218#endif
219
220/* PCI Configuration Space (D30:F0): PCI2PCI */
221#define PSTS 0x06
222#define SMLT 0x1b
223#define SECSTS 0x1e
224#define INTR 0x3c
225#define BCTRL 0x3e
226#define SBR (1 << 6)
227#define SEE (1 << 1)
228#define PERE (1 << 0)
229
Duncan Laurie98c40622013-05-21 16:37:40 -0700230/* Power Management Control and Status */
231#define PCH_PCS 0x84
232#define PCH_PCS_PS_D3HOT 3
233
Aaron Durbin76c37002012-10-30 09:03:43 -0500234#define PCH_EHCI1_DEV PCI_DEV(0, 0x1d, 0)
235#define PCH_EHCI2_DEV PCI_DEV(0, 0x1a, 0)
Duncan Laurie2d9d39a2013-05-29 15:27:55 -0700236#define PCH_XHCI_DEV PCI_DEV(0, 0x14, 0)
Aaron Durbin76c37002012-10-30 09:03:43 -0500237#define PCH_ME_DEV PCI_DEV(0, 0x16, 0)
238#define PCH_PCIE_DEV_SLOT 28
239
240/* PCI Configuration Space (D31:F0): LPC */
241#define PCH_LPC_DEV PCI_DEV(0, 0x1f, 0)
242#define SERIRQ_CNTL 0x64
243
244#define GEN_PMCON_1 0xa0
245#define GEN_PMCON_2 0xa2
246#define GEN_PMCON_3 0xa4
Aaron Durbinb9ea8b32012-11-02 09:10:30 -0500247#define PMIR 0xac
Ryan Salsamendi3f2fe182017-07-04 13:14:16 -0700248#define PMIR_CF9LOCK (1UL << 31)
Aaron Durbinb9ea8b32012-11-02 09:10:30 -0500249#define PMIR_CF9GR (1 << 20)
Aaron Durbin76c37002012-10-30 09:03:43 -0500250
251/* GEN_PMCON_3 bits */
252#define RTC_BATTERY_DEAD (1 << 2)
253#define RTC_POWER_FAILED (1 << 1)
254#define SLEEP_AFTER_POWER_FAIL (1 << 0)
255
256#define PMBASE 0x40
257#define ACPI_CNTL 0x44
Paul Menzel373a20c2013-05-03 12:17:02 +0200258#define ACPI_EN (1 << 7)
Aaron Durbin76c37002012-10-30 09:03:43 -0500259#define BIOS_CNTL 0xDC
260#define GPIO_BASE 0x48 /* LPC GPIO Base Address Register */
261#define GPIO_CNTL 0x4C /* LPC GPIO Control Register */
262#define GPIO_ROUT 0xb8
263
264#define PIRQA_ROUT 0x60
265#define PIRQB_ROUT 0x61
266#define PIRQC_ROUT 0x62
267#define PIRQD_ROUT 0x63
268#define PIRQE_ROUT 0x68
269#define PIRQF_ROUT 0x69
270#define PIRQG_ROUT 0x6A
271#define PIRQH_ROUT 0x6B
272
273#define LPC_IO_DEC 0x80 /* IO Decode Ranges Register */
274#define LPC_EN 0x82 /* LPC IF Enables Register */
275#define CNF2_LPC_EN (1 << 13) /* 0x4e/0x4f */
276#define CNF1_LPC_EN (1 << 12) /* 0x2e/0x2f */
277#define MC_LPC_EN (1 << 11) /* 0x62/0x66 */
278#define KBC_LPC_EN (1 << 10) /* 0x60/0x64 */
279#define GAMEH_LPC_EN (1 << 9) /* 0x208/0x20f */
280#define GAMEL_LPC_EN (1 << 8) /* 0x200/0x207 */
281#define FDD_LPC_EN (1 << 3) /* LPC_IO_DEC[12] */
282#define LPT_LPC_EN (1 << 2) /* LPC_IO_DEC[9:8] */
283#define COMB_LPC_EN (1 << 1) /* LPC_IO_DEC[6:4] */
284#define COMA_LPC_EN (1 << 0) /* LPC_IO_DEC[2:0] */
Matt DeVilliera51e3792018-03-04 01:44:15 -0600285#define LPC_IBDF 0x6C /* I/O APIC bus/dev/fn */
286#define LPC_HnBDF(n) (0x70 + n * 2) /* HPET n bus/dev/fn */
Aaron Durbin76c37002012-10-30 09:03:43 -0500287#define LPC_GEN1_DEC 0x84 /* LPC IF Generic Decode Range 1 */
288#define LPC_GEN2_DEC 0x88 /* LPC IF Generic Decode Range 2 */
289#define LPC_GEN3_DEC 0x8c /* LPC IF Generic Decode Range 3 */
290#define LPC_GEN4_DEC 0x90 /* LPC IF Generic Decode Range 4 */
Aaron Durbin6f561af2012-12-19 14:38:01 -0600291#define LGMR 0x98 /* LPC Generic Memory Range */
Aaron Durbin76c37002012-10-30 09:03:43 -0500292
293/* PCI Configuration Space (D31:F1): IDE */
294#define PCH_IDE_DEV PCI_DEV(0, 0x1f, 1)
295#define PCH_SATA_DEV PCI_DEV(0, 0x1f, 2)
296#define PCH_SATA2_DEV PCI_DEV(0, 0x1f, 5)
297#define INTR_LN 0x3c
298#define IDE_TIM_PRI 0x40 /* IDE timings, primary */
299#define IDE_DECODE_ENABLE (1 << 15)
300#define IDE_SITRE (1 << 14)
301#define IDE_ISP_5_CLOCKS (0 << 12)
302#define IDE_ISP_4_CLOCKS (1 << 12)
303#define IDE_ISP_3_CLOCKS (2 << 12)
304#define IDE_RCT_4_CLOCKS (0 << 8)
305#define IDE_RCT_3_CLOCKS (1 << 8)
306#define IDE_RCT_2_CLOCKS (2 << 8)
307#define IDE_RCT_1_CLOCKS (3 << 8)
308#define IDE_DTE1 (1 << 7)
309#define IDE_PPE1 (1 << 6)
310#define IDE_IE1 (1 << 5)
311#define IDE_TIME1 (1 << 4)
312#define IDE_DTE0 (1 << 3)
313#define IDE_PPE0 (1 << 2)
314#define IDE_IE0 (1 << 1)
315#define IDE_TIME0 (1 << 0)
316#define IDE_TIM_SEC 0x42 /* IDE timings, secondary */
317
318#define IDE_SDMA_CNT 0x48 /* Synchronous DMA control */
319#define IDE_SSDE1 (1 << 3)
320#define IDE_SSDE0 (1 << 2)
321#define IDE_PSDE1 (1 << 1)
322#define IDE_PSDE0 (1 << 0)
323
324#define IDE_SDMA_TIM 0x4a
325
326#define IDE_CONFIG 0x54 /* IDE I/O Configuration Register */
327#define SIG_MODE_SEC_NORMAL (0 << 18)
328#define SIG_MODE_SEC_TRISTATE (1 << 18)
329#define SIG_MODE_SEC_DRIVELOW (2 << 18)
330#define SIG_MODE_PRI_NORMAL (0 << 16)
331#define SIG_MODE_PRI_TRISTATE (1 << 16)
332#define SIG_MODE_PRI_DRIVELOW (2 << 16)
333#define FAST_SCB1 (1 << 15)
334#define FAST_SCB0 (1 << 14)
335#define FAST_PCB1 (1 << 13)
336#define FAST_PCB0 (1 << 12)
337#define SCB1 (1 << 3)
338#define SCB0 (1 << 2)
339#define PCB1 (1 << 1)
340#define PCB0 (1 << 0)
341
342#define SATA_SIRI 0xa0 /* SATA Indexed Register Index */
343#define SATA_SIRD 0xa4 /* SATA Indexed Register Data */
344#define SATA_SP 0xd0 /* Scratchpad */
345
346/* SATA IOBP Registers */
347#define SATA_IOBP_SP0G3IR 0xea000151
348#define SATA_IOBP_SP1G3IR 0xea000051
Shawn Nematbakhsh28752272013-08-13 10:45:21 -0700349#define SATA_IOBP_SP0DTLE_DATA 0xea002550
350#define SATA_IOBP_SP0DTLE_EDGE 0xea002554
351#define SATA_IOBP_SP1DTLE_DATA 0xea002750
352#define SATA_IOBP_SP1DTLE_EDGE 0xea002754
353
354#define SATA_DTLE_MASK 0xF
355#define SATA_DTLE_DATA_SHIFT 24
356#define SATA_DTLE_EDGE_SHIFT 16
Aaron Durbin76c37002012-10-30 09:03:43 -0500357
Duncan Laurie1f529082013-07-30 15:53:45 -0700358/* EHCI PCI Registers */
359#define EHCI_PWR_CTL_STS 0x54
360#define PWR_CTL_SET_MASK 0x3
361#define PWR_CTL_SET_D0 0x0
362#define PWR_CTL_SET_D3 0x3
363#define PWR_CTL_ENABLE_PME (1 << 8)
Duncan Laurie0bf1dea2013-08-13 13:32:28 -0700364#define PWR_CTL_STATUS_PME (1 << 15)
Duncan Laurie1f529082013-07-30 15:53:45 -0700365
366/* EHCI Memory Registers */
367#define EHCI_USB_CMD 0x20
368#define EHCI_USB_CMD_RUN (1 << 0)
369#define EHCI_USB_CMD_PSE (1 << 4)
370#define EHCI_USB_CMD_ASE (1 << 5)
371#define EHCI_PORTSC(port) (0x64 + (port * 4))
372#define EHCI_PORTSC_ENABLED (1 << 2)
373#define EHCI_PORTSC_SUSPEND (1 << 7)
374
375/* XHCI PCI Registers */
376#define XHCI_PWR_CTL_STS 0x74
377#define XHCI_USB2PR 0xd0
378#define XHCI_USB2PRM 0xd4
379#define XHCI_USB2PR_HCSEL 0x7fff
380#define XHCI_USB3PR 0xd8
381#define XHCI_USB3PR_SSEN 0x3f
382#define XHCI_USB3PRM 0xdc
383#define XHCI_USB3FUS 0xe0
384#define XHCI_USB3FUS_SS_MASK 3
385#define XHCI_USB3FUS_SS_SHIFT 3
386#define XHCI_USB3PDO 0xe8
387
388/* XHCI Memory Registers */
389#define XHCI_USB3_PORTSC(port) ((pch_is_lp() ? 0x510 : 0x570) + (port * 0x10))
390#define XHCI_USB3_PORTSC_CHST (0x7f << 17)
391#define XHCI_USB3_PORTSC_WCE (1 << 25) /* Wake on Connect */
392#define XHCI_USB3_PORTSC_WDE (1 << 26) /* Wake on Disconnect */
393#define XHCI_USB3_PORTSC_WOE (1 << 27) /* Wake on Overcurrent */
394#define XHCI_USB3_PORTSC_WRC (1 << 19) /* Warm Reset Complete */
395#define XHCI_USB3_PORTSC_LWS (1 << 16) /* Link Write Strobe */
Duncan Laurie0bf1dea2013-08-13 13:32:28 -0700396#define XHCI_USB3_PORTSC_PED (1 << 1) /* Port Enabled/Disabled */
Ryan Salsamendi3f2fe182017-07-04 13:14:16 -0700397#define XHCI_USB3_PORTSC_WPR (1UL << 31) /* Warm Port Reset */
Duncan Laurie1f529082013-07-30 15:53:45 -0700398#define XHCI_USB3_PORTSC_PLS (0xf << 5) /* Port Link State */
399#define XHCI_PLSR_DISABLED (4 << 5) /* Port is disabled */
400#define XHCI_PLSR_RXDETECT (5 << 5) /* Port is disconnected */
401#define XHCI_PLSR_POLLING (7 << 5) /* Port is polling */
402#define XHCI_PLSW_ENABLE (5 << 5) /* Transition from disabled */
Duncan Laurie2d9d39a2013-05-29 15:27:55 -0700403
Duncan Laurie71346c02013-01-10 13:20:40 -0800404/* Serial IO IOBP Registers */
405#define SIO_IOBP_PORTCTRL0 0xcb000000 /* SDIO D23:F0 */
406#define SIO_IOBP_PORTCTRL0_ACPI_IRQ_EN (1 << 5)
407#define SIO_IOBP_PORTCTRL0_PCI_CONF_DIS (1 << 4)
408#define SIO_IOBP_PORTCTRL1 0xcb000014 /* SDIO D23:F0 */
409#define SIO_IOBP_PORTCTRL1_SNOOP_SELECT(x) (((x) & 3) << 13)
410#define SIO_IOBP_GPIODF 0xcb000154
411#define SIO_IOBP_GPIODF_SDIO_IDLE_DET_EN (1 << 4)
412#define SIO_IOBP_GPIODF_DMA_IDLE_DET_EN (1 << 3)
413#define SIO_IOBP_GPIODF_UART_IDLE_DET_EN (1 << 2)
414#define SIO_IOBP_GPIODF_I2C_IDLE_DET_EN (1 << 1)
415#define SIO_IOBP_GPIODF_SPI_IDLE_DET_EN (1 << 0)
416#define SIO_IOBP_PORTCTRL2 0xcb000240 /* DMA D21:F0 */
417#define SIO_IOBP_PORTCTRL3 0xcb000248 /* I2C0 D21:F1 */
418#define SIO_IOBP_PORTCTRL4 0xcb000250 /* I2C1 D21:F2 */
419#define SIO_IOBP_PORTCTRL5 0xcb000258 /* SPI0 D21:F3 */
420#define SIO_IOBP_PORTCTRL6 0xcb000260 /* SPI1 D21:F4 */
421#define SIO_IOBP_PORTCTRL7 0xcb000268 /* UART0 D21:F5 */
422#define SIO_IOBP_PORTCTRL8 0xcb000270 /* UART1 D21:F6 */
Duncan Laurieb39ba2e2013-03-22 11:21:14 -0700423#define SIO_IOBP_PORTCTRLX(x) (0xcb000240 + ((x) * 8))
Duncan Laurie71346c02013-01-10 13:20:40 -0800424/* PORTCTRL 2-8 have the same layout */
425#define SIO_IOBP_PORTCTRL_ACPI_IRQ_EN (1 << 21)
426#define SIO_IOBP_PORTCTRL_PCI_CONF_DIS (1 << 20)
427#define SIO_IOBP_PORTCTRL_SNOOP_SELECT(x) (((x) & 3) << 18)
428#define SIO_IOBP_PORTCTRL_INT_PIN(x) (((x) & 0xf) << 2)
Duncan Laurieb39ba2e2013-03-22 11:21:14 -0700429#define SIO_IOBP_PORTCTRL_PM_CAP_PRSNT (1 << 1)
Duncan Laurie71346c02013-01-10 13:20:40 -0800430#define SIO_IOBP_FUNCDIS0 0xce00aa07 /* DMA D21:F0 */
431#define SIO_IOBP_FUNCDIS1 0xce00aa47 /* I2C0 D21:F1 */
432#define SIO_IOBP_FUNCDIS2 0xce00aa87 /* I2C1 D21:F2 */
433#define SIO_IOBP_FUNCDIS3 0xce00aac7 /* SPI0 D21:F3 */
434#define SIO_IOBP_FUNCDIS4 0xce00ab07 /* SPI1 D21:F4 */
435#define SIO_IOBP_FUNCDIS5 0xce00ab47 /* UART0 D21:F5 */
436#define SIO_IOBP_FUNCDIS6 0xce00ab87 /* UART1 D21:F6 */
437#define SIO_IOBP_FUNCDIS7 0xce00ae07 /* SDIO D23:F0 */
438#define SIO_IOBP_FUNCDIS_DIS (1 << 8)
439
Duncan Laurieb39ba2e2013-03-22 11:21:14 -0700440/* Serial IO Devices */
441#define SIO_ID_SDMA 0 /* D21:F0 */
442#define SIO_ID_I2C0 1 /* D21:F1 */
443#define SIO_ID_I2C1 2 /* D21:F2 */
444#define SIO_ID_SPI0 3 /* D21:F3 */
445#define SIO_ID_SPI1 4 /* D21:F4 */
446#define SIO_ID_UART0 5 /* D21:F5 */
447#define SIO_ID_UART1 6 /* D21:F6 */
448#define SIO_ID_SDIO 7 /* D23:F0 */
449
Duncan Laurie98c40622013-05-21 16:37:40 -0700450#define SIO_REG_PPR_CLOCK 0x800
451#define SIO_REG_PPR_CLOCK_EN (1 << 0)
Duncan Laurieb39ba2e2013-03-22 11:21:14 -0700452#define SIO_REG_PPR_RST 0x804
453#define SIO_REG_PPR_RST_ASSERT 0x3
454#define SIO_REG_PPR_GEN 0x808
455#define SIO_REG_PPR_GEN_LTR_MODE_MASK (1 << 2)
456#define SIO_REG_PPR_GEN_VOLTAGE_MASK (1 << 3)
457#define SIO_REG_PPR_GEN_VOLTAGE(x) ((x & 1) << 3)
458#define SIO_REG_AUTO_LTR 0x814
459
460#define SIO_REG_SDIO_PPR_GEN 0x1008
461#define SIO_REG_SDIO_PPR_SW_LTR 0x1010
462#define SIO_REG_SDIO_PPR_CMD12 0x3c
463#define SIO_REG_SDIO_PPR_CMD12_B30 (1 << 30)
464
465#define SIO_PIN_INTA 1 /* IRQ5 in ACPI mode */
466#define SIO_PIN_INTB 2 /* IRQ6 in ACPI mode */
467#define SIO_PIN_INTC 3 /* IRQ7 in ACPI mode */
468#define SIO_PIN_INTD 4 /* IRQ13 in ACPI mode */
469
Aaron Durbin76c37002012-10-30 09:03:43 -0500470/* PCI Configuration Space (D31:F3): SMBus */
471#define PCH_SMBUS_DEV PCI_DEV(0, 0x1f, 3)
472#define SMB_BASE 0x20
473#define HOSTC 0x40
474#define SMB_RCV_SLVA 0x09
475
476/* HOSTC bits */
477#define I2C_EN (1 << 2)
478#define SMB_SMI_EN (1 << 1)
479#define HST_EN (1 << 0)
480
Aaron Durbin76c37002012-10-30 09:03:43 -0500481/* Southbridge IO BARs */
482
483#define GPIOBASE 0x48
484
485#define PMBASE 0x40
486
487/* Root Complex Register Block */
488#define RCBA 0xf0
489
490#define RCBA8(x) *((volatile u8 *)(DEFAULT_RCBA + x))
491#define RCBA16(x) *((volatile u16 *)(DEFAULT_RCBA + x))
492#define RCBA32(x) *((volatile u32 *)(DEFAULT_RCBA + x))
493
494#define RCBA_AND_OR(bits, x, and, or) \
495 RCBA##bits(x) = ((RCBA##bits(x) & (and)) | (or))
496#define RCBA8_AND_OR(x, and, or) RCBA_AND_OR(8, x, and, or)
497#define RCBA16_AND_OR(x, and, or) RCBA_AND_OR(16, x, and, or)
498#define RCBA32_AND_OR(x, and, or) RCBA_AND_OR(32, x, and, or)
499#define RCBA32_OR(x, or) RCBA_AND_OR(32, x, ~0UL, or)
500
501#define VCH 0x0000 /* 32bit */
502#define VCAP1 0x0004 /* 32bit */
503#define VCAP2 0x0008 /* 32bit */
504#define PVC 0x000c /* 16bit */
505#define PVS 0x000e /* 16bit */
506
507#define V0CAP 0x0010 /* 32bit */
508#define V0CTL 0x0014 /* 32bit */
509#define V0STS 0x001a /* 16bit */
510
511#define V1CAP 0x001c /* 32bit */
512#define V1CTL 0x0020 /* 32bit */
513#define V1STS 0x0026 /* 16bit */
514
515#define RCTCL 0x0100 /* 32bit */
516#define ESD 0x0104 /* 32bit */
517#define ULD 0x0110 /* 32bit */
518#define ULBA 0x0118 /* 64bit */
519
520#define RP1D 0x0120 /* 32bit */
521#define RP1BA 0x0128 /* 64bit */
522#define RP2D 0x0130 /* 32bit */
523#define RP2BA 0x0138 /* 64bit */
524#define RP3D 0x0140 /* 32bit */
525#define RP3BA 0x0148 /* 64bit */
526#define RP4D 0x0150 /* 32bit */
527#define RP4BA 0x0158 /* 64bit */
528#define HDD 0x0160 /* 32bit */
529#define HDBA 0x0168 /* 64bit */
530#define RP5D 0x0170 /* 32bit */
531#define RP5BA 0x0178 /* 64bit */
532#define RP6D 0x0180 /* 32bit */
533#define RP6BA 0x0188 /* 64bit */
534
Aaron Durbinc0254e62013-06-20 01:20:30 -0500535#define RPC 0x0400 /* 32bit */
Aaron Durbin76c37002012-10-30 09:03:43 -0500536#define RPFN 0x0404 /* 32bit */
537
538/* Root Port configuratinon space hide */
Ryan Salsamendi0d9b3602017-06-30 17:15:57 -0700539#define RPFN_HIDE(port) (1UL << (((port) * 4) + 3))
Aaron Durbin76c37002012-10-30 09:03:43 -0500540/* Get the function number assigned to a Root Port */
541#define RPFN_FNGET(reg,port) (((reg) >> ((port) * 4)) & 7)
542/* Set the function number for a Root Port */
543#define RPFN_FNSET(port,func) (((func) & 7) << ((port) * 4))
544/* Root Port function number mask */
545#define RPFN_FNMASK(port) (7 << ((port) * 4))
546
547#define TRSR 0x1e00 /* 8bit */
548#define TRCR 0x1e10 /* 64bit */
549#define TWDR 0x1e18 /* 64bit */
550
551#define IOTR0 0x1e80 /* 64bit */
552#define IOTR1 0x1e88 /* 64bit */
553#define IOTR2 0x1e90 /* 64bit */
554#define IOTR3 0x1e98 /* 64bit */
555
556#define TCTL 0x3000 /* 8bit */
557
558#define NOINT 0
559#define INTA 1
560#define INTB 2
561#define INTC 3
562#define INTD 4
563
564#define DIR_IDR 12 /* Interrupt D Pin Offset */
565#define DIR_ICR 8 /* Interrupt C Pin Offset */
566#define DIR_IBR 4 /* Interrupt B Pin Offset */
567#define DIR_IAR 0 /* Interrupt A Pin Offset */
568
569#define PIRQA 0
570#define PIRQB 1
571#define PIRQC 2
572#define PIRQD 3
573#define PIRQE 4
574#define PIRQF 5
575#define PIRQG 6
576#define PIRQH 7
577
578/* IO Buffer Programming */
579#define IOBPIRI 0x2330
580#define IOBPD 0x2334
581#define IOBPS 0x2338
Duncan Laurie7302d1e2013-01-10 13:19:23 -0800582#define IOBPS_READY 0x0001
583#define IOBPS_TX_MASK 0x0006
584#define IOBPS_MASK 0xff00
585#define IOBPS_READ 0x0600
586#define IOBPS_WRITE 0x0700
587#define IOBPU 0x233a
588#define IOBPU_MAGIC 0xf000
Aaron Durbin76c37002012-10-30 09:03:43 -0500589
590#define D31IP 0x3100 /* 32bit */
591#define D31IP_TTIP 24 /* Thermal Throttle Pin */
592#define D31IP_SIP2 20 /* SATA Pin 2 */
593#define D31IP_SMIP 12 /* SMBUS Pin */
594#define D31IP_SIP 8 /* SATA Pin */
595#define D30IP 0x3104 /* 32bit */
596#define D30IP_PIP 0 /* PCI Bridge Pin */
597#define D29IP 0x3108 /* 32bit */
598#define D29IP_E1P 0 /* EHCI #1 Pin */
599#define D28IP 0x310c /* 32bit */
600#define D28IP_P8IP 28 /* PCI Express Port 8 */
601#define D28IP_P7IP 24 /* PCI Express Port 7 */
602#define D28IP_P6IP 20 /* PCI Express Port 6 */
603#define D28IP_P5IP 16 /* PCI Express Port 5 */
604#define D28IP_P4IP 12 /* PCI Express Port 4 */
605#define D28IP_P3IP 8 /* PCI Express Port 3 */
606#define D28IP_P2IP 4 /* PCI Express Port 2 */
607#define D28IP_P1IP 0 /* PCI Express Port 1 */
608#define D27IP 0x3110 /* 32bit */
609#define D27IP_ZIP 0 /* HD Audio Pin */
610#define D26IP 0x3114 /* 32bit */
611#define D26IP_E2P 0 /* EHCI #2 Pin */
612#define D25IP 0x3118 /* 32bit */
613#define D25IP_LIP 0 /* GbE LAN Pin */
614#define D22IP 0x3124 /* 32bit */
615#define D22IP_KTIP 12 /* KT Pin */
616#define D22IP_IDERIP 8 /* IDE-R Pin */
617#define D22IP_MEI2IP 4 /* MEI #2 Pin */
618#define D22IP_MEI1IP 0 /* MEI #1 Pin */
Duncan Laurie26e7dd72012-12-19 09:12:31 -0800619#define D20IP 0x3128 /* 32bit */
620#define D20IP_XHCI 0 /* XHCI Pin */
Aaron Durbin76c37002012-10-30 09:03:43 -0500621#define D31IR 0x3140 /* 16bit */
622#define D30IR 0x3142 /* 16bit */
623#define D29IR 0x3144 /* 16bit */
624#define D28IR 0x3146 /* 16bit */
625#define D27IR 0x3148 /* 16bit */
626#define D26IR 0x314c /* 16bit */
627#define D25IR 0x3150 /* 16bit */
Duncan Laurie26e7dd72012-12-19 09:12:31 -0800628#define D23IR 0x3158 /* 16bit */
Aaron Durbin76c37002012-10-30 09:03:43 -0500629#define D22IR 0x315c /* 16bit */
Duncan Laurie26e7dd72012-12-19 09:12:31 -0800630#define D20IR 0x3160 /* 16bit */
631#define D21IR 0x3164 /* 16bit */
632#define D19IR 0x3168 /* 16bit */
Duncan Laurieb39ba2e2013-03-22 11:21:14 -0700633#define ACPIIRQEN 0x31e0 /* 32bit */
Aaron Durbin76c37002012-10-30 09:03:43 -0500634#define OIC 0x31fe /* 16bit */
Duncan Lauriee1e87e02013-04-26 10:35:19 -0700635#define PMSYNC_CONFIG 0x33c4 /* 32bit */
636#define PMSYNC_CONFIG2 0x33cc /* 32bit */
Aaron Durbin76c37002012-10-30 09:03:43 -0500637#define SOFT_RESET_CTRL 0x38f4
638#define SOFT_RESET_DATA 0x38f8
639
Aaron Durbin239c2e82012-12-19 11:31:17 -0600640#define DIR_ROUTE(a,b,c,d) \
641 (((d) << DIR_IDR) | ((c) << DIR_ICR) | \
642 ((b) << DIR_IBR) | ((a) << DIR_IAR))
Aaron Durbin76c37002012-10-30 09:03:43 -0500643
644#define RC 0x3400 /* 32bit */
645#define HPTC 0x3404 /* 32bit */
646#define GCS 0x3410 /* 32bit */
647#define BUC 0x3414 /* 32bit */
648#define PCH_DISABLE_GBE (1 << 5)
649#define FD 0x3418 /* 32bit */
650#define DISPBDF 0x3424 /* 16bit */
651#define FD2 0x3428 /* 32bit */
652#define CG 0x341c /* 32bit */
653
654/* Function Disable 1 RCBA 0x3418 */
Duncan Laurie26e7dd72012-12-19 09:12:31 -0800655#define PCH_DISABLE_ALWAYS (1 << 0)
656#define PCH_DISABLE_ADSPD (1 << 1)
Aaron Durbin76c37002012-10-30 09:03:43 -0500657#define PCH_DISABLE_SATA1 (1 << 2)
658#define PCH_DISABLE_SMBUS (1 << 3)
659#define PCH_DISABLE_HD_AUDIO (1 << 4)
660#define PCH_DISABLE_EHCI2 (1 << 13)
661#define PCH_DISABLE_LPC (1 << 14)
662#define PCH_DISABLE_EHCI1 (1 << 15)
663#define PCH_DISABLE_PCIE(x) (1 << (16 + x))
664#define PCH_DISABLE_THERMAL (1 << 24)
665#define PCH_DISABLE_SATA2 (1 << 25)
Duncan Laurie26e7dd72012-12-19 09:12:31 -0800666#define PCH_DISABLE_XHCI (1 << 27)
Aaron Durbin76c37002012-10-30 09:03:43 -0500667
668/* Function Disable 2 RCBA 0x3428 */
669#define PCH_DISABLE_KT (1 << 4)
670#define PCH_DISABLE_IDER (1 << 3)
671#define PCH_DISABLE_MEI2 (1 << 2)
672#define PCH_DISABLE_MEI1 (1 << 1)
673#define PCH_ENABLE_DBDF (1 << 0)
674
Matt DeVilliera51e3792018-03-04 01:44:15 -0600675#define PCH_IOAPIC_PCI_BUS 250
676#define PCH_IOAPIC_PCI_SLOT 31
677#define PCH_HPET_PCI_BUS 250
678#define PCH_HPET_PCI_SLOT 15
679
Aaron Durbin76c37002012-10-30 09:03:43 -0500680/* ICH7 PMBASE */
681#define PM1_STS 0x00
682#define WAK_STS (1 << 15)
683#define PCIEXPWAK_STS (1 << 14)
684#define PRBTNOR_STS (1 << 11)
685#define RTC_STS (1 << 10)
686#define PWRBTN_STS (1 << 8)
687#define GBL_STS (1 << 5)
688#define BM_STS (1 << 4)
689#define TMROF_STS (1 << 0)
690#define PM1_EN 0x02
691#define PCIEXPWAK_DIS (1 << 14)
692#define RTC_EN (1 << 10)
693#define PWRBTN_EN (1 << 8)
694#define GBL_EN (1 << 5)
695#define TMROF_EN (1 << 0)
696#define PM1_CNT 0x04
Aaron Durbin76c37002012-10-30 09:03:43 -0500697#define GBL_RLS (1 << 2)
698#define BM_RLD (1 << 1)
699#define SCI_EN (1 << 0)
700#define PM1_TMR 0x08
701#define PROC_CNT 0x10
702#define LV2 0x14
703#define LV3 0x15
704#define LV4 0x16
705#define PM2_CNT 0x50 // mobile only
706#define GPE0_STS 0x20
707#define PME_B0_STS (1 << 13)
708#define PME_STS (1 << 11)
709#define BATLOW_STS (1 << 10)
710#define PCI_EXP_STS (1 << 9)
711#define RI_STS (1 << 8)
712#define SMB_WAK_STS (1 << 7)
713#define TCOSCI_STS (1 << 6)
714#define SWGPE_STS (1 << 2)
715#define HOT_PLUG_STS (1 << 1)
Duncan Laurie55cdf552013-03-08 16:01:44 -0800716#define GPE0_STS_2 0x24
Aaron Durbin76c37002012-10-30 09:03:43 -0500717#define GPE0_EN 0x28
718#define PME_B0_EN (1 << 13)
719#define PME_EN (1 << 11)
720#define TCOSCI_EN (1 << 6)
Duncan Laurie55cdf552013-03-08 16:01:44 -0800721#define GPE0_EN_2 0x2c
Aaron Durbin76c37002012-10-30 09:03:43 -0500722#define SMI_EN 0x30
723#define INTEL_USB2_EN (1 << 18) // Intel-Specific USB2 SMI logic
724#define LEGACY_USB2_EN (1 << 17) // Legacy USB2 SMI logic
725#define PERIODIC_EN (1 << 14) // SMI on PERIODIC_STS in SMI_STS
726#define TCO_EN (1 << 13) // Enable TCO Logic (BIOSWE et al)
727#define MCSMI_EN (1 << 11) // Trap microcontroller range access
728#define BIOS_RLS (1 << 7) // asserts SCI on bit set
729#define SWSMI_TMR_EN (1 << 6) // start software smi timer on bit set
730#define APMC_EN (1 << 5) // Writes to APM_CNT cause SMI#
731#define SLP_SMI_EN (1 << 4) // Write to SLP_EN in PM1_CNT asserts SMI#
732#define LEGACY_USB_EN (1 << 3) // Legacy USB circuit SMI logic
733#define BIOS_EN (1 << 2) // Assert SMI# on setting GBL_RLS bit
734#define EOS (1 << 1) // End of SMI (deassert SMI#)
735#define GBL_SMI_EN (1 << 0) // SMI# generation at all?
736#define SMI_STS 0x34
737#define ALT_GP_SMI_EN 0x38
738#define ALT_GP_SMI_STS 0x3a
739#define GPE_CNTL 0x42
740#define DEVACT_STS 0x44
741#define SS_CNT 0x50
742#define C3_RES 0x54
743#define TCO1_STS 0x64
744#define DMISCI_STS (1 << 9)
745#define TCO2_STS 0x66
Duncan Laurie55cdf552013-03-08 16:01:44 -0800746#define ALT_GP_SMI_EN2 0x5c
747#define ALT_GP_SMI_STS2 0x5e
748
749/* Lynxpoint LP */
750#define LP_GPE0_STS_1 0x80 /* GPIO 0-31 */
751#define LP_GPE0_STS_2 0x84 /* GPIO 32-63 */
752#define LP_GPE0_STS_3 0x88 /* GPIO 64-94 */
753#define LP_GPE0_STS_4 0x8c /* Standard GPE */
754#define LP_GPE0_EN_1 0x90
755#define LP_GPE0_EN_2 0x94
756#define LP_GPE0_EN_3 0x98
757#define LP_GPE0_EN_4 0x9c
Aaron Durbin76c37002012-10-30 09:03:43 -0500758
759/*
760 * SPI Opcode Menu setup for SPIBAR lockdown
761 * should support most common flash chips.
762 */
763
764#define SPIBAR_OFFSET 0x3800
765#define SPIBAR8(x) RCBA8(x + SPIBAR_OFFSET)
766#define SPIBAR16(x) RCBA16(x + SPIBAR_OFFSET)
767#define SPIBAR32(x) RCBA32(x + SPIBAR_OFFSET)
768
769/* Reigsters within the SPIBAR */
770#define SSFC 0x91
771#define FDOC 0xb0
772#define FDOD 0xb4
773
774#define SPI_OPMENU_0 0x01 /* WRSR: Write Status Register */
775#define SPI_OPTYPE_0 0x01 /* Write, no address */
776
777#define SPI_OPMENU_1 0x02 /* BYPR: Byte Program */
778#define SPI_OPTYPE_1 0x03 /* Write, address required */
779
780#define SPI_OPMENU_2 0x03 /* READ: Read Data */
781#define SPI_OPTYPE_2 0x02 /* Read, address required */
782
783#define SPI_OPMENU_3 0x05 /* RDSR: Read Status Register */
784#define SPI_OPTYPE_3 0x00 /* Read, no address */
785
786#define SPI_OPMENU_4 0x20 /* SE20: Sector Erase 0x20 */
787#define SPI_OPTYPE_4 0x03 /* Write, address required */
788
789#define SPI_OPMENU_5 0x9f /* RDID: Read ID */
790#define SPI_OPTYPE_5 0x00 /* Read, no address */
791
792#define SPI_OPMENU_6 0xd8 /* BED8: Block Erase 0xd8 */
793#define SPI_OPTYPE_6 0x03 /* Write, address required */
794
795#define SPI_OPMENU_7 0x0b /* FAST: Fast Read */
796#define SPI_OPTYPE_7 0x02 /* Read, address required */
797
798#define SPI_OPMENU_UPPER ((SPI_OPMENU_7 << 24) | (SPI_OPMENU_6 << 16) | \
799 (SPI_OPMENU_5 << 8) | SPI_OPMENU_4)
800#define SPI_OPMENU_LOWER ((SPI_OPMENU_3 << 24) | (SPI_OPMENU_2 << 16) | \
801 (SPI_OPMENU_1 << 8) | SPI_OPMENU_0)
802
803#define SPI_OPTYPE ((SPI_OPTYPE_7 << 14) | (SPI_OPTYPE_6 << 12) | \
804 (SPI_OPTYPE_5 << 10) | (SPI_OPTYPE_4 << 8) | \
805 (SPI_OPTYPE_3 << 6) | (SPI_OPTYPE_2 << 4) | \
806 (SPI_OPTYPE_1 << 2) | (SPI_OPTYPE_0))
807
808#define SPI_OPPREFIX ((0x50 << 8) | 0x06) /* EWSR and WREN */
809
810#define SPIBAR_HSFS 0x3804 /* SPI hardware sequence status */
811#define SPIBAR_HSFS_SCIP (1 << 5) /* SPI Cycle In Progress */
812#define SPIBAR_HSFS_AEL (1 << 2) /* SPI Access Error Log */
813#define SPIBAR_HSFS_FCERR (1 << 1) /* SPI Flash Cycle Error */
814#define SPIBAR_HSFS_FDONE (1 << 0) /* SPI Flash Cycle Done */
815#define SPIBAR_HSFC 0x3806 /* SPI hardware sequence control */
816#define SPIBAR_HSFC_BYTE_COUNT(c) (((c - 1) & 0x3f) << 8)
817#define SPIBAR_HSFC_CYCLE_READ (0 << 1) /* Read cycle */
818#define SPIBAR_HSFC_CYCLE_WRITE (2 << 1) /* Write cycle */
819#define SPIBAR_HSFC_CYCLE_ERASE (3 << 1) /* Erase cycle */
820#define SPIBAR_HSFC_GO (1 << 0) /* GO: start SPI transaction */
821#define SPIBAR_FADDR 0x3808 /* SPI flash address */
822#define SPIBAR_FDATA(n) (0x3810 + (4 * n)) /* SPI flash data */
823
824#endif /* __ACPI__ */
Shawn Nematbakhshccb12fb2013-07-03 17:55:38 -0700825#endif /* SOUTHBRIDGE_INTEL_LYNXPOINT_PCH_H */