blob: d583992ab98d5261b35089ac581afda560912f69 [file] [log] [blame]
Angel Pons182dbde2020-04-02 23:49:05 +02001/* SPDX-License-Identifier: GPL-2.0-only */
2/* This file is part of the coreboot project. */
Aaron Durbin76c37002012-10-30 09:03:43 -05003
4#ifndef SOUTHBRIDGE_INTEL_LYNXPOINT_PCH_H
5#define SOUTHBRIDGE_INTEL_LYNXPOINT_PCH_H
6
Aaron Durbinda5f5092016-07-13 23:23:16 -05007#include <arch/acpi.h>
8
Aaron Durbinb0f81512016-07-25 21:31:41 -05009#define CROS_GPIO_DEVICE_NAME "LynxPoint"
10
Aaron Durbin76c37002012-10-30 09:03:43 -050011/*
12 * Lynx Point PCH PCI Devices:
13 *
14 * Bus 0:Device 31:Function 0 LPC Controller1
15 * Bus 0:Device 31:Function 2 SATA Controller #1
16 * Bus 0:Device 31:Function 3 SMBus Controller
17 * Bus 0:Device 31:Function 5 SATA Controller #22
18 * Bus 0:Device 31:Function 6 Thermal Subsystem
19 * Bus 0:Device 29:Function 03 USB EHCI Controller #1
20 * Bus 0:Device 26:Function 03 USB EHCI Controller #2
21 * Bus 0:Device 28:Function 0 PCI Express* Port 1
22 * Bus 0:Device 28:Function 1 PCI Express Port 2
23 * Bus 0:Device 28:Function 2 PCI Express Port 3
24 * Bus 0:Device 28:Function 3 PCI Express Port 4
25 * Bus 0:Device 28:Function 4 PCI Express Port 5
26 * Bus 0:Device 28:Function 5 PCI Express Port 6
27 * Bus 0:Device 28:Function 6 PCI Express Port 7
28 * Bus 0:Device 28:Function 7 PCI Express Port 8
Duncan Laurie5cc51c02013-03-07 14:06:43 -080029 * Bus 0:Device 27:Function 0 Intel High Definition Audio Controller
Aaron Durbin76c37002012-10-30 09:03:43 -050030 * Bus 0:Device 25:Function 0 Gigabit Ethernet Controller
Duncan Laurie5cc51c02013-03-07 14:06:43 -080031 * Bus 0:Device 22:Function 0 Intel Management Engine Interface #1
Aaron Durbin76c37002012-10-30 09:03:43 -050032 * Bus 0:Device 22:Function 1 Intel Management Engine Interface #2
33 * Bus 0:Device 22:Function 2 IDE-R
34 * Bus 0:Device 22:Function 3 KT
35 * Bus 0:Device 20:Function 0 xHCI Controller
36*/
37
38/* PCH types */
Duncan Laurie5cc51c02013-03-07 14:06:43 -080039#define PCH_TYPE_LPT 0x8c
40#define PCH_TYPE_LPT_LP 0x9c
Aaron Durbin76c37002012-10-30 09:03:43 -050041
42/* PCH stepping values for LPC device */
Duncan Laurie4bc107b2013-06-24 13:14:44 -070043#define LPT_H_STEP_B0 0x02
44#define LPT_H_STEP_C0 0x03
45#define LPT_H_STEP_C1 0x04
46#define LPT_H_STEP_C2 0x05
47#define LPT_LP_STEP_B0 0x02
48#define LPT_LP_STEP_B1 0x03
49#define LPT_LP_STEP_B2 0x04
Aaron Durbin76c37002012-10-30 09:03:43 -050050
51/*
52 * It does not matter where we put the SMBus I/O base, as long as we
53 * keep it consistent and don't interfere with other devices. Stage2
54 * will relocate this anyways.
55 * Our solution is to have SMB initialization move the I/O to SMBUS_IO_BASE
56 * again. But handling static BARs is a generic problem that should be
57 * solved in the device allocator.
58 */
59#define SMBUS_IO_BASE 0x0400
60#define SMBUS_SLAVE_ADDR 0x24
Aaron Durbin76c37002012-10-30 09:03:43 -050061
Julius Wernercd49cce2019-03-05 16:53:33 -080062#if CONFIG(INTEL_LYNXPOINT_LP)
Duncan Laurie7922b462013-03-08 16:34:33 -080063#define DEFAULT_PMBASE 0x1000
64#define DEFAULT_GPIOBASE 0x1400
Duncan Laurie045f1532012-12-17 11:29:10 -080065#define DEFAULT_GPIOSIZE 0x400
66#else
Duncan Laurie7922b462013-03-08 16:34:33 -080067#define DEFAULT_PMBASE 0x500
Duncan Laurie045f1532012-12-17 11:29:10 -080068#define DEFAULT_GPIOBASE 0x480
69#define DEFAULT_GPIOSIZE 0x80
70#endif
71
Aaron Durbin76c37002012-10-30 09:03:43 -050072#define HPET_ADDR 0xfed00000
Peter Lemenkov7b428112018-10-23 11:12:46 +020073
74#include <southbridge/intel/common/rcba.h>
Aaron Durbin76c37002012-10-30 09:03:43 -050075
76#ifndef __ACPI__
Aaron Durbin76c37002012-10-30 09:03:43 -050077
Elyes HAOUAS38f1d132018-09-17 08:44:18 +020078void usb_ehci_sleep_prepare(pci_devfn_t dev, u8 slp_typ);
79void usb_ehci_disable(pci_devfn_t dev);
80void usb_xhci_sleep_prepare(pci_devfn_t dev, u8 slp_typ);
Duncan Laurie911cedf2013-07-30 16:05:55 -070081void usb_xhci_route_all(void);
Aaron Durbin239c2e82012-12-19 11:31:17 -060082
83/* State Machine configuration. */
84#define RCBA_REG_SIZE_MASK 0x8000
85#define RCBA_REG_SIZE_16 0x8000
86#define RCBA_REG_SIZE_32 0x0000
87#define RCBA_COMMAND_MASK 0x000f
88#define RCBA_COMMAND_SET 0x0001
89#define RCBA_COMMAND_READ 0x0002
90#define RCBA_COMMAND_RMW 0x0003
91#define RCBA_COMMAND_END 0x0007
92
93#define RCBA_ENCODE_COMMAND(command_, reg_, mask_, or_value_) \
94 { .command = command_, \
95 .reg = reg_, \
96 .mask = mask_, \
97 .or_value = or_value_ \
98 }
99#define RCBA_SET_REG_32(reg_, value_) \
100 RCBA_ENCODE_COMMAND(RCBA_REG_SIZE_32|RCBA_COMMAND_SET, reg_, 0, value_)
101#define RCBA_READ_REG_32(reg_) \
102 RCBA_ENCODE_COMMAND(RCBA_REG_SIZE_32|RCBA_COMMAND_READ, reg_, 0, 0)
103#define RCBA_RMW_REG_32(reg_, mask_, or_) \
104 RCBA_ENCODE_COMMAND(RCBA_REG_SIZE_32|RCBA_COMMAND_RMW, reg_, mask_, or_)
105#define RCBA_SET_REG_16(reg_, value_) \
106 RCBA_ENCODE_COMMAND(RCBA_REG_SIZE_16|RCBA_COMMAND_SET, reg_, 0, value_)
107#define RCBA_READ_REG_16(reg_) \
108 RCBA_ENCODE_COMMAND(RCBA_REG_SIZE_16|RCBA_COMMAND_READ, reg_, 0, 0)
109#define RCBA_RMW_REG_16(reg_, mask_, or_) \
110 RCBA_ENCODE_COMMAND(RCBA_REG_SIZE_16|RCBA_COMMAND_RMW, reg_, mask_, or_)
111#define RCBA_END_CONFIG \
112 RCBA_ENCODE_COMMAND(RCBA_COMMAND_END, 0, 0, 0)
113
114struct rcba_config_instruction
115{
116 u16 command;
117 u16 reg;
118 u32 mask;
119 u32 or_value;
120};
121
Duncan Laurie8584b222013-02-15 13:52:28 -0800122void pch_config_rcba(const struct rcba_config_instruction *rcba_config);
Duncan Laurie5cc51c02013-03-07 14:06:43 -0800123int pch_silicon_revision(void);
Tristan Corrickd3f01b22018-12-06 22:46:58 +1300124int pch_silicon_id(void);
Duncan Laurie5cc51c02013-03-07 14:06:43 -0800125int pch_silicon_type(void);
126int pch_is_lp(void);
Duncan Laurie1ad55642013-03-07 14:08:04 -0800127u16 get_pmbase(void);
128u16 get_gpiobase(void);
Duncan Laurie55cdf552013-03-08 16:01:44 -0800129
130/* Power Management register handling in pmutil.c */
131/* PM1_CNT */
132void enable_pm1_control(u32 mask);
133void disable_pm1_control(u32 mask);
134/* PM1 */
135u16 clear_pm1_status(void);
Aaron Durbind6d6db32013-03-27 21:13:02 -0500136void enable_pm1(u16 events);
Duncan Laurie55cdf552013-03-08 16:01:44 -0800137u32 clear_smi_status(void);
138/* SMI */
139void enable_smi(u32 mask);
140void disable_smi(u32 mask);
141/* ALT_GP_SMI */
142u32 clear_alt_smi_status(void);
143void enable_alt_smi(u32 mask);
144/* TCO */
145u32 clear_tco_status(void);
146void enable_tco_sci(void);
147/* GPE0 */
148u32 clear_gpe_status(void);
149void clear_gpe_enable(void);
150void enable_all_gpe(u32 set1, u32 set2, u32 set3, u32 set4);
151void disable_all_gpe(void);
152void enable_gpe(u32 mask);
153void disable_gpe(u32 mask);
154
Elyes HAOUAS38f1d132018-09-17 08:44:18 +0200155void pch_enable(struct device *dev);
156void pch_disable_devfn(struct device *dev);
Aaron Durbinc17aac32013-06-19 13:12:48 -0500157u32 pch_iobp_read(u32 address);
158void pch_iobp_write(u32 address, u32 data);
Duncan Laurie8584b222013-02-15 13:52:28 -0800159void pch_iobp_update(u32 address, u32 andvalue, u32 orvalue);
Duncan Laurie8584b222013-02-15 13:52:28 -0800160void pch_log_state(void);
Duncan Laurie8584b222013-02-15 13:52:28 -0800161void acpi_create_intel_hpet(acpi_hpet_t * hpet);
Duncan Lauried7cb8d02013-05-15 15:03:57 -0700162void acpi_create_serialio_ssdt(acpi_header_t *ssdt);
Duncan Laurie8584b222013-02-15 13:52:28 -0800163
Kyösti Mälkki12b121c2019-08-18 16:33:39 +0300164
165#if ENV_ROMSTAGE
Martin Rothff744bf2019-10-23 21:46:03 -0600166int smbus_read_byte(unsigned int device, unsigned int address);
Kyösti Mälkki12b121c2019-08-18 16:33:39 +0300167#endif
168
169void enable_usb_bar(void);
Aaron Durbin239c2e82012-12-19 11:31:17 -0600170int early_pch_init(const void *gpio_map,
171 const struct rcba_config_instruction *rcba_config);
Stefan Reinauer779e1782013-10-07 16:29:54 -0700172void pch_enable_lpc(void);
Tristan Corrick655ef612018-10-31 02:26:19 +1300173void mainboard_config_superio(void);
Aaron Durbin76c37002012-10-30 09:03:43 -0500174
175#define MAINBOARD_POWER_OFF 0
176#define MAINBOARD_POWER_ON 1
177#define MAINBOARD_POWER_KEEP 2
178
Aaron Durbin76c37002012-10-30 09:03:43 -0500179/* PCI Configuration Space (D30:F0): PCI2PCI */
180#define PSTS 0x06
181#define SMLT 0x1b
182#define SECSTS 0x1e
183#define INTR 0x3c
Aaron Durbin76c37002012-10-30 09:03:43 -0500184
Duncan Laurie98c40622013-05-21 16:37:40 -0700185/* Power Management Control and Status */
186#define PCH_PCS 0x84
187#define PCH_PCS_PS_D3HOT 3
188
Aaron Durbin76c37002012-10-30 09:03:43 -0500189#define PCH_EHCI1_DEV PCI_DEV(0, 0x1d, 0)
190#define PCH_EHCI2_DEV PCI_DEV(0, 0x1a, 0)
Duncan Laurie2d9d39a2013-05-29 15:27:55 -0700191#define PCH_XHCI_DEV PCI_DEV(0, 0x14, 0)
Aaron Durbin76c37002012-10-30 09:03:43 -0500192#define PCH_ME_DEV PCI_DEV(0, 0x16, 0)
193#define PCH_PCIE_DEV_SLOT 28
194
195/* PCI Configuration Space (D31:F0): LPC */
196#define PCH_LPC_DEV PCI_DEV(0, 0x1f, 0)
197#define SERIRQ_CNTL 0x64
198
199#define GEN_PMCON_1 0xa0
200#define GEN_PMCON_2 0xa2
201#define GEN_PMCON_3 0xa4
Aaron Durbinb9ea8b32012-11-02 09:10:30 -0500202#define PMIR 0xac
Ryan Salsamendi3f2fe182017-07-04 13:14:16 -0700203#define PMIR_CF9LOCK (1UL << 31)
Aaron Durbinb9ea8b32012-11-02 09:10:30 -0500204#define PMIR_CF9GR (1 << 20)
Aaron Durbin76c37002012-10-30 09:03:43 -0500205
206/* GEN_PMCON_3 bits */
207#define RTC_BATTERY_DEAD (1 << 2)
208#define RTC_POWER_FAILED (1 << 1)
209#define SLEEP_AFTER_POWER_FAIL (1 << 0)
210
211#define PMBASE 0x40
212#define ACPI_CNTL 0x44
Paul Menzel373a20c2013-05-03 12:17:02 +0200213#define ACPI_EN (1 << 7)
Aaron Durbin76c37002012-10-30 09:03:43 -0500214#define BIOS_CNTL 0xDC
215#define GPIO_BASE 0x48 /* LPC GPIO Base Address Register */
216#define GPIO_CNTL 0x4C /* LPC GPIO Control Register */
217#define GPIO_ROUT 0xb8
218
219#define PIRQA_ROUT 0x60
220#define PIRQB_ROUT 0x61
221#define PIRQC_ROUT 0x62
222#define PIRQD_ROUT 0x63
223#define PIRQE_ROUT 0x68
224#define PIRQF_ROUT 0x69
225#define PIRQG_ROUT 0x6A
226#define PIRQH_ROUT 0x6B
227
228#define LPC_IO_DEC 0x80 /* IO Decode Ranges Register */
229#define LPC_EN 0x82 /* LPC IF Enables Register */
230#define CNF2_LPC_EN (1 << 13) /* 0x4e/0x4f */
231#define CNF1_LPC_EN (1 << 12) /* 0x2e/0x2f */
232#define MC_LPC_EN (1 << 11) /* 0x62/0x66 */
233#define KBC_LPC_EN (1 << 10) /* 0x60/0x64 */
234#define GAMEH_LPC_EN (1 << 9) /* 0x208/0x20f */
235#define GAMEL_LPC_EN (1 << 8) /* 0x200/0x207 */
236#define FDD_LPC_EN (1 << 3) /* LPC_IO_DEC[12] */
237#define LPT_LPC_EN (1 << 2) /* LPC_IO_DEC[9:8] */
238#define COMB_LPC_EN (1 << 1) /* LPC_IO_DEC[6:4] */
239#define COMA_LPC_EN (1 << 0) /* LPC_IO_DEC[2:0] */
Matt DeVilliera51e3792018-03-04 01:44:15 -0600240#define LPC_IBDF 0x6C /* I/O APIC bus/dev/fn */
241#define LPC_HnBDF(n) (0x70 + n * 2) /* HPET n bus/dev/fn */
Aaron Durbin76c37002012-10-30 09:03:43 -0500242#define LPC_GEN1_DEC 0x84 /* LPC IF Generic Decode Range 1 */
243#define LPC_GEN2_DEC 0x88 /* LPC IF Generic Decode Range 2 */
244#define LPC_GEN3_DEC 0x8c /* LPC IF Generic Decode Range 3 */
245#define LPC_GEN4_DEC 0x90 /* LPC IF Generic Decode Range 4 */
Aaron Durbin6f561af2012-12-19 14:38:01 -0600246#define LGMR 0x98 /* LPC Generic Memory Range */
Aaron Durbin76c37002012-10-30 09:03:43 -0500247
248/* PCI Configuration Space (D31:F1): IDE */
249#define PCH_IDE_DEV PCI_DEV(0, 0x1f, 1)
250#define PCH_SATA_DEV PCI_DEV(0, 0x1f, 2)
251#define PCH_SATA2_DEV PCI_DEV(0, 0x1f, 5)
252#define INTR_LN 0x3c
253#define IDE_TIM_PRI 0x40 /* IDE timings, primary */
254#define IDE_DECODE_ENABLE (1 << 15)
255#define IDE_SITRE (1 << 14)
256#define IDE_ISP_5_CLOCKS (0 << 12)
257#define IDE_ISP_4_CLOCKS (1 << 12)
258#define IDE_ISP_3_CLOCKS (2 << 12)
259#define IDE_RCT_4_CLOCKS (0 << 8)
260#define IDE_RCT_3_CLOCKS (1 << 8)
261#define IDE_RCT_2_CLOCKS (2 << 8)
262#define IDE_RCT_1_CLOCKS (3 << 8)
263#define IDE_DTE1 (1 << 7)
264#define IDE_PPE1 (1 << 6)
265#define IDE_IE1 (1 << 5)
266#define IDE_TIME1 (1 << 4)
267#define IDE_DTE0 (1 << 3)
268#define IDE_PPE0 (1 << 2)
269#define IDE_IE0 (1 << 1)
270#define IDE_TIME0 (1 << 0)
271#define IDE_TIM_SEC 0x42 /* IDE timings, secondary */
272
273#define IDE_SDMA_CNT 0x48 /* Synchronous DMA control */
274#define IDE_SSDE1 (1 << 3)
275#define IDE_SSDE0 (1 << 2)
276#define IDE_PSDE1 (1 << 1)
277#define IDE_PSDE0 (1 << 0)
278
279#define IDE_SDMA_TIM 0x4a
280
281#define IDE_CONFIG 0x54 /* IDE I/O Configuration Register */
282#define SIG_MODE_SEC_NORMAL (0 << 18)
283#define SIG_MODE_SEC_TRISTATE (1 << 18)
284#define SIG_MODE_SEC_DRIVELOW (2 << 18)
285#define SIG_MODE_PRI_NORMAL (0 << 16)
286#define SIG_MODE_PRI_TRISTATE (1 << 16)
287#define SIG_MODE_PRI_DRIVELOW (2 << 16)
288#define FAST_SCB1 (1 << 15)
289#define FAST_SCB0 (1 << 14)
290#define FAST_PCB1 (1 << 13)
291#define FAST_PCB0 (1 << 12)
292#define SCB1 (1 << 3)
293#define SCB0 (1 << 2)
294#define PCB1 (1 << 1)
295#define PCB0 (1 << 0)
296
297#define SATA_SIRI 0xa0 /* SATA Indexed Register Index */
298#define SATA_SIRD 0xa4 /* SATA Indexed Register Data */
299#define SATA_SP 0xd0 /* Scratchpad */
300
301/* SATA IOBP Registers */
302#define SATA_IOBP_SP0G3IR 0xea000151
303#define SATA_IOBP_SP1G3IR 0xea000051
Shawn Nematbakhsh28752272013-08-13 10:45:21 -0700304#define SATA_IOBP_SP0DTLE_DATA 0xea002550
305#define SATA_IOBP_SP0DTLE_EDGE 0xea002554
306#define SATA_IOBP_SP1DTLE_DATA 0xea002750
307#define SATA_IOBP_SP1DTLE_EDGE 0xea002754
308
309#define SATA_DTLE_MASK 0xF
310#define SATA_DTLE_DATA_SHIFT 24
311#define SATA_DTLE_EDGE_SHIFT 16
Aaron Durbin76c37002012-10-30 09:03:43 -0500312
Duncan Laurie1f529082013-07-30 15:53:45 -0700313/* EHCI PCI Registers */
314#define EHCI_PWR_CTL_STS 0x54
315#define PWR_CTL_SET_MASK 0x3
316#define PWR_CTL_SET_D0 0x0
317#define PWR_CTL_SET_D3 0x3
318#define PWR_CTL_ENABLE_PME (1 << 8)
Duncan Laurie0bf1dea2013-08-13 13:32:28 -0700319#define PWR_CTL_STATUS_PME (1 << 15)
Duncan Laurie1f529082013-07-30 15:53:45 -0700320
321/* EHCI Memory Registers */
322#define EHCI_USB_CMD 0x20
323#define EHCI_USB_CMD_RUN (1 << 0)
324#define EHCI_USB_CMD_PSE (1 << 4)
325#define EHCI_USB_CMD_ASE (1 << 5)
326#define EHCI_PORTSC(port) (0x64 + (port * 4))
327#define EHCI_PORTSC_ENABLED (1 << 2)
328#define EHCI_PORTSC_SUSPEND (1 << 7)
329
330/* XHCI PCI Registers */
331#define XHCI_PWR_CTL_STS 0x74
332#define XHCI_USB2PR 0xd0
333#define XHCI_USB2PRM 0xd4
334#define XHCI_USB2PR_HCSEL 0x7fff
335#define XHCI_USB3PR 0xd8
336#define XHCI_USB3PR_SSEN 0x3f
337#define XHCI_USB3PRM 0xdc
338#define XHCI_USB3FUS 0xe0
339#define XHCI_USB3FUS_SS_MASK 3
340#define XHCI_USB3FUS_SS_SHIFT 3
341#define XHCI_USB3PDO 0xe8
342
343/* XHCI Memory Registers */
344#define XHCI_USB3_PORTSC(port) ((pch_is_lp() ? 0x510 : 0x570) + (port * 0x10))
345#define XHCI_USB3_PORTSC_CHST (0x7f << 17)
346#define XHCI_USB3_PORTSC_WCE (1 << 25) /* Wake on Connect */
347#define XHCI_USB3_PORTSC_WDE (1 << 26) /* Wake on Disconnect */
348#define XHCI_USB3_PORTSC_WOE (1 << 27) /* Wake on Overcurrent */
349#define XHCI_USB3_PORTSC_WRC (1 << 19) /* Warm Reset Complete */
Elyes HAOUASb0f19882018-06-09 11:59:00 +0200350#define XHCI_USB3_PORTSC_LWS (1 << 16) /* Link Write Strobe */
351#define XHCI_USB3_PORTSC_PED (1 << 1) /* Port Enabled/Disabled */
Ryan Salsamendi3f2fe182017-07-04 13:14:16 -0700352#define XHCI_USB3_PORTSC_WPR (1UL << 31) /* Warm Port Reset */
Duncan Laurie1f529082013-07-30 15:53:45 -0700353#define XHCI_USB3_PORTSC_PLS (0xf << 5) /* Port Link State */
354#define XHCI_PLSR_DISABLED (4 << 5) /* Port is disabled */
355#define XHCI_PLSR_RXDETECT (5 << 5) /* Port is disconnected */
356#define XHCI_PLSR_POLLING (7 << 5) /* Port is polling */
357#define XHCI_PLSW_ENABLE (5 << 5) /* Transition from disabled */
Duncan Laurie2d9d39a2013-05-29 15:27:55 -0700358
Duncan Laurie71346c02013-01-10 13:20:40 -0800359/* Serial IO IOBP Registers */
360#define SIO_IOBP_PORTCTRL0 0xcb000000 /* SDIO D23:F0 */
361#define SIO_IOBP_PORTCTRL0_ACPI_IRQ_EN (1 << 5)
362#define SIO_IOBP_PORTCTRL0_PCI_CONF_DIS (1 << 4)
363#define SIO_IOBP_PORTCTRL1 0xcb000014 /* SDIO D23:F0 */
364#define SIO_IOBP_PORTCTRL1_SNOOP_SELECT(x) (((x) & 3) << 13)
365#define SIO_IOBP_GPIODF 0xcb000154
366#define SIO_IOBP_GPIODF_SDIO_IDLE_DET_EN (1 << 4)
367#define SIO_IOBP_GPIODF_DMA_IDLE_DET_EN (1 << 3)
368#define SIO_IOBP_GPIODF_UART_IDLE_DET_EN (1 << 2)
369#define SIO_IOBP_GPIODF_I2C_IDLE_DET_EN (1 << 1)
370#define SIO_IOBP_GPIODF_SPI_IDLE_DET_EN (1 << 0)
371#define SIO_IOBP_PORTCTRL2 0xcb000240 /* DMA D21:F0 */
372#define SIO_IOBP_PORTCTRL3 0xcb000248 /* I2C0 D21:F1 */
373#define SIO_IOBP_PORTCTRL4 0xcb000250 /* I2C1 D21:F2 */
374#define SIO_IOBP_PORTCTRL5 0xcb000258 /* SPI0 D21:F3 */
375#define SIO_IOBP_PORTCTRL6 0xcb000260 /* SPI1 D21:F4 */
376#define SIO_IOBP_PORTCTRL7 0xcb000268 /* UART0 D21:F5 */
377#define SIO_IOBP_PORTCTRL8 0xcb000270 /* UART1 D21:F6 */
Duncan Laurieb39ba2e2013-03-22 11:21:14 -0700378#define SIO_IOBP_PORTCTRLX(x) (0xcb000240 + ((x) * 8))
Duncan Laurie71346c02013-01-10 13:20:40 -0800379/* PORTCTRL 2-8 have the same layout */
380#define SIO_IOBP_PORTCTRL_ACPI_IRQ_EN (1 << 21)
381#define SIO_IOBP_PORTCTRL_PCI_CONF_DIS (1 << 20)
382#define SIO_IOBP_PORTCTRL_SNOOP_SELECT(x) (((x) & 3) << 18)
383#define SIO_IOBP_PORTCTRL_INT_PIN(x) (((x) & 0xf) << 2)
Duncan Laurieb39ba2e2013-03-22 11:21:14 -0700384#define SIO_IOBP_PORTCTRL_PM_CAP_PRSNT (1 << 1)
Duncan Laurie71346c02013-01-10 13:20:40 -0800385#define SIO_IOBP_FUNCDIS0 0xce00aa07 /* DMA D21:F0 */
386#define SIO_IOBP_FUNCDIS1 0xce00aa47 /* I2C0 D21:F1 */
387#define SIO_IOBP_FUNCDIS2 0xce00aa87 /* I2C1 D21:F2 */
388#define SIO_IOBP_FUNCDIS3 0xce00aac7 /* SPI0 D21:F3 */
389#define SIO_IOBP_FUNCDIS4 0xce00ab07 /* SPI1 D21:F4 */
390#define SIO_IOBP_FUNCDIS5 0xce00ab47 /* UART0 D21:F5 */
391#define SIO_IOBP_FUNCDIS6 0xce00ab87 /* UART1 D21:F6 */
392#define SIO_IOBP_FUNCDIS7 0xce00ae07 /* SDIO D23:F0 */
393#define SIO_IOBP_FUNCDIS_DIS (1 << 8)
394
Duncan Laurieb39ba2e2013-03-22 11:21:14 -0700395/* Serial IO Devices */
396#define SIO_ID_SDMA 0 /* D21:F0 */
397#define SIO_ID_I2C0 1 /* D21:F1 */
398#define SIO_ID_I2C1 2 /* D21:F2 */
399#define SIO_ID_SPI0 3 /* D21:F3 */
400#define SIO_ID_SPI1 4 /* D21:F4 */
401#define SIO_ID_UART0 5 /* D21:F5 */
402#define SIO_ID_UART1 6 /* D21:F6 */
403#define SIO_ID_SDIO 7 /* D23:F0 */
404
Duncan Laurie98c40622013-05-21 16:37:40 -0700405#define SIO_REG_PPR_CLOCK 0x800
406#define SIO_REG_PPR_CLOCK_EN (1 << 0)
Duncan Laurieb39ba2e2013-03-22 11:21:14 -0700407#define SIO_REG_PPR_RST 0x804
408#define SIO_REG_PPR_RST_ASSERT 0x3
409#define SIO_REG_PPR_GEN 0x808
410#define SIO_REG_PPR_GEN_LTR_MODE_MASK (1 << 2)
411#define SIO_REG_PPR_GEN_VOLTAGE_MASK (1 << 3)
412#define SIO_REG_PPR_GEN_VOLTAGE(x) ((x & 1) << 3)
413#define SIO_REG_AUTO_LTR 0x814
414
415#define SIO_REG_SDIO_PPR_GEN 0x1008
416#define SIO_REG_SDIO_PPR_SW_LTR 0x1010
417#define SIO_REG_SDIO_PPR_CMD12 0x3c
418#define SIO_REG_SDIO_PPR_CMD12_B30 (1 << 30)
419
420#define SIO_PIN_INTA 1 /* IRQ5 in ACPI mode */
421#define SIO_PIN_INTB 2 /* IRQ6 in ACPI mode */
422#define SIO_PIN_INTC 3 /* IRQ7 in ACPI mode */
423#define SIO_PIN_INTD 4 /* IRQ13 in ACPI mode */
424
Aaron Durbin76c37002012-10-30 09:03:43 -0500425/* PCI Configuration Space (D31:F3): SMBus */
426#define PCH_SMBUS_DEV PCI_DEV(0, 0x1f, 3)
427#define SMB_BASE 0x20
428#define HOSTC 0x40
Aaron Durbin76c37002012-10-30 09:03:43 -0500429
430/* HOSTC bits */
431#define I2C_EN (1 << 2)
432#define SMB_SMI_EN (1 << 1)
433#define HST_EN (1 << 0)
434
Aaron Durbin76c37002012-10-30 09:03:43 -0500435/* Southbridge IO BARs */
436
437#define GPIOBASE 0x48
438
439#define PMBASE 0x40
440
Aaron Durbin76c37002012-10-30 09:03:43 -0500441#define VCH 0x0000 /* 32bit */
442#define VCAP1 0x0004 /* 32bit */
443#define VCAP2 0x0008 /* 32bit */
444#define PVC 0x000c /* 16bit */
445#define PVS 0x000e /* 16bit */
446
447#define V0CAP 0x0010 /* 32bit */
448#define V0CTL 0x0014 /* 32bit */
449#define V0STS 0x001a /* 16bit */
450
451#define V1CAP 0x001c /* 32bit */
452#define V1CTL 0x0020 /* 32bit */
453#define V1STS 0x0026 /* 16bit */
454
455#define RCTCL 0x0100 /* 32bit */
456#define ESD 0x0104 /* 32bit */
457#define ULD 0x0110 /* 32bit */
458#define ULBA 0x0118 /* 64bit */
459
460#define RP1D 0x0120 /* 32bit */
461#define RP1BA 0x0128 /* 64bit */
462#define RP2D 0x0130 /* 32bit */
463#define RP2BA 0x0138 /* 64bit */
464#define RP3D 0x0140 /* 32bit */
465#define RP3BA 0x0148 /* 64bit */
466#define RP4D 0x0150 /* 32bit */
467#define RP4BA 0x0158 /* 64bit */
468#define HDD 0x0160 /* 32bit */
469#define HDBA 0x0168 /* 64bit */
470#define RP5D 0x0170 /* 32bit */
471#define RP5BA 0x0178 /* 64bit */
472#define RP6D 0x0180 /* 32bit */
473#define RP6BA 0x0188 /* 64bit */
474
Aaron Durbinc0254e62013-06-20 01:20:30 -0500475#define RPC 0x0400 /* 32bit */
Aaron Durbin76c37002012-10-30 09:03:43 -0500476#define RPFN 0x0404 /* 32bit */
477
478/* Root Port configuratinon space hide */
Ryan Salsamendi0d9b3602017-06-30 17:15:57 -0700479#define RPFN_HIDE(port) (1UL << (((port) * 4) + 3))
Aaron Durbin76c37002012-10-30 09:03:43 -0500480/* Get the function number assigned to a Root Port */
481#define RPFN_FNGET(reg,port) (((reg) >> ((port) * 4)) & 7)
482/* Set the function number for a Root Port */
483#define RPFN_FNSET(port,func) (((func) & 7) << ((port) * 4))
484/* Root Port function number mask */
485#define RPFN_FNMASK(port) (7 << ((port) * 4))
486
487#define TRSR 0x1e00 /* 8bit */
488#define TRCR 0x1e10 /* 64bit */
489#define TWDR 0x1e18 /* 64bit */
490
491#define IOTR0 0x1e80 /* 64bit */
492#define IOTR1 0x1e88 /* 64bit */
493#define IOTR2 0x1e90 /* 64bit */
494#define IOTR3 0x1e98 /* 64bit */
495
496#define TCTL 0x3000 /* 8bit */
497
498#define NOINT 0
499#define INTA 1
500#define INTB 2
501#define INTC 3
502#define INTD 4
503
504#define DIR_IDR 12 /* Interrupt D Pin Offset */
505#define DIR_ICR 8 /* Interrupt C Pin Offset */
506#define DIR_IBR 4 /* Interrupt B Pin Offset */
507#define DIR_IAR 0 /* Interrupt A Pin Offset */
508
509#define PIRQA 0
510#define PIRQB 1
511#define PIRQC 2
512#define PIRQD 3
513#define PIRQE 4
514#define PIRQF 5
515#define PIRQG 6
516#define PIRQH 7
517
518/* IO Buffer Programming */
519#define IOBPIRI 0x2330
520#define IOBPD 0x2334
521#define IOBPS 0x2338
Duncan Laurie7302d1e2013-01-10 13:19:23 -0800522#define IOBPS_READY 0x0001
523#define IOBPS_TX_MASK 0x0006
524#define IOBPS_MASK 0xff00
525#define IOBPS_READ 0x0600
526#define IOBPS_WRITE 0x0700
527#define IOBPU 0x233a
528#define IOBPU_MAGIC 0xf000
Aaron Durbin76c37002012-10-30 09:03:43 -0500529
530#define D31IP 0x3100 /* 32bit */
531#define D31IP_TTIP 24 /* Thermal Throttle Pin */
532#define D31IP_SIP2 20 /* SATA Pin 2 */
533#define D31IP_SMIP 12 /* SMBUS Pin */
534#define D31IP_SIP 8 /* SATA Pin */
535#define D30IP 0x3104 /* 32bit */
536#define D30IP_PIP 0 /* PCI Bridge Pin */
537#define D29IP 0x3108 /* 32bit */
538#define D29IP_E1P 0 /* EHCI #1 Pin */
539#define D28IP 0x310c /* 32bit */
540#define D28IP_P8IP 28 /* PCI Express Port 8 */
541#define D28IP_P7IP 24 /* PCI Express Port 7 */
542#define D28IP_P6IP 20 /* PCI Express Port 6 */
543#define D28IP_P5IP 16 /* PCI Express Port 5 */
544#define D28IP_P4IP 12 /* PCI Express Port 4 */
545#define D28IP_P3IP 8 /* PCI Express Port 3 */
546#define D28IP_P2IP 4 /* PCI Express Port 2 */
547#define D28IP_P1IP 0 /* PCI Express Port 1 */
548#define D27IP 0x3110 /* 32bit */
549#define D27IP_ZIP 0 /* HD Audio Pin */
550#define D26IP 0x3114 /* 32bit */
551#define D26IP_E2P 0 /* EHCI #2 Pin */
552#define D25IP 0x3118 /* 32bit */
553#define D25IP_LIP 0 /* GbE LAN Pin */
554#define D22IP 0x3124 /* 32bit */
555#define D22IP_KTIP 12 /* KT Pin */
556#define D22IP_IDERIP 8 /* IDE-R Pin */
557#define D22IP_MEI2IP 4 /* MEI #2 Pin */
558#define D22IP_MEI1IP 0 /* MEI #1 Pin */
Duncan Laurie26e7dd72012-12-19 09:12:31 -0800559#define D20IP 0x3128 /* 32bit */
560#define D20IP_XHCI 0 /* XHCI Pin */
Aaron Durbin76c37002012-10-30 09:03:43 -0500561#define D31IR 0x3140 /* 16bit */
562#define D30IR 0x3142 /* 16bit */
563#define D29IR 0x3144 /* 16bit */
564#define D28IR 0x3146 /* 16bit */
565#define D27IR 0x3148 /* 16bit */
566#define D26IR 0x314c /* 16bit */
567#define D25IR 0x3150 /* 16bit */
Duncan Laurie26e7dd72012-12-19 09:12:31 -0800568#define D23IR 0x3158 /* 16bit */
Aaron Durbin76c37002012-10-30 09:03:43 -0500569#define D22IR 0x315c /* 16bit */
Duncan Laurie26e7dd72012-12-19 09:12:31 -0800570#define D20IR 0x3160 /* 16bit */
571#define D21IR 0x3164 /* 16bit */
572#define D19IR 0x3168 /* 16bit */
Duncan Laurieb39ba2e2013-03-22 11:21:14 -0700573#define ACPIIRQEN 0x31e0 /* 32bit */
Aaron Durbin76c37002012-10-30 09:03:43 -0500574#define OIC 0x31fe /* 16bit */
Duncan Lauriee1e87e02013-04-26 10:35:19 -0700575#define PMSYNC_CONFIG 0x33c4 /* 32bit */
576#define PMSYNC_CONFIG2 0x33cc /* 32bit */
Aaron Durbin76c37002012-10-30 09:03:43 -0500577#define SOFT_RESET_CTRL 0x38f4
578#define SOFT_RESET_DATA 0x38f8
579
Aaron Durbin239c2e82012-12-19 11:31:17 -0600580#define DIR_ROUTE(a,b,c,d) \
581 (((d) << DIR_IDR) | ((c) << DIR_ICR) | \
582 ((b) << DIR_IBR) | ((a) << DIR_IAR))
Aaron Durbin76c37002012-10-30 09:03:43 -0500583
584#define RC 0x3400 /* 32bit */
585#define HPTC 0x3404 /* 32bit */
586#define GCS 0x3410 /* 32bit */
587#define BUC 0x3414 /* 32bit */
588#define PCH_DISABLE_GBE (1 << 5)
589#define FD 0x3418 /* 32bit */
590#define DISPBDF 0x3424 /* 16bit */
591#define FD2 0x3428 /* 32bit */
592#define CG 0x341c /* 32bit */
593
594/* Function Disable 1 RCBA 0x3418 */
Duncan Laurie26e7dd72012-12-19 09:12:31 -0800595#define PCH_DISABLE_ALWAYS (1 << 0)
596#define PCH_DISABLE_ADSPD (1 << 1)
Aaron Durbin76c37002012-10-30 09:03:43 -0500597#define PCH_DISABLE_SATA1 (1 << 2)
598#define PCH_DISABLE_SMBUS (1 << 3)
599#define PCH_DISABLE_HD_AUDIO (1 << 4)
600#define PCH_DISABLE_EHCI2 (1 << 13)
601#define PCH_DISABLE_LPC (1 << 14)
602#define PCH_DISABLE_EHCI1 (1 << 15)
603#define PCH_DISABLE_PCIE(x) (1 << (16 + x))
604#define PCH_DISABLE_THERMAL (1 << 24)
605#define PCH_DISABLE_SATA2 (1 << 25)
Duncan Laurie26e7dd72012-12-19 09:12:31 -0800606#define PCH_DISABLE_XHCI (1 << 27)
Aaron Durbin76c37002012-10-30 09:03:43 -0500607
608/* Function Disable 2 RCBA 0x3428 */
609#define PCH_DISABLE_KT (1 << 4)
610#define PCH_DISABLE_IDER (1 << 3)
611#define PCH_DISABLE_MEI2 (1 << 2)
612#define PCH_DISABLE_MEI1 (1 << 1)
613#define PCH_ENABLE_DBDF (1 << 0)
614
Matt DeVilliera51e3792018-03-04 01:44:15 -0600615#define PCH_IOAPIC_PCI_BUS 250
616#define PCH_IOAPIC_PCI_SLOT 31
617#define PCH_HPET_PCI_BUS 250
618#define PCH_HPET_PCI_SLOT 15
619
Aaron Durbin76c37002012-10-30 09:03:43 -0500620/* ICH7 PMBASE */
621#define PM1_STS 0x00
622#define WAK_STS (1 << 15)
623#define PCIEXPWAK_STS (1 << 14)
624#define PRBTNOR_STS (1 << 11)
625#define RTC_STS (1 << 10)
626#define PWRBTN_STS (1 << 8)
627#define GBL_STS (1 << 5)
628#define BM_STS (1 << 4)
629#define TMROF_STS (1 << 0)
630#define PM1_EN 0x02
631#define PCIEXPWAK_DIS (1 << 14)
632#define RTC_EN (1 << 10)
633#define PWRBTN_EN (1 << 8)
634#define GBL_EN (1 << 5)
635#define TMROF_EN (1 << 0)
636#define PM1_CNT 0x04
Aaron Durbin76c37002012-10-30 09:03:43 -0500637#define GBL_RLS (1 << 2)
638#define BM_RLD (1 << 1)
639#define SCI_EN (1 << 0)
640#define PM1_TMR 0x08
641#define PROC_CNT 0x10
642#define LV2 0x14
643#define LV3 0x15
644#define LV4 0x16
645#define PM2_CNT 0x50 // mobile only
646#define GPE0_STS 0x20
647#define PME_B0_STS (1 << 13)
648#define PME_STS (1 << 11)
649#define BATLOW_STS (1 << 10)
650#define PCI_EXP_STS (1 << 9)
651#define RI_STS (1 << 8)
652#define SMB_WAK_STS (1 << 7)
653#define TCOSCI_STS (1 << 6)
654#define SWGPE_STS (1 << 2)
655#define HOT_PLUG_STS (1 << 1)
Duncan Laurie55cdf552013-03-08 16:01:44 -0800656#define GPE0_STS_2 0x24
Aaron Durbin76c37002012-10-30 09:03:43 -0500657#define GPE0_EN 0x28
658#define PME_B0_EN (1 << 13)
659#define PME_EN (1 << 11)
660#define TCOSCI_EN (1 << 6)
Duncan Laurie55cdf552013-03-08 16:01:44 -0800661#define GPE0_EN_2 0x2c
Aaron Durbin76c37002012-10-30 09:03:43 -0500662#define SMI_EN 0x30
663#define INTEL_USB2_EN (1 << 18) // Intel-Specific USB2 SMI logic
664#define LEGACY_USB2_EN (1 << 17) // Legacy USB2 SMI logic
665#define PERIODIC_EN (1 << 14) // SMI on PERIODIC_STS in SMI_STS
666#define TCO_EN (1 << 13) // Enable TCO Logic (BIOSWE et al)
667#define MCSMI_EN (1 << 11) // Trap microcontroller range access
668#define BIOS_RLS (1 << 7) // asserts SCI on bit set
669#define SWSMI_TMR_EN (1 << 6) // start software smi timer on bit set
670#define APMC_EN (1 << 5) // Writes to APM_CNT cause SMI#
671#define SLP_SMI_EN (1 << 4) // Write to SLP_EN in PM1_CNT asserts SMI#
672#define LEGACY_USB_EN (1 << 3) // Legacy USB circuit SMI logic
673#define BIOS_EN (1 << 2) // Assert SMI# on setting GBL_RLS bit
674#define EOS (1 << 1) // End of SMI (deassert SMI#)
675#define GBL_SMI_EN (1 << 0) // SMI# generation at all?
676#define SMI_STS 0x34
677#define ALT_GP_SMI_EN 0x38
678#define ALT_GP_SMI_STS 0x3a
679#define GPE_CNTL 0x42
680#define DEVACT_STS 0x44
681#define SS_CNT 0x50
682#define C3_RES 0x54
683#define TCO1_STS 0x64
684#define DMISCI_STS (1 << 9)
685#define TCO2_STS 0x66
Duncan Laurie55cdf552013-03-08 16:01:44 -0800686#define ALT_GP_SMI_EN2 0x5c
687#define ALT_GP_SMI_STS2 0x5e
688
689/* Lynxpoint LP */
690#define LP_GPE0_STS_1 0x80 /* GPIO 0-31 */
691#define LP_GPE0_STS_2 0x84 /* GPIO 32-63 */
692#define LP_GPE0_STS_3 0x88 /* GPIO 64-94 */
693#define LP_GPE0_STS_4 0x8c /* Standard GPE */
694#define LP_GPE0_EN_1 0x90
695#define LP_GPE0_EN_2 0x94
696#define LP_GPE0_EN_3 0x98
697#define LP_GPE0_EN_4 0x9c
Aaron Durbin76c37002012-10-30 09:03:43 -0500698
699/*
700 * SPI Opcode Menu setup for SPIBAR lockdown
701 * should support most common flash chips.
702 */
703
704#define SPIBAR_OFFSET 0x3800
705#define SPIBAR8(x) RCBA8(x + SPIBAR_OFFSET)
706#define SPIBAR16(x) RCBA16(x + SPIBAR_OFFSET)
707#define SPIBAR32(x) RCBA32(x + SPIBAR_OFFSET)
708
709/* Reigsters within the SPIBAR */
710#define SSFC 0x91
711#define FDOC 0xb0
712#define FDOD 0xb4
713
Aaron Durbin76c37002012-10-30 09:03:43 -0500714#define SPIBAR_HSFS 0x3804 /* SPI hardware sequence status */
715#define SPIBAR_HSFS_SCIP (1 << 5) /* SPI Cycle In Progress */
716#define SPIBAR_HSFS_AEL (1 << 2) /* SPI Access Error Log */
717#define SPIBAR_HSFS_FCERR (1 << 1) /* SPI Flash Cycle Error */
718#define SPIBAR_HSFS_FDONE (1 << 0) /* SPI Flash Cycle Done */
719#define SPIBAR_HSFC 0x3806 /* SPI hardware sequence control */
720#define SPIBAR_HSFC_BYTE_COUNT(c) (((c - 1) & 0x3f) << 8)
721#define SPIBAR_HSFC_CYCLE_READ (0 << 1) /* Read cycle */
722#define SPIBAR_HSFC_CYCLE_WRITE (2 << 1) /* Write cycle */
723#define SPIBAR_HSFC_CYCLE_ERASE (3 << 1) /* Erase cycle */
724#define SPIBAR_HSFC_GO (1 << 0) /* GO: start SPI transaction */
725#define SPIBAR_FADDR 0x3808 /* SPI flash address */
726#define SPIBAR_FDATA(n) (0x3810 + (4 * n)) /* SPI flash data */
727
728#endif /* __ACPI__ */
Shawn Nematbakhshccb12fb2013-07-03 17:55:38 -0700729#endif /* SOUTHBRIDGE_INTEL_LYNXPOINT_PCH_H */