blob: 6ee81d1f4bfae0257fd08ce8fc8a9f84156724d1 [file] [log] [blame]
Aaron Durbin76c37002012-10-30 09:03:43 -05001/*
2 * This file is part of the coreboot project.
3 *
4 * Copyright (C) 2008-2009 coresystems GmbH
5 * Copyright (C) 2012 The Chromium OS Authors. All rights reserved.
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; version 2 of the License.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
15 *
16 * You should have received a copy of the GNU General Public License
17 * along with this program; if not, write to the Free Software
18 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
19 */
20
21#ifndef SOUTHBRIDGE_INTEL_LYNXPOINT_PCH_H
22#define SOUTHBRIDGE_INTEL_LYNXPOINT_PCH_H
23
Aaron Durbin76c37002012-10-30 09:03:43 -050024/*
25 * Lynx Point PCH PCI Devices:
26 *
27 * Bus 0:Device 31:Function 0 LPC Controller1
28 * Bus 0:Device 31:Function 2 SATA Controller #1
29 * Bus 0:Device 31:Function 3 SMBus Controller
30 * Bus 0:Device 31:Function 5 SATA Controller #22
31 * Bus 0:Device 31:Function 6 Thermal Subsystem
32 * Bus 0:Device 29:Function 03 USB EHCI Controller #1
33 * Bus 0:Device 26:Function 03 USB EHCI Controller #2
34 * Bus 0:Device 28:Function 0 PCI Express* Port 1
35 * Bus 0:Device 28:Function 1 PCI Express Port 2
36 * Bus 0:Device 28:Function 2 PCI Express Port 3
37 * Bus 0:Device 28:Function 3 PCI Express Port 4
38 * Bus 0:Device 28:Function 4 PCI Express Port 5
39 * Bus 0:Device 28:Function 5 PCI Express Port 6
40 * Bus 0:Device 28:Function 6 PCI Express Port 7
41 * Bus 0:Device 28:Function 7 PCI Express Port 8
Duncan Laurie5cc51c02013-03-07 14:06:43 -080042 * Bus 0:Device 27:Function 0 Intel High Definition Audio Controller
Aaron Durbin76c37002012-10-30 09:03:43 -050043 * Bus 0:Device 25:Function 0 Gigabit Ethernet Controller
Duncan Laurie5cc51c02013-03-07 14:06:43 -080044 * Bus 0:Device 22:Function 0 Intel Management Engine Interface #1
Aaron Durbin76c37002012-10-30 09:03:43 -050045 * Bus 0:Device 22:Function 1 Intel Management Engine Interface #2
46 * Bus 0:Device 22:Function 2 IDE-R
47 * Bus 0:Device 22:Function 3 KT
48 * Bus 0:Device 20:Function 0 xHCI Controller
49*/
50
51/* PCH types */
Duncan Laurie5cc51c02013-03-07 14:06:43 -080052#define PCH_TYPE_LPT 0x8c
53#define PCH_TYPE_LPT_LP 0x9c
Aaron Durbin76c37002012-10-30 09:03:43 -050054
55/* PCH stepping values for LPC device */
56
57/*
58 * It does not matter where we put the SMBus I/O base, as long as we
59 * keep it consistent and don't interfere with other devices. Stage2
60 * will relocate this anyways.
61 * Our solution is to have SMB initialization move the I/O to SMBUS_IO_BASE
62 * again. But handling static BARs is a generic problem that should be
63 * solved in the device allocator.
64 */
65#define SMBUS_IO_BASE 0x0400
66#define SMBUS_SLAVE_ADDR 0x24
Aaron Durbin76c37002012-10-30 09:03:43 -050067
Duncan Laurie045f1532012-12-17 11:29:10 -080068#if CONFIG_INTEL_LYNXPOINT_LP
Duncan Laurie7922b462013-03-08 16:34:33 -080069#define DEFAULT_PMBASE 0x1000
70#define DEFAULT_GPIOBASE 0x1400
Duncan Laurie045f1532012-12-17 11:29:10 -080071#define DEFAULT_GPIOSIZE 0x400
72#else
Duncan Laurie7922b462013-03-08 16:34:33 -080073#define DEFAULT_PMBASE 0x500
Duncan Laurie045f1532012-12-17 11:29:10 -080074#define DEFAULT_GPIOBASE 0x480
75#define DEFAULT_GPIOSIZE 0x80
76#endif
77
Aaron Durbin76c37002012-10-30 09:03:43 -050078#define HPET_ADDR 0xfed00000
79#define DEFAULT_RCBA 0xfed1c000
80
81#ifndef __ACPI__
Aaron Durbin76c37002012-10-30 09:03:43 -050082
83#if defined (__SMM__) && !defined(__ASSEMBLER__)
84void intel_pch_finalize_smm(void);
85#endif
86
Aaron Durbin239c2e82012-12-19 11:31:17 -060087
88/* State Machine configuration. */
89#define RCBA_REG_SIZE_MASK 0x8000
90#define RCBA_REG_SIZE_16 0x8000
91#define RCBA_REG_SIZE_32 0x0000
92#define RCBA_COMMAND_MASK 0x000f
93#define RCBA_COMMAND_SET 0x0001
94#define RCBA_COMMAND_READ 0x0002
95#define RCBA_COMMAND_RMW 0x0003
96#define RCBA_COMMAND_END 0x0007
97
98#define RCBA_ENCODE_COMMAND(command_, reg_, mask_, or_value_) \
99 { .command = command_, \
100 .reg = reg_, \
101 .mask = mask_, \
102 .or_value = or_value_ \
103 }
104#define RCBA_SET_REG_32(reg_, value_) \
105 RCBA_ENCODE_COMMAND(RCBA_REG_SIZE_32|RCBA_COMMAND_SET, reg_, 0, value_)
106#define RCBA_READ_REG_32(reg_) \
107 RCBA_ENCODE_COMMAND(RCBA_REG_SIZE_32|RCBA_COMMAND_READ, reg_, 0, 0)
108#define RCBA_RMW_REG_32(reg_, mask_, or_) \
109 RCBA_ENCODE_COMMAND(RCBA_REG_SIZE_32|RCBA_COMMAND_RMW, reg_, mask_, or_)
110#define RCBA_SET_REG_16(reg_, value_) \
111 RCBA_ENCODE_COMMAND(RCBA_REG_SIZE_16|RCBA_COMMAND_SET, reg_, 0, value_)
112#define RCBA_READ_REG_16(reg_) \
113 RCBA_ENCODE_COMMAND(RCBA_REG_SIZE_16|RCBA_COMMAND_READ, reg_, 0, 0)
114#define RCBA_RMW_REG_16(reg_, mask_, or_) \
115 RCBA_ENCODE_COMMAND(RCBA_REG_SIZE_16|RCBA_COMMAND_RMW, reg_, mask_, or_)
116#define RCBA_END_CONFIG \
117 RCBA_ENCODE_COMMAND(RCBA_COMMAND_END, 0, 0, 0)
118
119struct rcba_config_instruction
120{
121 u16 command;
122 u16 reg;
123 u32 mask;
124 u32 or_value;
125};
126
Stefan Reinauer3f5f6d82013-05-07 20:35:29 +0200127#if !defined(__ASSEMBLER__)
Duncan Laurie8584b222013-02-15 13:52:28 -0800128void pch_config_rcba(const struct rcba_config_instruction *rcba_config);
Duncan Laurie5cc51c02013-03-07 14:06:43 -0800129int pch_silicon_revision(void);
130int pch_silicon_type(void);
131int pch_is_lp(void);
Duncan Laurie1ad55642013-03-07 14:08:04 -0800132u16 get_pmbase(void);
133u16 get_gpiobase(void);
Duncan Laurie55cdf552013-03-08 16:01:44 -0800134
135/* Power Management register handling in pmutil.c */
136/* PM1_CNT */
137void enable_pm1_control(u32 mask);
138void disable_pm1_control(u32 mask);
139/* PM1 */
140u16 clear_pm1_status(void);
Aaron Durbind6d6db32013-03-27 21:13:02 -0500141void enable_pm1(u16 events);
Duncan Laurie55cdf552013-03-08 16:01:44 -0800142u32 clear_smi_status(void);
143/* SMI */
144void enable_smi(u32 mask);
145void disable_smi(u32 mask);
146/* ALT_GP_SMI */
147u32 clear_alt_smi_status(void);
148void enable_alt_smi(u32 mask);
149/* TCO */
150u32 clear_tco_status(void);
151void enable_tco_sci(void);
152/* GPE0 */
153u32 clear_gpe_status(void);
154void clear_gpe_enable(void);
155void enable_all_gpe(u32 set1, u32 set2, u32 set3, u32 set4);
156void disable_all_gpe(void);
157void enable_gpe(u32 mask);
158void disable_gpe(u32 mask);
159
Duncan Laurie8584b222013-02-15 13:52:28 -0800160#if !defined(__PRE_RAM__) && !defined(__SMM__)
161#include <device/device.h>
162#include <arch/acpi.h>
163#include "chip.h"
Duncan Laurie8584b222013-02-15 13:52:28 -0800164void pch_enable(device_t dev);
165void pch_iobp_update(u32 address, u32 andvalue, u32 orvalue);
166#if CONFIG_ELOG
167void pch_log_state(void);
168#endif
169void acpi_create_intel_hpet(acpi_hpet_t * hpet);
Duncan Lauried7cb8d02013-05-15 15:03:57 -0700170void acpi_create_serialio_ssdt(acpi_header_t *ssdt);
Duncan Laurie8584b222013-02-15 13:52:28 -0800171
172/* These helpers are for performing SMM relocation. */
Duncan Laurie8584b222013-02-15 13:52:28 -0800173void southbridge_trigger_smi(void);
174void southbridge_clear_smi_status(void);
Aaron Durbinaf3158c2013-03-27 20:57:28 -0500175/* The initialization of the southbridge is split into 2 compoments. One is
176 * for clearing the state in the SMM registers. The other is for enabling
177 * SMIs. They are split so that other work between the 2 actions. */
178void southbridge_smm_clear_state(void);
179void southbridge_smm_enable_smi(void);
Duncan Laurie8584b222013-02-15 13:52:28 -0800180#else
181void enable_smbus(void);
182void enable_usb_bar(void);
183int smbus_read_byte(unsigned device, unsigned address);
184int early_spi_read(u32 offset, u32 size, u8 *buffer);
Aaron Durbin239c2e82012-12-19 11:31:17 -0600185int early_pch_init(const void *gpio_map,
186 const struct rcba_config_instruction *rcba_config);
Aaron Durbin76c37002012-10-30 09:03:43 -0500187#endif
Duncan Laurie045f1532012-12-17 11:29:10 -0800188/*
189 * get GPIO pin value
190 */
191int get_gpio(int gpio_num);
192/*
193 * get a number comprised of multiple GPIO values. gpio_num_array points to
194 * the array of gpio pin numbers to scan, terminated by -1.
195 */
196unsigned get_gpios(const int *gpio_num_array);
Duncan Laurie15de7cb2013-04-23 13:44:37 -0700197/*
198 * set GPIO pin value
199 */
200void set_gpio(int gpio_num, int value);
Aaron Durbin76c37002012-10-30 09:03:43 -0500201#endif
202
203#define MAINBOARD_POWER_OFF 0
204#define MAINBOARD_POWER_ON 1
205#define MAINBOARD_POWER_KEEP 2
206
207#ifndef CONFIG_MAINBOARD_POWER_ON_AFTER_POWER_FAIL
208#define CONFIG_MAINBOARD_POWER_ON_AFTER_POWER_FAIL MAINBOARD_POWER_ON
209#endif
210
211/* PCI Configuration Space (D30:F0): PCI2PCI */
212#define PSTS 0x06
213#define SMLT 0x1b
214#define SECSTS 0x1e
215#define INTR 0x3c
216#define BCTRL 0x3e
217#define SBR (1 << 6)
218#define SEE (1 << 1)
219#define PERE (1 << 0)
220
Duncan Laurie98c40622013-05-21 16:37:40 -0700221/* Power Management Control and Status */
222#define PCH_PCS 0x84
223#define PCH_PCS_PS_D3HOT 3
224
Aaron Durbin76c37002012-10-30 09:03:43 -0500225#define PCH_EHCI1_DEV PCI_DEV(0, 0x1d, 0)
226#define PCH_EHCI2_DEV PCI_DEV(0, 0x1a, 0)
Duncan Laurie2d9d39a2013-05-29 15:27:55 -0700227#define PCH_XHCI_DEV PCI_DEV(0, 0x14, 0)
Aaron Durbin76c37002012-10-30 09:03:43 -0500228#define PCH_ME_DEV PCI_DEV(0, 0x16, 0)
229#define PCH_PCIE_DEV_SLOT 28
230
231/* PCI Configuration Space (D31:F0): LPC */
232#define PCH_LPC_DEV PCI_DEV(0, 0x1f, 0)
233#define SERIRQ_CNTL 0x64
234
235#define GEN_PMCON_1 0xa0
236#define GEN_PMCON_2 0xa2
237#define GEN_PMCON_3 0xa4
Aaron Durbinb9ea8b32012-11-02 09:10:30 -0500238#define PMIR 0xac
239#define PMIR_CF9LOCK (1 << 31)
240#define PMIR_CF9GR (1 << 20)
Aaron Durbin76c37002012-10-30 09:03:43 -0500241
242/* GEN_PMCON_3 bits */
243#define RTC_BATTERY_DEAD (1 << 2)
244#define RTC_POWER_FAILED (1 << 1)
245#define SLEEP_AFTER_POWER_FAIL (1 << 0)
246
247#define PMBASE 0x40
248#define ACPI_CNTL 0x44
Paul Menzel373a20c2013-05-03 12:17:02 +0200249#define ACPI_EN (1 << 7)
Aaron Durbin76c37002012-10-30 09:03:43 -0500250#define BIOS_CNTL 0xDC
251#define GPIO_BASE 0x48 /* LPC GPIO Base Address Register */
252#define GPIO_CNTL 0x4C /* LPC GPIO Control Register */
253#define GPIO_ROUT 0xb8
254
255#define PIRQA_ROUT 0x60
256#define PIRQB_ROUT 0x61
257#define PIRQC_ROUT 0x62
258#define PIRQD_ROUT 0x63
259#define PIRQE_ROUT 0x68
260#define PIRQF_ROUT 0x69
261#define PIRQG_ROUT 0x6A
262#define PIRQH_ROUT 0x6B
263
264#define LPC_IO_DEC 0x80 /* IO Decode Ranges Register */
265#define LPC_EN 0x82 /* LPC IF Enables Register */
266#define CNF2_LPC_EN (1 << 13) /* 0x4e/0x4f */
267#define CNF1_LPC_EN (1 << 12) /* 0x2e/0x2f */
268#define MC_LPC_EN (1 << 11) /* 0x62/0x66 */
269#define KBC_LPC_EN (1 << 10) /* 0x60/0x64 */
270#define GAMEH_LPC_EN (1 << 9) /* 0x208/0x20f */
271#define GAMEL_LPC_EN (1 << 8) /* 0x200/0x207 */
272#define FDD_LPC_EN (1 << 3) /* LPC_IO_DEC[12] */
273#define LPT_LPC_EN (1 << 2) /* LPC_IO_DEC[9:8] */
274#define COMB_LPC_EN (1 << 1) /* LPC_IO_DEC[6:4] */
275#define COMA_LPC_EN (1 << 0) /* LPC_IO_DEC[2:0] */
276#define LPC_GEN1_DEC 0x84 /* LPC IF Generic Decode Range 1 */
277#define LPC_GEN2_DEC 0x88 /* LPC IF Generic Decode Range 2 */
278#define LPC_GEN3_DEC 0x8c /* LPC IF Generic Decode Range 3 */
279#define LPC_GEN4_DEC 0x90 /* LPC IF Generic Decode Range 4 */
Aaron Durbin6f561af2012-12-19 14:38:01 -0600280#define LGMR 0x98 /* LPC Generic Memory Range */
Aaron Durbin76c37002012-10-30 09:03:43 -0500281
282/* PCI Configuration Space (D31:F1): IDE */
283#define PCH_IDE_DEV PCI_DEV(0, 0x1f, 1)
284#define PCH_SATA_DEV PCI_DEV(0, 0x1f, 2)
285#define PCH_SATA2_DEV PCI_DEV(0, 0x1f, 5)
286#define INTR_LN 0x3c
287#define IDE_TIM_PRI 0x40 /* IDE timings, primary */
288#define IDE_DECODE_ENABLE (1 << 15)
289#define IDE_SITRE (1 << 14)
290#define IDE_ISP_5_CLOCKS (0 << 12)
291#define IDE_ISP_4_CLOCKS (1 << 12)
292#define IDE_ISP_3_CLOCKS (2 << 12)
293#define IDE_RCT_4_CLOCKS (0 << 8)
294#define IDE_RCT_3_CLOCKS (1 << 8)
295#define IDE_RCT_2_CLOCKS (2 << 8)
296#define IDE_RCT_1_CLOCKS (3 << 8)
297#define IDE_DTE1 (1 << 7)
298#define IDE_PPE1 (1 << 6)
299#define IDE_IE1 (1 << 5)
300#define IDE_TIME1 (1 << 4)
301#define IDE_DTE0 (1 << 3)
302#define IDE_PPE0 (1 << 2)
303#define IDE_IE0 (1 << 1)
304#define IDE_TIME0 (1 << 0)
305#define IDE_TIM_SEC 0x42 /* IDE timings, secondary */
306
307#define IDE_SDMA_CNT 0x48 /* Synchronous DMA control */
308#define IDE_SSDE1 (1 << 3)
309#define IDE_SSDE0 (1 << 2)
310#define IDE_PSDE1 (1 << 1)
311#define IDE_PSDE0 (1 << 0)
312
313#define IDE_SDMA_TIM 0x4a
314
315#define IDE_CONFIG 0x54 /* IDE I/O Configuration Register */
316#define SIG_MODE_SEC_NORMAL (0 << 18)
317#define SIG_MODE_SEC_TRISTATE (1 << 18)
318#define SIG_MODE_SEC_DRIVELOW (2 << 18)
319#define SIG_MODE_PRI_NORMAL (0 << 16)
320#define SIG_MODE_PRI_TRISTATE (1 << 16)
321#define SIG_MODE_PRI_DRIVELOW (2 << 16)
322#define FAST_SCB1 (1 << 15)
323#define FAST_SCB0 (1 << 14)
324#define FAST_PCB1 (1 << 13)
325#define FAST_PCB0 (1 << 12)
326#define SCB1 (1 << 3)
327#define SCB0 (1 << 2)
328#define PCB1 (1 << 1)
329#define PCB0 (1 << 0)
330
331#define SATA_SIRI 0xa0 /* SATA Indexed Register Index */
332#define SATA_SIRD 0xa4 /* SATA Indexed Register Data */
333#define SATA_SP 0xd0 /* Scratchpad */
334
335/* SATA IOBP Registers */
336#define SATA_IOBP_SP0G3IR 0xea000151
337#define SATA_IOBP_SP1G3IR 0xea000051
338
Duncan Laurie2d9d39a2013-05-29 15:27:55 -0700339/* USB Registers */
340#define EHCI_PWR_CNTL_STS 0x54
341#define EHCI_PWR_STS_MASK 0x3
342#define EHCI_PWR_STS_SET_D0 0x0
343#define EHCI_PWR_STS_SET_D3 0x3
344
Duncan Laurie71346c02013-01-10 13:20:40 -0800345/* Serial IO IOBP Registers */
346#define SIO_IOBP_PORTCTRL0 0xcb000000 /* SDIO D23:F0 */
347#define SIO_IOBP_PORTCTRL0_ACPI_IRQ_EN (1 << 5)
348#define SIO_IOBP_PORTCTRL0_PCI_CONF_DIS (1 << 4)
349#define SIO_IOBP_PORTCTRL1 0xcb000014 /* SDIO D23:F0 */
350#define SIO_IOBP_PORTCTRL1_SNOOP_SELECT(x) (((x) & 3) << 13)
351#define SIO_IOBP_GPIODF 0xcb000154
352#define SIO_IOBP_GPIODF_SDIO_IDLE_DET_EN (1 << 4)
353#define SIO_IOBP_GPIODF_DMA_IDLE_DET_EN (1 << 3)
354#define SIO_IOBP_GPIODF_UART_IDLE_DET_EN (1 << 2)
355#define SIO_IOBP_GPIODF_I2C_IDLE_DET_EN (1 << 1)
356#define SIO_IOBP_GPIODF_SPI_IDLE_DET_EN (1 << 0)
357#define SIO_IOBP_PORTCTRL2 0xcb000240 /* DMA D21:F0 */
358#define SIO_IOBP_PORTCTRL3 0xcb000248 /* I2C0 D21:F1 */
359#define SIO_IOBP_PORTCTRL4 0xcb000250 /* I2C1 D21:F2 */
360#define SIO_IOBP_PORTCTRL5 0xcb000258 /* SPI0 D21:F3 */
361#define SIO_IOBP_PORTCTRL6 0xcb000260 /* SPI1 D21:F4 */
362#define SIO_IOBP_PORTCTRL7 0xcb000268 /* UART0 D21:F5 */
363#define SIO_IOBP_PORTCTRL8 0xcb000270 /* UART1 D21:F6 */
Duncan Laurieb39ba2e2013-03-22 11:21:14 -0700364#define SIO_IOBP_PORTCTRLX(x) (0xcb000240 + ((x) * 8))
Duncan Laurie71346c02013-01-10 13:20:40 -0800365/* PORTCTRL 2-8 have the same layout */
366#define SIO_IOBP_PORTCTRL_ACPI_IRQ_EN (1 << 21)
367#define SIO_IOBP_PORTCTRL_PCI_CONF_DIS (1 << 20)
368#define SIO_IOBP_PORTCTRL_SNOOP_SELECT(x) (((x) & 3) << 18)
369#define SIO_IOBP_PORTCTRL_INT_PIN(x) (((x) & 0xf) << 2)
Duncan Laurieb39ba2e2013-03-22 11:21:14 -0700370#define SIO_IOBP_PORTCTRL_PM_CAP_PRSNT (1 << 1)
Duncan Laurie71346c02013-01-10 13:20:40 -0800371#define SIO_IOBP_FUNCDIS0 0xce00aa07 /* DMA D21:F0 */
372#define SIO_IOBP_FUNCDIS1 0xce00aa47 /* I2C0 D21:F1 */
373#define SIO_IOBP_FUNCDIS2 0xce00aa87 /* I2C1 D21:F2 */
374#define SIO_IOBP_FUNCDIS3 0xce00aac7 /* SPI0 D21:F3 */
375#define SIO_IOBP_FUNCDIS4 0xce00ab07 /* SPI1 D21:F4 */
376#define SIO_IOBP_FUNCDIS5 0xce00ab47 /* UART0 D21:F5 */
377#define SIO_IOBP_FUNCDIS6 0xce00ab87 /* UART1 D21:F6 */
378#define SIO_IOBP_FUNCDIS7 0xce00ae07 /* SDIO D23:F0 */
379#define SIO_IOBP_FUNCDIS_DIS (1 << 8)
380
Duncan Laurieb39ba2e2013-03-22 11:21:14 -0700381/* Serial IO Devices */
382#define SIO_ID_SDMA 0 /* D21:F0 */
383#define SIO_ID_I2C0 1 /* D21:F1 */
384#define SIO_ID_I2C1 2 /* D21:F2 */
385#define SIO_ID_SPI0 3 /* D21:F3 */
386#define SIO_ID_SPI1 4 /* D21:F4 */
387#define SIO_ID_UART0 5 /* D21:F5 */
388#define SIO_ID_UART1 6 /* D21:F6 */
389#define SIO_ID_SDIO 7 /* D23:F0 */
390
Duncan Laurie98c40622013-05-21 16:37:40 -0700391#define SIO_REG_PPR_CLOCK 0x800
392#define SIO_REG_PPR_CLOCK_EN (1 << 0)
Duncan Laurieb39ba2e2013-03-22 11:21:14 -0700393#define SIO_REG_PPR_RST 0x804
394#define SIO_REG_PPR_RST_ASSERT 0x3
395#define SIO_REG_PPR_GEN 0x808
396#define SIO_REG_PPR_GEN_LTR_MODE_MASK (1 << 2)
397#define SIO_REG_PPR_GEN_VOLTAGE_MASK (1 << 3)
398#define SIO_REG_PPR_GEN_VOLTAGE(x) ((x & 1) << 3)
399#define SIO_REG_AUTO_LTR 0x814
400
401#define SIO_REG_SDIO_PPR_GEN 0x1008
402#define SIO_REG_SDIO_PPR_SW_LTR 0x1010
403#define SIO_REG_SDIO_PPR_CMD12 0x3c
404#define SIO_REG_SDIO_PPR_CMD12_B30 (1 << 30)
405
406#define SIO_PIN_INTA 1 /* IRQ5 in ACPI mode */
407#define SIO_PIN_INTB 2 /* IRQ6 in ACPI mode */
408#define SIO_PIN_INTC 3 /* IRQ7 in ACPI mode */
409#define SIO_PIN_INTD 4 /* IRQ13 in ACPI mode */
410
Aaron Durbin76c37002012-10-30 09:03:43 -0500411/* PCI Configuration Space (D31:F3): SMBus */
412#define PCH_SMBUS_DEV PCI_DEV(0, 0x1f, 3)
413#define SMB_BASE 0x20
414#define HOSTC 0x40
415#define SMB_RCV_SLVA 0x09
416
417/* HOSTC bits */
418#define I2C_EN (1 << 2)
419#define SMB_SMI_EN (1 << 1)
420#define HST_EN (1 << 0)
421
422/* SMBus I/O bits. */
423#define SMBHSTSTAT 0x0
424#define SMBHSTCTL 0x2
425#define SMBHSTCMD 0x3
426#define SMBXMITADD 0x4
427#define SMBHSTDAT0 0x5
428#define SMBHSTDAT1 0x6
429#define SMBBLKDAT 0x7
430#define SMBTRNSADD 0x9
431#define SMBSLVDATA 0xa
432#define SMLINK_PIN_CTL 0xe
433#define SMBUS_PIN_CTL 0xf
434
435#define SMBUS_TIMEOUT (10 * 1000 * 100)
436
437
438/* Southbridge IO BARs */
439
440#define GPIOBASE 0x48
441
442#define PMBASE 0x40
443
444/* Root Complex Register Block */
445#define RCBA 0xf0
446
447#define RCBA8(x) *((volatile u8 *)(DEFAULT_RCBA + x))
448#define RCBA16(x) *((volatile u16 *)(DEFAULT_RCBA + x))
449#define RCBA32(x) *((volatile u32 *)(DEFAULT_RCBA + x))
450
451#define RCBA_AND_OR(bits, x, and, or) \
452 RCBA##bits(x) = ((RCBA##bits(x) & (and)) | (or))
453#define RCBA8_AND_OR(x, and, or) RCBA_AND_OR(8, x, and, or)
454#define RCBA16_AND_OR(x, and, or) RCBA_AND_OR(16, x, and, or)
455#define RCBA32_AND_OR(x, and, or) RCBA_AND_OR(32, x, and, or)
456#define RCBA32_OR(x, or) RCBA_AND_OR(32, x, ~0UL, or)
457
458#define VCH 0x0000 /* 32bit */
459#define VCAP1 0x0004 /* 32bit */
460#define VCAP2 0x0008 /* 32bit */
461#define PVC 0x000c /* 16bit */
462#define PVS 0x000e /* 16bit */
463
464#define V0CAP 0x0010 /* 32bit */
465#define V0CTL 0x0014 /* 32bit */
466#define V0STS 0x001a /* 16bit */
467
468#define V1CAP 0x001c /* 32bit */
469#define V1CTL 0x0020 /* 32bit */
470#define V1STS 0x0026 /* 16bit */
471
472#define RCTCL 0x0100 /* 32bit */
473#define ESD 0x0104 /* 32bit */
474#define ULD 0x0110 /* 32bit */
475#define ULBA 0x0118 /* 64bit */
476
477#define RP1D 0x0120 /* 32bit */
478#define RP1BA 0x0128 /* 64bit */
479#define RP2D 0x0130 /* 32bit */
480#define RP2BA 0x0138 /* 64bit */
481#define RP3D 0x0140 /* 32bit */
482#define RP3BA 0x0148 /* 64bit */
483#define RP4D 0x0150 /* 32bit */
484#define RP4BA 0x0158 /* 64bit */
485#define HDD 0x0160 /* 32bit */
486#define HDBA 0x0168 /* 64bit */
487#define RP5D 0x0170 /* 32bit */
488#define RP5BA 0x0178 /* 64bit */
489#define RP6D 0x0180 /* 32bit */
490#define RP6BA 0x0188 /* 64bit */
491
492#define RPFN 0x0404 /* 32bit */
493
494/* Root Port configuratinon space hide */
495#define RPFN_HIDE(port) (1 << (((port) * 4) + 3))
496/* Get the function number assigned to a Root Port */
497#define RPFN_FNGET(reg,port) (((reg) >> ((port) * 4)) & 7)
498/* Set the function number for a Root Port */
499#define RPFN_FNSET(port,func) (((func) & 7) << ((port) * 4))
500/* Root Port function number mask */
501#define RPFN_FNMASK(port) (7 << ((port) * 4))
502
503#define TRSR 0x1e00 /* 8bit */
504#define TRCR 0x1e10 /* 64bit */
505#define TWDR 0x1e18 /* 64bit */
506
507#define IOTR0 0x1e80 /* 64bit */
508#define IOTR1 0x1e88 /* 64bit */
509#define IOTR2 0x1e90 /* 64bit */
510#define IOTR3 0x1e98 /* 64bit */
511
512#define TCTL 0x3000 /* 8bit */
513
514#define NOINT 0
515#define INTA 1
516#define INTB 2
517#define INTC 3
518#define INTD 4
519
520#define DIR_IDR 12 /* Interrupt D Pin Offset */
521#define DIR_ICR 8 /* Interrupt C Pin Offset */
522#define DIR_IBR 4 /* Interrupt B Pin Offset */
523#define DIR_IAR 0 /* Interrupt A Pin Offset */
524
525#define PIRQA 0
526#define PIRQB 1
527#define PIRQC 2
528#define PIRQD 3
529#define PIRQE 4
530#define PIRQF 5
531#define PIRQG 6
532#define PIRQH 7
533
534/* IO Buffer Programming */
535#define IOBPIRI 0x2330
536#define IOBPD 0x2334
537#define IOBPS 0x2338
Duncan Laurie7302d1e2013-01-10 13:19:23 -0800538#define IOBPS_READY 0x0001
539#define IOBPS_TX_MASK 0x0006
540#define IOBPS_MASK 0xff00
541#define IOBPS_READ 0x0600
542#define IOBPS_WRITE 0x0700
543#define IOBPU 0x233a
544#define IOBPU_MAGIC 0xf000
Aaron Durbin76c37002012-10-30 09:03:43 -0500545
546#define D31IP 0x3100 /* 32bit */
547#define D31IP_TTIP 24 /* Thermal Throttle Pin */
548#define D31IP_SIP2 20 /* SATA Pin 2 */
549#define D31IP_SMIP 12 /* SMBUS Pin */
550#define D31IP_SIP 8 /* SATA Pin */
551#define D30IP 0x3104 /* 32bit */
552#define D30IP_PIP 0 /* PCI Bridge Pin */
553#define D29IP 0x3108 /* 32bit */
554#define D29IP_E1P 0 /* EHCI #1 Pin */
555#define D28IP 0x310c /* 32bit */
556#define D28IP_P8IP 28 /* PCI Express Port 8 */
557#define D28IP_P7IP 24 /* PCI Express Port 7 */
558#define D28IP_P6IP 20 /* PCI Express Port 6 */
559#define D28IP_P5IP 16 /* PCI Express Port 5 */
560#define D28IP_P4IP 12 /* PCI Express Port 4 */
561#define D28IP_P3IP 8 /* PCI Express Port 3 */
562#define D28IP_P2IP 4 /* PCI Express Port 2 */
563#define D28IP_P1IP 0 /* PCI Express Port 1 */
564#define D27IP 0x3110 /* 32bit */
565#define D27IP_ZIP 0 /* HD Audio Pin */
566#define D26IP 0x3114 /* 32bit */
567#define D26IP_E2P 0 /* EHCI #2 Pin */
568#define D25IP 0x3118 /* 32bit */
569#define D25IP_LIP 0 /* GbE LAN Pin */
570#define D22IP 0x3124 /* 32bit */
571#define D22IP_KTIP 12 /* KT Pin */
572#define D22IP_IDERIP 8 /* IDE-R Pin */
573#define D22IP_MEI2IP 4 /* MEI #2 Pin */
574#define D22IP_MEI1IP 0 /* MEI #1 Pin */
Duncan Laurie26e7dd72012-12-19 09:12:31 -0800575#define D20IP 0x3128 /* 32bit */
576#define D20IP_XHCI 0 /* XHCI Pin */
Aaron Durbin76c37002012-10-30 09:03:43 -0500577#define D31IR 0x3140 /* 16bit */
578#define D30IR 0x3142 /* 16bit */
579#define D29IR 0x3144 /* 16bit */
580#define D28IR 0x3146 /* 16bit */
581#define D27IR 0x3148 /* 16bit */
582#define D26IR 0x314c /* 16bit */
583#define D25IR 0x3150 /* 16bit */
Duncan Laurie26e7dd72012-12-19 09:12:31 -0800584#define D23IR 0x3158 /* 16bit */
Aaron Durbin76c37002012-10-30 09:03:43 -0500585#define D22IR 0x315c /* 16bit */
Duncan Laurie26e7dd72012-12-19 09:12:31 -0800586#define D20IR 0x3160 /* 16bit */
587#define D21IR 0x3164 /* 16bit */
588#define D19IR 0x3168 /* 16bit */
Duncan Laurieb39ba2e2013-03-22 11:21:14 -0700589#define ACPIIRQEN 0x31e0 /* 32bit */
Aaron Durbin76c37002012-10-30 09:03:43 -0500590#define OIC 0x31fe /* 16bit */
Duncan Lauriee1e87e02013-04-26 10:35:19 -0700591#define PMSYNC_CONFIG 0x33c4 /* 32bit */
592#define PMSYNC_CONFIG2 0x33cc /* 32bit */
Aaron Durbin76c37002012-10-30 09:03:43 -0500593#define SOFT_RESET_CTRL 0x38f4
594#define SOFT_RESET_DATA 0x38f8
595
Aaron Durbin239c2e82012-12-19 11:31:17 -0600596#define DIR_ROUTE(a,b,c,d) \
597 (((d) << DIR_IDR) | ((c) << DIR_ICR) | \
598 ((b) << DIR_IBR) | ((a) << DIR_IAR))
Aaron Durbin76c37002012-10-30 09:03:43 -0500599
600#define RC 0x3400 /* 32bit */
601#define HPTC 0x3404 /* 32bit */
602#define GCS 0x3410 /* 32bit */
603#define BUC 0x3414 /* 32bit */
604#define PCH_DISABLE_GBE (1 << 5)
605#define FD 0x3418 /* 32bit */
606#define DISPBDF 0x3424 /* 16bit */
607#define FD2 0x3428 /* 32bit */
608#define CG 0x341c /* 32bit */
609
610/* Function Disable 1 RCBA 0x3418 */
Duncan Laurie26e7dd72012-12-19 09:12:31 -0800611#define PCH_DISABLE_ALWAYS (1 << 0)
612#define PCH_DISABLE_ADSPD (1 << 1)
Aaron Durbin76c37002012-10-30 09:03:43 -0500613#define PCH_DISABLE_SATA1 (1 << 2)
614#define PCH_DISABLE_SMBUS (1 << 3)
615#define PCH_DISABLE_HD_AUDIO (1 << 4)
616#define PCH_DISABLE_EHCI2 (1 << 13)
617#define PCH_DISABLE_LPC (1 << 14)
618#define PCH_DISABLE_EHCI1 (1 << 15)
619#define PCH_DISABLE_PCIE(x) (1 << (16 + x))
620#define PCH_DISABLE_THERMAL (1 << 24)
621#define PCH_DISABLE_SATA2 (1 << 25)
Duncan Laurie26e7dd72012-12-19 09:12:31 -0800622#define PCH_DISABLE_XHCI (1 << 27)
Aaron Durbin76c37002012-10-30 09:03:43 -0500623
624/* Function Disable 2 RCBA 0x3428 */
625#define PCH_DISABLE_KT (1 << 4)
626#define PCH_DISABLE_IDER (1 << 3)
627#define PCH_DISABLE_MEI2 (1 << 2)
628#define PCH_DISABLE_MEI1 (1 << 1)
629#define PCH_ENABLE_DBDF (1 << 0)
630
Aaron Durbin76c37002012-10-30 09:03:43 -0500631/* ICH7 PMBASE */
632#define PM1_STS 0x00
633#define WAK_STS (1 << 15)
634#define PCIEXPWAK_STS (1 << 14)
635#define PRBTNOR_STS (1 << 11)
636#define RTC_STS (1 << 10)
637#define PWRBTN_STS (1 << 8)
638#define GBL_STS (1 << 5)
639#define BM_STS (1 << 4)
640#define TMROF_STS (1 << 0)
641#define PM1_EN 0x02
642#define PCIEXPWAK_DIS (1 << 14)
643#define RTC_EN (1 << 10)
644#define PWRBTN_EN (1 << 8)
645#define GBL_EN (1 << 5)
646#define TMROF_EN (1 << 0)
647#define PM1_CNT 0x04
648#define SLP_EN (1 << 13)
649#define SLP_TYP (7 << 10)
650#define SLP_TYP_S0 0
651#define SLP_TYP_S1 1
652#define SLP_TYP_S3 5
653#define SLP_TYP_S4 6
654#define SLP_TYP_S5 7
655#define GBL_RLS (1 << 2)
656#define BM_RLD (1 << 1)
657#define SCI_EN (1 << 0)
658#define PM1_TMR 0x08
659#define PROC_CNT 0x10
660#define LV2 0x14
661#define LV3 0x15
662#define LV4 0x16
663#define PM2_CNT 0x50 // mobile only
664#define GPE0_STS 0x20
665#define PME_B0_STS (1 << 13)
666#define PME_STS (1 << 11)
667#define BATLOW_STS (1 << 10)
668#define PCI_EXP_STS (1 << 9)
669#define RI_STS (1 << 8)
670#define SMB_WAK_STS (1 << 7)
671#define TCOSCI_STS (1 << 6)
672#define SWGPE_STS (1 << 2)
673#define HOT_PLUG_STS (1 << 1)
Duncan Laurie55cdf552013-03-08 16:01:44 -0800674#define GPE0_STS_2 0x24
Aaron Durbin76c37002012-10-30 09:03:43 -0500675#define GPE0_EN 0x28
676#define PME_B0_EN (1 << 13)
677#define PME_EN (1 << 11)
678#define TCOSCI_EN (1 << 6)
Duncan Laurie55cdf552013-03-08 16:01:44 -0800679#define GPE0_EN_2 0x2c
Aaron Durbin76c37002012-10-30 09:03:43 -0500680#define SMI_EN 0x30
681#define INTEL_USB2_EN (1 << 18) // Intel-Specific USB2 SMI logic
682#define LEGACY_USB2_EN (1 << 17) // Legacy USB2 SMI logic
683#define PERIODIC_EN (1 << 14) // SMI on PERIODIC_STS in SMI_STS
684#define TCO_EN (1 << 13) // Enable TCO Logic (BIOSWE et al)
685#define MCSMI_EN (1 << 11) // Trap microcontroller range access
686#define BIOS_RLS (1 << 7) // asserts SCI on bit set
687#define SWSMI_TMR_EN (1 << 6) // start software smi timer on bit set
688#define APMC_EN (1 << 5) // Writes to APM_CNT cause SMI#
689#define SLP_SMI_EN (1 << 4) // Write to SLP_EN in PM1_CNT asserts SMI#
690#define LEGACY_USB_EN (1 << 3) // Legacy USB circuit SMI logic
691#define BIOS_EN (1 << 2) // Assert SMI# on setting GBL_RLS bit
692#define EOS (1 << 1) // End of SMI (deassert SMI#)
693#define GBL_SMI_EN (1 << 0) // SMI# generation at all?
694#define SMI_STS 0x34
695#define ALT_GP_SMI_EN 0x38
696#define ALT_GP_SMI_STS 0x3a
697#define GPE_CNTL 0x42
698#define DEVACT_STS 0x44
699#define SS_CNT 0x50
700#define C3_RES 0x54
701#define TCO1_STS 0x64
702#define DMISCI_STS (1 << 9)
703#define TCO2_STS 0x66
Duncan Laurie55cdf552013-03-08 16:01:44 -0800704#define ALT_GP_SMI_EN2 0x5c
705#define ALT_GP_SMI_STS2 0x5e
706
707/* Lynxpoint LP */
708#define LP_GPE0_STS_1 0x80 /* GPIO 0-31 */
709#define LP_GPE0_STS_2 0x84 /* GPIO 32-63 */
710#define LP_GPE0_STS_3 0x88 /* GPIO 64-94 */
711#define LP_GPE0_STS_4 0x8c /* Standard GPE */
712#define LP_GPE0_EN_1 0x90
713#define LP_GPE0_EN_2 0x94
714#define LP_GPE0_EN_3 0x98
715#define LP_GPE0_EN_4 0x9c
Aaron Durbin76c37002012-10-30 09:03:43 -0500716
717/*
718 * SPI Opcode Menu setup for SPIBAR lockdown
719 * should support most common flash chips.
720 */
721
722#define SPIBAR_OFFSET 0x3800
723#define SPIBAR8(x) RCBA8(x + SPIBAR_OFFSET)
724#define SPIBAR16(x) RCBA16(x + SPIBAR_OFFSET)
725#define SPIBAR32(x) RCBA32(x + SPIBAR_OFFSET)
726
727/* Reigsters within the SPIBAR */
728#define SSFC 0x91
729#define FDOC 0xb0
730#define FDOD 0xb4
731
732#define SPI_OPMENU_0 0x01 /* WRSR: Write Status Register */
733#define SPI_OPTYPE_0 0x01 /* Write, no address */
734
735#define SPI_OPMENU_1 0x02 /* BYPR: Byte Program */
736#define SPI_OPTYPE_1 0x03 /* Write, address required */
737
738#define SPI_OPMENU_2 0x03 /* READ: Read Data */
739#define SPI_OPTYPE_2 0x02 /* Read, address required */
740
741#define SPI_OPMENU_3 0x05 /* RDSR: Read Status Register */
742#define SPI_OPTYPE_3 0x00 /* Read, no address */
743
744#define SPI_OPMENU_4 0x20 /* SE20: Sector Erase 0x20 */
745#define SPI_OPTYPE_4 0x03 /* Write, address required */
746
747#define SPI_OPMENU_5 0x9f /* RDID: Read ID */
748#define SPI_OPTYPE_5 0x00 /* Read, no address */
749
750#define SPI_OPMENU_6 0xd8 /* BED8: Block Erase 0xd8 */
751#define SPI_OPTYPE_6 0x03 /* Write, address required */
752
753#define SPI_OPMENU_7 0x0b /* FAST: Fast Read */
754#define SPI_OPTYPE_7 0x02 /* Read, address required */
755
756#define SPI_OPMENU_UPPER ((SPI_OPMENU_7 << 24) | (SPI_OPMENU_6 << 16) | \
757 (SPI_OPMENU_5 << 8) | SPI_OPMENU_4)
758#define SPI_OPMENU_LOWER ((SPI_OPMENU_3 << 24) | (SPI_OPMENU_2 << 16) | \
759 (SPI_OPMENU_1 << 8) | SPI_OPMENU_0)
760
761#define SPI_OPTYPE ((SPI_OPTYPE_7 << 14) | (SPI_OPTYPE_6 << 12) | \
762 (SPI_OPTYPE_5 << 10) | (SPI_OPTYPE_4 << 8) | \
763 (SPI_OPTYPE_3 << 6) | (SPI_OPTYPE_2 << 4) | \
764 (SPI_OPTYPE_1 << 2) | (SPI_OPTYPE_0))
765
766#define SPI_OPPREFIX ((0x50 << 8) | 0x06) /* EWSR and WREN */
767
768#define SPIBAR_HSFS 0x3804 /* SPI hardware sequence status */
769#define SPIBAR_HSFS_SCIP (1 << 5) /* SPI Cycle In Progress */
770#define SPIBAR_HSFS_AEL (1 << 2) /* SPI Access Error Log */
771#define SPIBAR_HSFS_FCERR (1 << 1) /* SPI Flash Cycle Error */
772#define SPIBAR_HSFS_FDONE (1 << 0) /* SPI Flash Cycle Done */
773#define SPIBAR_HSFC 0x3806 /* SPI hardware sequence control */
774#define SPIBAR_HSFC_BYTE_COUNT(c) (((c - 1) & 0x3f) << 8)
775#define SPIBAR_HSFC_CYCLE_READ (0 << 1) /* Read cycle */
776#define SPIBAR_HSFC_CYCLE_WRITE (2 << 1) /* Write cycle */
777#define SPIBAR_HSFC_CYCLE_ERASE (3 << 1) /* Erase cycle */
778#define SPIBAR_HSFC_GO (1 << 0) /* GO: start SPI transaction */
779#define SPIBAR_FADDR 0x3808 /* SPI flash address */
780#define SPIBAR_FDATA(n) (0x3810 + (4 * n)) /* SPI flash data */
781
782#endif /* __ACPI__ */
783#endif /* SOUTHBRIDGE_INTEL_LYNXPOINT_PCH_H */