blob: db9bb776f73446ee08a1f5523f8b81acc2de8a0b [file] [log] [blame]
Aaron Durbin76c37002012-10-30 09:03:43 -05001/*
2 * This file is part of the coreboot project.
3 *
4 * Copyright (C) 2008-2009 coresystems GmbH
5 * Copyright (C) 2012 The Chromium OS Authors. All rights reserved.
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; version 2 of the License.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
15 *
16 * You should have received a copy of the GNU General Public License
17 * along with this program; if not, write to the Free Software
18 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
19 */
20
21#ifndef SOUTHBRIDGE_INTEL_LYNXPOINT_PCH_H
22#define SOUTHBRIDGE_INTEL_LYNXPOINT_PCH_H
23
24
25/*
26 * Lynx Point PCH PCI Devices:
27 *
28 * Bus 0:Device 31:Function 0 LPC Controller1
29 * Bus 0:Device 31:Function 2 SATA Controller #1
30 * Bus 0:Device 31:Function 3 SMBus Controller
31 * Bus 0:Device 31:Function 5 SATA Controller #22
32 * Bus 0:Device 31:Function 6 Thermal Subsystem
33 * Bus 0:Device 29:Function 03 USB EHCI Controller #1
34 * Bus 0:Device 26:Function 03 USB EHCI Controller #2
35 * Bus 0:Device 28:Function 0 PCI Express* Port 1
36 * Bus 0:Device 28:Function 1 PCI Express Port 2
37 * Bus 0:Device 28:Function 2 PCI Express Port 3
38 * Bus 0:Device 28:Function 3 PCI Express Port 4
39 * Bus 0:Device 28:Function 4 PCI Express Port 5
40 * Bus 0:Device 28:Function 5 PCI Express Port 6
41 * Bus 0:Device 28:Function 6 PCI Express Port 7
42 * Bus 0:Device 28:Function 7 PCI Express Port 8
Duncan Laurie5cc51c02013-03-07 14:06:43 -080043 * Bus 0:Device 27:Function 0 Intel High Definition Audio Controller
Aaron Durbin76c37002012-10-30 09:03:43 -050044 * Bus 0:Device 25:Function 0 Gigabit Ethernet Controller
Duncan Laurie5cc51c02013-03-07 14:06:43 -080045 * Bus 0:Device 22:Function 0 Intel Management Engine Interface #1
Aaron Durbin76c37002012-10-30 09:03:43 -050046 * Bus 0:Device 22:Function 1 Intel Management Engine Interface #2
47 * Bus 0:Device 22:Function 2 IDE-R
48 * Bus 0:Device 22:Function 3 KT
49 * Bus 0:Device 20:Function 0 xHCI Controller
50*/
51
52/* PCH types */
Duncan Laurie5cc51c02013-03-07 14:06:43 -080053#define PCH_TYPE_LPT 0x8c
54#define PCH_TYPE_LPT_LP 0x9c
Aaron Durbin76c37002012-10-30 09:03:43 -050055
56/* PCH stepping values for LPC device */
57
58/*
59 * It does not matter where we put the SMBus I/O base, as long as we
60 * keep it consistent and don't interfere with other devices. Stage2
61 * will relocate this anyways.
62 * Our solution is to have SMB initialization move the I/O to SMBUS_IO_BASE
63 * again. But handling static BARs is a generic problem that should be
64 * solved in the device allocator.
65 */
66#define SMBUS_IO_BASE 0x0400
67#define SMBUS_SLAVE_ADDR 0x24
Aaron Durbin76c37002012-10-30 09:03:43 -050068#define DEFAULT_PMBASE 0x0500
69
Duncan Laurie045f1532012-12-17 11:29:10 -080070#if CONFIG_INTEL_LYNXPOINT_LP
71#define DEFAULT_GPIOBASE 0x1000
72#define DEFAULT_GPIOSIZE 0x400
73#else
74#define DEFAULT_GPIOBASE 0x480
75#define DEFAULT_GPIOSIZE 0x80
76#endif
77
Aaron Durbin76c37002012-10-30 09:03:43 -050078#define HPET_ADDR 0xfed00000
79#define DEFAULT_RCBA 0xfed1c000
80
81#ifndef __ACPI__
82#define DEBUG_PERIODIC_SMIS 0
83
84#if defined (__SMM__) && !defined(__ASSEMBLER__)
85void intel_pch_finalize_smm(void);
86#endif
87
Aaron Durbin239c2e82012-12-19 11:31:17 -060088
89/* State Machine configuration. */
90#define RCBA_REG_SIZE_MASK 0x8000
91#define RCBA_REG_SIZE_16 0x8000
92#define RCBA_REG_SIZE_32 0x0000
93#define RCBA_COMMAND_MASK 0x000f
94#define RCBA_COMMAND_SET 0x0001
95#define RCBA_COMMAND_READ 0x0002
96#define RCBA_COMMAND_RMW 0x0003
97#define RCBA_COMMAND_END 0x0007
98
99#define RCBA_ENCODE_COMMAND(command_, reg_, mask_, or_value_) \
100 { .command = command_, \
101 .reg = reg_, \
102 .mask = mask_, \
103 .or_value = or_value_ \
104 }
105#define RCBA_SET_REG_32(reg_, value_) \
106 RCBA_ENCODE_COMMAND(RCBA_REG_SIZE_32|RCBA_COMMAND_SET, reg_, 0, value_)
107#define RCBA_READ_REG_32(reg_) \
108 RCBA_ENCODE_COMMAND(RCBA_REG_SIZE_32|RCBA_COMMAND_READ, reg_, 0, 0)
109#define RCBA_RMW_REG_32(reg_, mask_, or_) \
110 RCBA_ENCODE_COMMAND(RCBA_REG_SIZE_32|RCBA_COMMAND_RMW, reg_, mask_, or_)
111#define RCBA_SET_REG_16(reg_, value_) \
112 RCBA_ENCODE_COMMAND(RCBA_REG_SIZE_16|RCBA_COMMAND_SET, reg_, 0, value_)
113#define RCBA_READ_REG_16(reg_) \
114 RCBA_ENCODE_COMMAND(RCBA_REG_SIZE_16|RCBA_COMMAND_READ, reg_, 0, 0)
115#define RCBA_RMW_REG_16(reg_, mask_, or_) \
116 RCBA_ENCODE_COMMAND(RCBA_REG_SIZE_16|RCBA_COMMAND_RMW, reg_, mask_, or_)
117#define RCBA_END_CONFIG \
118 RCBA_ENCODE_COMMAND(RCBA_COMMAND_END, 0, 0, 0)
119
120struct rcba_config_instruction
121{
122 u16 command;
123 u16 reg;
124 u32 mask;
125 u32 or_value;
126};
127
Duncan Laurie8584b222013-02-15 13:52:28 -0800128#if !defined(__ASSEMBLER__) && !defined(__ROMCC__)
129void pch_config_rcba(const struct rcba_config_instruction *rcba_config);
Duncan Laurie5cc51c02013-03-07 14:06:43 -0800130int pch_silicon_revision(void);
131int pch_silicon_type(void);
132int pch_is_lp(void);
Duncan Laurie1ad55642013-03-07 14:08:04 -0800133u16 get_pmbase(void);
134u16 get_gpiobase(void);
Duncan Laurie8584b222013-02-15 13:52:28 -0800135#if !defined(__PRE_RAM__) && !defined(__SMM__)
136#include <device/device.h>
137#include <arch/acpi.h>
138#include "chip.h"
Duncan Laurie8584b222013-02-15 13:52:28 -0800139void pch_enable(device_t dev);
140void pch_iobp_update(u32 address, u32 andvalue, u32 orvalue);
141#if CONFIG_ELOG
142void pch_log_state(void);
143#endif
144void acpi_create_intel_hpet(acpi_hpet_t * hpet);
145
146/* These helpers are for performing SMM relocation. */
147void southbridge_smm_init(void);
148void southbridge_trigger_smi(void);
149void southbridge_clear_smi_status(void);
150#else
151void enable_smbus(void);
152void enable_usb_bar(void);
153int smbus_read_byte(unsigned device, unsigned address);
154int early_spi_read(u32 offset, u32 size, u8 *buffer);
Aaron Durbin239c2e82012-12-19 11:31:17 -0600155int early_pch_init(const void *gpio_map,
156 const struct rcba_config_instruction *rcba_config);
Aaron Durbin76c37002012-10-30 09:03:43 -0500157#endif
Duncan Laurie045f1532012-12-17 11:29:10 -0800158/*
159 * get GPIO pin value
160 */
161int get_gpio(int gpio_num);
162/*
163 * get a number comprised of multiple GPIO values. gpio_num_array points to
164 * the array of gpio pin numbers to scan, terminated by -1.
165 */
166unsigned get_gpios(const int *gpio_num_array);
Aaron Durbin76c37002012-10-30 09:03:43 -0500167#endif
168
169#define MAINBOARD_POWER_OFF 0
170#define MAINBOARD_POWER_ON 1
171#define MAINBOARD_POWER_KEEP 2
172
173#ifndef CONFIG_MAINBOARD_POWER_ON_AFTER_POWER_FAIL
174#define CONFIG_MAINBOARD_POWER_ON_AFTER_POWER_FAIL MAINBOARD_POWER_ON
175#endif
176
177/* PCI Configuration Space (D30:F0): PCI2PCI */
178#define PSTS 0x06
179#define SMLT 0x1b
180#define SECSTS 0x1e
181#define INTR 0x3c
182#define BCTRL 0x3e
183#define SBR (1 << 6)
184#define SEE (1 << 1)
185#define PERE (1 << 0)
186
187#define PCH_EHCI1_DEV PCI_DEV(0, 0x1d, 0)
188#define PCH_EHCI2_DEV PCI_DEV(0, 0x1a, 0)
189#define PCH_ME_DEV PCI_DEV(0, 0x16, 0)
190#define PCH_PCIE_DEV_SLOT 28
191
192/* PCI Configuration Space (D31:F0): LPC */
193#define PCH_LPC_DEV PCI_DEV(0, 0x1f, 0)
194#define SERIRQ_CNTL 0x64
195
196#define GEN_PMCON_1 0xa0
197#define GEN_PMCON_2 0xa2
198#define GEN_PMCON_3 0xa4
Aaron Durbinb9ea8b32012-11-02 09:10:30 -0500199#define PMIR 0xac
200#define PMIR_CF9LOCK (1 << 31)
201#define PMIR_CF9GR (1 << 20)
Aaron Durbin76c37002012-10-30 09:03:43 -0500202
203/* GEN_PMCON_3 bits */
204#define RTC_BATTERY_DEAD (1 << 2)
205#define RTC_POWER_FAILED (1 << 1)
206#define SLEEP_AFTER_POWER_FAIL (1 << 0)
207
208#define PMBASE 0x40
209#define ACPI_CNTL 0x44
210#define BIOS_CNTL 0xDC
211#define GPIO_BASE 0x48 /* LPC GPIO Base Address Register */
212#define GPIO_CNTL 0x4C /* LPC GPIO Control Register */
213#define GPIO_ROUT 0xb8
214
215#define PIRQA_ROUT 0x60
216#define PIRQB_ROUT 0x61
217#define PIRQC_ROUT 0x62
218#define PIRQD_ROUT 0x63
219#define PIRQE_ROUT 0x68
220#define PIRQF_ROUT 0x69
221#define PIRQG_ROUT 0x6A
222#define PIRQH_ROUT 0x6B
223
224#define LPC_IO_DEC 0x80 /* IO Decode Ranges Register */
225#define LPC_EN 0x82 /* LPC IF Enables Register */
226#define CNF2_LPC_EN (1 << 13) /* 0x4e/0x4f */
227#define CNF1_LPC_EN (1 << 12) /* 0x2e/0x2f */
228#define MC_LPC_EN (1 << 11) /* 0x62/0x66 */
229#define KBC_LPC_EN (1 << 10) /* 0x60/0x64 */
230#define GAMEH_LPC_EN (1 << 9) /* 0x208/0x20f */
231#define GAMEL_LPC_EN (1 << 8) /* 0x200/0x207 */
232#define FDD_LPC_EN (1 << 3) /* LPC_IO_DEC[12] */
233#define LPT_LPC_EN (1 << 2) /* LPC_IO_DEC[9:8] */
234#define COMB_LPC_EN (1 << 1) /* LPC_IO_DEC[6:4] */
235#define COMA_LPC_EN (1 << 0) /* LPC_IO_DEC[2:0] */
236#define LPC_GEN1_DEC 0x84 /* LPC IF Generic Decode Range 1 */
237#define LPC_GEN2_DEC 0x88 /* LPC IF Generic Decode Range 2 */
238#define LPC_GEN3_DEC 0x8c /* LPC IF Generic Decode Range 3 */
239#define LPC_GEN4_DEC 0x90 /* LPC IF Generic Decode Range 4 */
Aaron Durbin6f561af2012-12-19 14:38:01 -0600240#define LGMR 0x98 /* LPC Generic Memory Range */
Aaron Durbin76c37002012-10-30 09:03:43 -0500241
242/* PCI Configuration Space (D31:F1): IDE */
243#define PCH_IDE_DEV PCI_DEV(0, 0x1f, 1)
244#define PCH_SATA_DEV PCI_DEV(0, 0x1f, 2)
245#define PCH_SATA2_DEV PCI_DEV(0, 0x1f, 5)
246#define INTR_LN 0x3c
247#define IDE_TIM_PRI 0x40 /* IDE timings, primary */
248#define IDE_DECODE_ENABLE (1 << 15)
249#define IDE_SITRE (1 << 14)
250#define IDE_ISP_5_CLOCKS (0 << 12)
251#define IDE_ISP_4_CLOCKS (1 << 12)
252#define IDE_ISP_3_CLOCKS (2 << 12)
253#define IDE_RCT_4_CLOCKS (0 << 8)
254#define IDE_RCT_3_CLOCKS (1 << 8)
255#define IDE_RCT_2_CLOCKS (2 << 8)
256#define IDE_RCT_1_CLOCKS (3 << 8)
257#define IDE_DTE1 (1 << 7)
258#define IDE_PPE1 (1 << 6)
259#define IDE_IE1 (1 << 5)
260#define IDE_TIME1 (1 << 4)
261#define IDE_DTE0 (1 << 3)
262#define IDE_PPE0 (1 << 2)
263#define IDE_IE0 (1 << 1)
264#define IDE_TIME0 (1 << 0)
265#define IDE_TIM_SEC 0x42 /* IDE timings, secondary */
266
267#define IDE_SDMA_CNT 0x48 /* Synchronous DMA control */
268#define IDE_SSDE1 (1 << 3)
269#define IDE_SSDE0 (1 << 2)
270#define IDE_PSDE1 (1 << 1)
271#define IDE_PSDE0 (1 << 0)
272
273#define IDE_SDMA_TIM 0x4a
274
275#define IDE_CONFIG 0x54 /* IDE I/O Configuration Register */
276#define SIG_MODE_SEC_NORMAL (0 << 18)
277#define SIG_MODE_SEC_TRISTATE (1 << 18)
278#define SIG_MODE_SEC_DRIVELOW (2 << 18)
279#define SIG_MODE_PRI_NORMAL (0 << 16)
280#define SIG_MODE_PRI_TRISTATE (1 << 16)
281#define SIG_MODE_PRI_DRIVELOW (2 << 16)
282#define FAST_SCB1 (1 << 15)
283#define FAST_SCB0 (1 << 14)
284#define FAST_PCB1 (1 << 13)
285#define FAST_PCB0 (1 << 12)
286#define SCB1 (1 << 3)
287#define SCB0 (1 << 2)
288#define PCB1 (1 << 1)
289#define PCB0 (1 << 0)
290
291#define SATA_SIRI 0xa0 /* SATA Indexed Register Index */
292#define SATA_SIRD 0xa4 /* SATA Indexed Register Data */
293#define SATA_SP 0xd0 /* Scratchpad */
294
295/* SATA IOBP Registers */
296#define SATA_IOBP_SP0G3IR 0xea000151
297#define SATA_IOBP_SP1G3IR 0xea000051
298
Duncan Laurie71346c02013-01-10 13:20:40 -0800299/* Serial IO IOBP Registers */
300#define SIO_IOBP_PORTCTRL0 0xcb000000 /* SDIO D23:F0 */
301#define SIO_IOBP_PORTCTRL0_ACPI_IRQ_EN (1 << 5)
302#define SIO_IOBP_PORTCTRL0_PCI_CONF_DIS (1 << 4)
303#define SIO_IOBP_PORTCTRL1 0xcb000014 /* SDIO D23:F0 */
304#define SIO_IOBP_PORTCTRL1_SNOOP_SELECT(x) (((x) & 3) << 13)
305#define SIO_IOBP_GPIODF 0xcb000154
306#define SIO_IOBP_GPIODF_SDIO_IDLE_DET_EN (1 << 4)
307#define SIO_IOBP_GPIODF_DMA_IDLE_DET_EN (1 << 3)
308#define SIO_IOBP_GPIODF_UART_IDLE_DET_EN (1 << 2)
309#define SIO_IOBP_GPIODF_I2C_IDLE_DET_EN (1 << 1)
310#define SIO_IOBP_GPIODF_SPI_IDLE_DET_EN (1 << 0)
311#define SIO_IOBP_PORTCTRL2 0xcb000240 /* DMA D21:F0 */
312#define SIO_IOBP_PORTCTRL3 0xcb000248 /* I2C0 D21:F1 */
313#define SIO_IOBP_PORTCTRL4 0xcb000250 /* I2C1 D21:F2 */
314#define SIO_IOBP_PORTCTRL5 0xcb000258 /* SPI0 D21:F3 */
315#define SIO_IOBP_PORTCTRL6 0xcb000260 /* SPI1 D21:F4 */
316#define SIO_IOBP_PORTCTRL7 0xcb000268 /* UART0 D21:F5 */
317#define SIO_IOBP_PORTCTRL8 0xcb000270 /* UART1 D21:F6 */
318/* PORTCTRL 2-8 have the same layout */
319#define SIO_IOBP_PORTCTRL_ACPI_IRQ_EN (1 << 21)
320#define SIO_IOBP_PORTCTRL_PCI_CONF_DIS (1 << 20)
321#define SIO_IOBP_PORTCTRL_SNOOP_SELECT(x) (((x) & 3) << 18)
322#define SIO_IOBP_PORTCTRL_INT_PIN(x) (((x) & 0xf) << 2)
323#define SIO_IOBP_FUNCDIS0 0xce00aa07 /* DMA D21:F0 */
324#define SIO_IOBP_FUNCDIS1 0xce00aa47 /* I2C0 D21:F1 */
325#define SIO_IOBP_FUNCDIS2 0xce00aa87 /* I2C1 D21:F2 */
326#define SIO_IOBP_FUNCDIS3 0xce00aac7 /* SPI0 D21:F3 */
327#define SIO_IOBP_FUNCDIS4 0xce00ab07 /* SPI1 D21:F4 */
328#define SIO_IOBP_FUNCDIS5 0xce00ab47 /* UART0 D21:F5 */
329#define SIO_IOBP_FUNCDIS6 0xce00ab87 /* UART1 D21:F6 */
330#define SIO_IOBP_FUNCDIS7 0xce00ae07 /* SDIO D23:F0 */
331#define SIO_IOBP_FUNCDIS_DIS (1 << 8)
332
Aaron Durbin76c37002012-10-30 09:03:43 -0500333/* PCI Configuration Space (D31:F3): SMBus */
334#define PCH_SMBUS_DEV PCI_DEV(0, 0x1f, 3)
335#define SMB_BASE 0x20
336#define HOSTC 0x40
337#define SMB_RCV_SLVA 0x09
338
339/* HOSTC bits */
340#define I2C_EN (1 << 2)
341#define SMB_SMI_EN (1 << 1)
342#define HST_EN (1 << 0)
343
344/* SMBus I/O bits. */
345#define SMBHSTSTAT 0x0
346#define SMBHSTCTL 0x2
347#define SMBHSTCMD 0x3
348#define SMBXMITADD 0x4
349#define SMBHSTDAT0 0x5
350#define SMBHSTDAT1 0x6
351#define SMBBLKDAT 0x7
352#define SMBTRNSADD 0x9
353#define SMBSLVDATA 0xa
354#define SMLINK_PIN_CTL 0xe
355#define SMBUS_PIN_CTL 0xf
356
357#define SMBUS_TIMEOUT (10 * 1000 * 100)
358
359
360/* Southbridge IO BARs */
361
362#define GPIOBASE 0x48
363
364#define PMBASE 0x40
365
366/* Root Complex Register Block */
367#define RCBA 0xf0
368
369#define RCBA8(x) *((volatile u8 *)(DEFAULT_RCBA + x))
370#define RCBA16(x) *((volatile u16 *)(DEFAULT_RCBA + x))
371#define RCBA32(x) *((volatile u32 *)(DEFAULT_RCBA + x))
372
373#define RCBA_AND_OR(bits, x, and, or) \
374 RCBA##bits(x) = ((RCBA##bits(x) & (and)) | (or))
375#define RCBA8_AND_OR(x, and, or) RCBA_AND_OR(8, x, and, or)
376#define RCBA16_AND_OR(x, and, or) RCBA_AND_OR(16, x, and, or)
377#define RCBA32_AND_OR(x, and, or) RCBA_AND_OR(32, x, and, or)
378#define RCBA32_OR(x, or) RCBA_AND_OR(32, x, ~0UL, or)
379
380#define VCH 0x0000 /* 32bit */
381#define VCAP1 0x0004 /* 32bit */
382#define VCAP2 0x0008 /* 32bit */
383#define PVC 0x000c /* 16bit */
384#define PVS 0x000e /* 16bit */
385
386#define V0CAP 0x0010 /* 32bit */
387#define V0CTL 0x0014 /* 32bit */
388#define V0STS 0x001a /* 16bit */
389
390#define V1CAP 0x001c /* 32bit */
391#define V1CTL 0x0020 /* 32bit */
392#define V1STS 0x0026 /* 16bit */
393
394#define RCTCL 0x0100 /* 32bit */
395#define ESD 0x0104 /* 32bit */
396#define ULD 0x0110 /* 32bit */
397#define ULBA 0x0118 /* 64bit */
398
399#define RP1D 0x0120 /* 32bit */
400#define RP1BA 0x0128 /* 64bit */
401#define RP2D 0x0130 /* 32bit */
402#define RP2BA 0x0138 /* 64bit */
403#define RP3D 0x0140 /* 32bit */
404#define RP3BA 0x0148 /* 64bit */
405#define RP4D 0x0150 /* 32bit */
406#define RP4BA 0x0158 /* 64bit */
407#define HDD 0x0160 /* 32bit */
408#define HDBA 0x0168 /* 64bit */
409#define RP5D 0x0170 /* 32bit */
410#define RP5BA 0x0178 /* 64bit */
411#define RP6D 0x0180 /* 32bit */
412#define RP6BA 0x0188 /* 64bit */
413
414#define RPFN 0x0404 /* 32bit */
415
416/* Root Port configuratinon space hide */
417#define RPFN_HIDE(port) (1 << (((port) * 4) + 3))
418/* Get the function number assigned to a Root Port */
419#define RPFN_FNGET(reg,port) (((reg) >> ((port) * 4)) & 7)
420/* Set the function number for a Root Port */
421#define RPFN_FNSET(port,func) (((func) & 7) << ((port) * 4))
422/* Root Port function number mask */
423#define RPFN_FNMASK(port) (7 << ((port) * 4))
424
425#define TRSR 0x1e00 /* 8bit */
426#define TRCR 0x1e10 /* 64bit */
427#define TWDR 0x1e18 /* 64bit */
428
429#define IOTR0 0x1e80 /* 64bit */
430#define IOTR1 0x1e88 /* 64bit */
431#define IOTR2 0x1e90 /* 64bit */
432#define IOTR3 0x1e98 /* 64bit */
433
434#define TCTL 0x3000 /* 8bit */
435
436#define NOINT 0
437#define INTA 1
438#define INTB 2
439#define INTC 3
440#define INTD 4
441
442#define DIR_IDR 12 /* Interrupt D Pin Offset */
443#define DIR_ICR 8 /* Interrupt C Pin Offset */
444#define DIR_IBR 4 /* Interrupt B Pin Offset */
445#define DIR_IAR 0 /* Interrupt A Pin Offset */
446
447#define PIRQA 0
448#define PIRQB 1
449#define PIRQC 2
450#define PIRQD 3
451#define PIRQE 4
452#define PIRQF 5
453#define PIRQG 6
454#define PIRQH 7
455
456/* IO Buffer Programming */
457#define IOBPIRI 0x2330
458#define IOBPD 0x2334
459#define IOBPS 0x2338
Duncan Laurie7302d1e2013-01-10 13:19:23 -0800460#define IOBPS_READY 0x0001
461#define IOBPS_TX_MASK 0x0006
462#define IOBPS_MASK 0xff00
463#define IOBPS_READ 0x0600
464#define IOBPS_WRITE 0x0700
465#define IOBPU 0x233a
466#define IOBPU_MAGIC 0xf000
Aaron Durbin76c37002012-10-30 09:03:43 -0500467
468#define D31IP 0x3100 /* 32bit */
469#define D31IP_TTIP 24 /* Thermal Throttle Pin */
470#define D31IP_SIP2 20 /* SATA Pin 2 */
471#define D31IP_SMIP 12 /* SMBUS Pin */
472#define D31IP_SIP 8 /* SATA Pin */
473#define D30IP 0x3104 /* 32bit */
474#define D30IP_PIP 0 /* PCI Bridge Pin */
475#define D29IP 0x3108 /* 32bit */
476#define D29IP_E1P 0 /* EHCI #1 Pin */
477#define D28IP 0x310c /* 32bit */
478#define D28IP_P8IP 28 /* PCI Express Port 8 */
479#define D28IP_P7IP 24 /* PCI Express Port 7 */
480#define D28IP_P6IP 20 /* PCI Express Port 6 */
481#define D28IP_P5IP 16 /* PCI Express Port 5 */
482#define D28IP_P4IP 12 /* PCI Express Port 4 */
483#define D28IP_P3IP 8 /* PCI Express Port 3 */
484#define D28IP_P2IP 4 /* PCI Express Port 2 */
485#define D28IP_P1IP 0 /* PCI Express Port 1 */
486#define D27IP 0x3110 /* 32bit */
487#define D27IP_ZIP 0 /* HD Audio Pin */
488#define D26IP 0x3114 /* 32bit */
489#define D26IP_E2P 0 /* EHCI #2 Pin */
490#define D25IP 0x3118 /* 32bit */
491#define D25IP_LIP 0 /* GbE LAN Pin */
492#define D22IP 0x3124 /* 32bit */
493#define D22IP_KTIP 12 /* KT Pin */
494#define D22IP_IDERIP 8 /* IDE-R Pin */
495#define D22IP_MEI2IP 4 /* MEI #2 Pin */
496#define D22IP_MEI1IP 0 /* MEI #1 Pin */
Duncan Laurie26e7dd72012-12-19 09:12:31 -0800497#define D20IP 0x3128 /* 32bit */
498#define D20IP_XHCI 0 /* XHCI Pin */
Aaron Durbin76c37002012-10-30 09:03:43 -0500499#define D31IR 0x3140 /* 16bit */
500#define D30IR 0x3142 /* 16bit */
501#define D29IR 0x3144 /* 16bit */
502#define D28IR 0x3146 /* 16bit */
503#define D27IR 0x3148 /* 16bit */
504#define D26IR 0x314c /* 16bit */
505#define D25IR 0x3150 /* 16bit */
Duncan Laurie26e7dd72012-12-19 09:12:31 -0800506#define D23IR 0x3158 /* 16bit */
Aaron Durbin76c37002012-10-30 09:03:43 -0500507#define D22IR 0x315c /* 16bit */
Duncan Laurie26e7dd72012-12-19 09:12:31 -0800508#define D20IR 0x3160 /* 16bit */
509#define D21IR 0x3164 /* 16bit */
510#define D19IR 0x3168 /* 16bit */
Aaron Durbin76c37002012-10-30 09:03:43 -0500511#define OIC 0x31fe /* 16bit */
512#define SOFT_RESET_CTRL 0x38f4
513#define SOFT_RESET_DATA 0x38f8
514
Aaron Durbin239c2e82012-12-19 11:31:17 -0600515#define DIR_ROUTE(a,b,c,d) \
516 (((d) << DIR_IDR) | ((c) << DIR_ICR) | \
517 ((b) << DIR_IBR) | ((a) << DIR_IAR))
Aaron Durbin76c37002012-10-30 09:03:43 -0500518
519#define RC 0x3400 /* 32bit */
520#define HPTC 0x3404 /* 32bit */
521#define GCS 0x3410 /* 32bit */
522#define BUC 0x3414 /* 32bit */
523#define PCH_DISABLE_GBE (1 << 5)
524#define FD 0x3418 /* 32bit */
525#define DISPBDF 0x3424 /* 16bit */
526#define FD2 0x3428 /* 32bit */
527#define CG 0x341c /* 32bit */
528
529/* Function Disable 1 RCBA 0x3418 */
Duncan Laurie26e7dd72012-12-19 09:12:31 -0800530#define PCH_DISABLE_ALWAYS (1 << 0)
531#define PCH_DISABLE_ADSPD (1 << 1)
Aaron Durbin76c37002012-10-30 09:03:43 -0500532#define PCH_DISABLE_SATA1 (1 << 2)
533#define PCH_DISABLE_SMBUS (1 << 3)
534#define PCH_DISABLE_HD_AUDIO (1 << 4)
535#define PCH_DISABLE_EHCI2 (1 << 13)
536#define PCH_DISABLE_LPC (1 << 14)
537#define PCH_DISABLE_EHCI1 (1 << 15)
538#define PCH_DISABLE_PCIE(x) (1 << (16 + x))
539#define PCH_DISABLE_THERMAL (1 << 24)
540#define PCH_DISABLE_SATA2 (1 << 25)
Duncan Laurie26e7dd72012-12-19 09:12:31 -0800541#define PCH_DISABLE_XHCI (1 << 27)
Aaron Durbin76c37002012-10-30 09:03:43 -0500542
543/* Function Disable 2 RCBA 0x3428 */
544#define PCH_DISABLE_KT (1 << 4)
545#define PCH_DISABLE_IDER (1 << 3)
546#define PCH_DISABLE_MEI2 (1 << 2)
547#define PCH_DISABLE_MEI1 (1 << 1)
548#define PCH_ENABLE_DBDF (1 << 0)
549
Aaron Durbin76c37002012-10-30 09:03:43 -0500550/* ICH7 PMBASE */
551#define PM1_STS 0x00
552#define WAK_STS (1 << 15)
553#define PCIEXPWAK_STS (1 << 14)
554#define PRBTNOR_STS (1 << 11)
555#define RTC_STS (1 << 10)
556#define PWRBTN_STS (1 << 8)
557#define GBL_STS (1 << 5)
558#define BM_STS (1 << 4)
559#define TMROF_STS (1 << 0)
560#define PM1_EN 0x02
561#define PCIEXPWAK_DIS (1 << 14)
562#define RTC_EN (1 << 10)
563#define PWRBTN_EN (1 << 8)
564#define GBL_EN (1 << 5)
565#define TMROF_EN (1 << 0)
566#define PM1_CNT 0x04
567#define SLP_EN (1 << 13)
568#define SLP_TYP (7 << 10)
569#define SLP_TYP_S0 0
570#define SLP_TYP_S1 1
571#define SLP_TYP_S3 5
572#define SLP_TYP_S4 6
573#define SLP_TYP_S5 7
574#define GBL_RLS (1 << 2)
575#define BM_RLD (1 << 1)
576#define SCI_EN (1 << 0)
577#define PM1_TMR 0x08
578#define PROC_CNT 0x10
579#define LV2 0x14
580#define LV3 0x15
581#define LV4 0x16
582#define PM2_CNT 0x50 // mobile only
583#define GPE0_STS 0x20
584#define PME_B0_STS (1 << 13)
585#define PME_STS (1 << 11)
586#define BATLOW_STS (1 << 10)
587#define PCI_EXP_STS (1 << 9)
588#define RI_STS (1 << 8)
589#define SMB_WAK_STS (1 << 7)
590#define TCOSCI_STS (1 << 6)
591#define SWGPE_STS (1 << 2)
592#define HOT_PLUG_STS (1 << 1)
593#define GPE0_EN 0x28
594#define PME_B0_EN (1 << 13)
595#define PME_EN (1 << 11)
596#define TCOSCI_EN (1 << 6)
597#define SMI_EN 0x30
598#define INTEL_USB2_EN (1 << 18) // Intel-Specific USB2 SMI logic
599#define LEGACY_USB2_EN (1 << 17) // Legacy USB2 SMI logic
600#define PERIODIC_EN (1 << 14) // SMI on PERIODIC_STS in SMI_STS
601#define TCO_EN (1 << 13) // Enable TCO Logic (BIOSWE et al)
602#define MCSMI_EN (1 << 11) // Trap microcontroller range access
603#define BIOS_RLS (1 << 7) // asserts SCI on bit set
604#define SWSMI_TMR_EN (1 << 6) // start software smi timer on bit set
605#define APMC_EN (1 << 5) // Writes to APM_CNT cause SMI#
606#define SLP_SMI_EN (1 << 4) // Write to SLP_EN in PM1_CNT asserts SMI#
607#define LEGACY_USB_EN (1 << 3) // Legacy USB circuit SMI logic
608#define BIOS_EN (1 << 2) // Assert SMI# on setting GBL_RLS bit
609#define EOS (1 << 1) // End of SMI (deassert SMI#)
610#define GBL_SMI_EN (1 << 0) // SMI# generation at all?
611#define SMI_STS 0x34
612#define ALT_GP_SMI_EN 0x38
613#define ALT_GP_SMI_STS 0x3a
614#define GPE_CNTL 0x42
615#define DEVACT_STS 0x44
616#define SS_CNT 0x50
617#define C3_RES 0x54
618#define TCO1_STS 0x64
619#define DMISCI_STS (1 << 9)
620#define TCO2_STS 0x66
621
622/*
623 * SPI Opcode Menu setup for SPIBAR lockdown
624 * should support most common flash chips.
625 */
626
627#define SPIBAR_OFFSET 0x3800
628#define SPIBAR8(x) RCBA8(x + SPIBAR_OFFSET)
629#define SPIBAR16(x) RCBA16(x + SPIBAR_OFFSET)
630#define SPIBAR32(x) RCBA32(x + SPIBAR_OFFSET)
631
632/* Reigsters within the SPIBAR */
633#define SSFC 0x91
634#define FDOC 0xb0
635#define FDOD 0xb4
636
637#define SPI_OPMENU_0 0x01 /* WRSR: Write Status Register */
638#define SPI_OPTYPE_0 0x01 /* Write, no address */
639
640#define SPI_OPMENU_1 0x02 /* BYPR: Byte Program */
641#define SPI_OPTYPE_1 0x03 /* Write, address required */
642
643#define SPI_OPMENU_2 0x03 /* READ: Read Data */
644#define SPI_OPTYPE_2 0x02 /* Read, address required */
645
646#define SPI_OPMENU_3 0x05 /* RDSR: Read Status Register */
647#define SPI_OPTYPE_3 0x00 /* Read, no address */
648
649#define SPI_OPMENU_4 0x20 /* SE20: Sector Erase 0x20 */
650#define SPI_OPTYPE_4 0x03 /* Write, address required */
651
652#define SPI_OPMENU_5 0x9f /* RDID: Read ID */
653#define SPI_OPTYPE_5 0x00 /* Read, no address */
654
655#define SPI_OPMENU_6 0xd8 /* BED8: Block Erase 0xd8 */
656#define SPI_OPTYPE_6 0x03 /* Write, address required */
657
658#define SPI_OPMENU_7 0x0b /* FAST: Fast Read */
659#define SPI_OPTYPE_7 0x02 /* Read, address required */
660
661#define SPI_OPMENU_UPPER ((SPI_OPMENU_7 << 24) | (SPI_OPMENU_6 << 16) | \
662 (SPI_OPMENU_5 << 8) | SPI_OPMENU_4)
663#define SPI_OPMENU_LOWER ((SPI_OPMENU_3 << 24) | (SPI_OPMENU_2 << 16) | \
664 (SPI_OPMENU_1 << 8) | SPI_OPMENU_0)
665
666#define SPI_OPTYPE ((SPI_OPTYPE_7 << 14) | (SPI_OPTYPE_6 << 12) | \
667 (SPI_OPTYPE_5 << 10) | (SPI_OPTYPE_4 << 8) | \
668 (SPI_OPTYPE_3 << 6) | (SPI_OPTYPE_2 << 4) | \
669 (SPI_OPTYPE_1 << 2) | (SPI_OPTYPE_0))
670
671#define SPI_OPPREFIX ((0x50 << 8) | 0x06) /* EWSR and WREN */
672
673#define SPIBAR_HSFS 0x3804 /* SPI hardware sequence status */
674#define SPIBAR_HSFS_SCIP (1 << 5) /* SPI Cycle In Progress */
675#define SPIBAR_HSFS_AEL (1 << 2) /* SPI Access Error Log */
676#define SPIBAR_HSFS_FCERR (1 << 1) /* SPI Flash Cycle Error */
677#define SPIBAR_HSFS_FDONE (1 << 0) /* SPI Flash Cycle Done */
678#define SPIBAR_HSFC 0x3806 /* SPI hardware sequence control */
679#define SPIBAR_HSFC_BYTE_COUNT(c) (((c - 1) & 0x3f) << 8)
680#define SPIBAR_HSFC_CYCLE_READ (0 << 1) /* Read cycle */
681#define SPIBAR_HSFC_CYCLE_WRITE (2 << 1) /* Write cycle */
682#define SPIBAR_HSFC_CYCLE_ERASE (3 << 1) /* Erase cycle */
683#define SPIBAR_HSFC_GO (1 << 0) /* GO: start SPI transaction */
684#define SPIBAR_FADDR 0x3808 /* SPI flash address */
685#define SPIBAR_FDATA(n) (0x3810 + (4 * n)) /* SPI flash data */
686
687#endif /* __ACPI__ */
688#endif /* SOUTHBRIDGE_INTEL_LYNXPOINT_PCH_H */