blob: 1ecad627960e39b1b9129204031e77ff6ec09e95 [file] [log] [blame]
Angel Pons182dbde2020-04-02 23:49:05 +02001/* SPDX-License-Identifier: GPL-2.0-only */
Aaron Durbin76c37002012-10-30 09:03:43 -05002
3#ifndef SOUTHBRIDGE_INTEL_LYNXPOINT_PCH_H
4#define SOUTHBRIDGE_INTEL_LYNXPOINT_PCH_H
5
Furquan Shaikh76cedd22020-05-02 10:24:23 -07006#include <acpi/acpi.h>
Aaron Durbinda5f5092016-07-13 23:23:16 -05007
Aaron Durbinb0f81512016-07-25 21:31:41 -05008#define CROS_GPIO_DEVICE_NAME "LynxPoint"
9
Aaron Durbin76c37002012-10-30 09:03:43 -050010/*
11 * Lynx Point PCH PCI Devices:
12 *
13 * Bus 0:Device 31:Function 0 LPC Controller1
14 * Bus 0:Device 31:Function 2 SATA Controller #1
15 * Bus 0:Device 31:Function 3 SMBus Controller
16 * Bus 0:Device 31:Function 5 SATA Controller #22
17 * Bus 0:Device 31:Function 6 Thermal Subsystem
18 * Bus 0:Device 29:Function 03 USB EHCI Controller #1
19 * Bus 0:Device 26:Function 03 USB EHCI Controller #2
20 * Bus 0:Device 28:Function 0 PCI Express* Port 1
21 * Bus 0:Device 28:Function 1 PCI Express Port 2
22 * Bus 0:Device 28:Function 2 PCI Express Port 3
23 * Bus 0:Device 28:Function 3 PCI Express Port 4
24 * Bus 0:Device 28:Function 4 PCI Express Port 5
25 * Bus 0:Device 28:Function 5 PCI Express Port 6
26 * Bus 0:Device 28:Function 6 PCI Express Port 7
27 * Bus 0:Device 28:Function 7 PCI Express Port 8
Duncan Laurie5cc51c02013-03-07 14:06:43 -080028 * Bus 0:Device 27:Function 0 Intel High Definition Audio Controller
Aaron Durbin76c37002012-10-30 09:03:43 -050029 * Bus 0:Device 25:Function 0 Gigabit Ethernet Controller
Duncan Laurie5cc51c02013-03-07 14:06:43 -080030 * Bus 0:Device 22:Function 0 Intel Management Engine Interface #1
Aaron Durbin76c37002012-10-30 09:03:43 -050031 * Bus 0:Device 22:Function 1 Intel Management Engine Interface #2
32 * Bus 0:Device 22:Function 2 IDE-R
33 * Bus 0:Device 22:Function 3 KT
34 * Bus 0:Device 20:Function 0 xHCI Controller
35*/
36
Aaron Durbin76c37002012-10-30 09:03:43 -050037/* PCH stepping values for LPC device */
Duncan Laurie4bc107b2013-06-24 13:14:44 -070038#define LPT_H_STEP_B0 0x02
39#define LPT_H_STEP_C0 0x03
40#define LPT_H_STEP_C1 0x04
41#define LPT_H_STEP_C2 0x05
42#define LPT_LP_STEP_B0 0x02
43#define LPT_LP_STEP_B1 0x03
44#define LPT_LP_STEP_B2 0x04
Aaron Durbin76c37002012-10-30 09:03:43 -050045
46/*
47 * It does not matter where we put the SMBus I/O base, as long as we
48 * keep it consistent and don't interfere with other devices. Stage2
49 * will relocate this anyways.
Angel Ponsb21bffa2020-07-03 01:02:28 +020050 * Our solution is to have SMB initialization move the I/O to CONFIG_FIXED_SMBUS_IO_BASE
Aaron Durbin76c37002012-10-30 09:03:43 -050051 * again. But handling static BARs is a generic problem that should be
52 * solved in the device allocator.
53 */
Aaron Durbin76c37002012-10-30 09:03:43 -050054#define SMBUS_SLAVE_ADDR 0x24
Aaron Durbin76c37002012-10-30 09:03:43 -050055
Julius Wernercd49cce2019-03-05 16:53:33 -080056#if CONFIG(INTEL_LYNXPOINT_LP)
Duncan Laurie7922b462013-03-08 16:34:33 -080057#define DEFAULT_PMBASE 0x1000
58#define DEFAULT_GPIOBASE 0x1400
Duncan Laurie045f1532012-12-17 11:29:10 -080059#define DEFAULT_GPIOSIZE 0x400
60#else
Duncan Laurie7922b462013-03-08 16:34:33 -080061#define DEFAULT_PMBASE 0x500
Duncan Laurie045f1532012-12-17 11:29:10 -080062#define DEFAULT_GPIOBASE 0x480
63#define DEFAULT_GPIOSIZE 0x80
64#endif
65
Aaron Durbin76c37002012-10-30 09:03:43 -050066#define HPET_ADDR 0xfed00000
Peter Lemenkov7b428112018-10-23 11:12:46 +020067
68#include <southbridge/intel/common/rcba.h>
Aaron Durbin76c37002012-10-30 09:03:43 -050069
70#ifndef __ACPI__
Aaron Durbin76c37002012-10-30 09:03:43 -050071
Angel Ponsd9f1b042020-09-02 20:19:15 +020072static inline int pch_is_lp(void)
73{
74 return CONFIG(INTEL_LYNXPOINT_LP);
75}
76
Angel Pons31739932020-07-03 23:14:40 +020077/* PCH platform types, safe for MRC consumption */
78enum pch_platform_type {
79 PCH_TYPE_MOBILE = 0,
80 PCH_TYPE_DESKTOP = 1, /* or server */
81 PCH_TYPE_ULT = 5,
82};
83
Elyes HAOUAS38f1d132018-09-17 08:44:18 +020084void usb_ehci_sleep_prepare(pci_devfn_t dev, u8 slp_typ);
85void usb_ehci_disable(pci_devfn_t dev);
86void usb_xhci_sleep_prepare(pci_devfn_t dev, u8 slp_typ);
Duncan Laurie911cedf2013-07-30 16:05:55 -070087void usb_xhci_route_all(void);
Aaron Durbin239c2e82012-12-19 11:31:17 -060088
Angel Pons31739932020-07-03 23:14:40 +020089enum pch_platform_type get_pch_platform_type(void);
Duncan Laurie5cc51c02013-03-07 14:06:43 -080090int pch_silicon_revision(void);
Tristan Corrickd3f01b22018-12-06 22:46:58 +130091int pch_silicon_id(void);
Duncan Laurie1ad55642013-03-07 14:08:04 -080092u16 get_pmbase(void);
93u16 get_gpiobase(void);
Duncan Laurie55cdf552013-03-08 16:01:44 -080094
95/* Power Management register handling in pmutil.c */
96/* PM1_CNT */
97void enable_pm1_control(u32 mask);
98void disable_pm1_control(u32 mask);
99/* PM1 */
100u16 clear_pm1_status(void);
Aaron Durbind6d6db32013-03-27 21:13:02 -0500101void enable_pm1(u16 events);
Duncan Laurie55cdf552013-03-08 16:01:44 -0800102u32 clear_smi_status(void);
103/* SMI */
104void enable_smi(u32 mask);
105void disable_smi(u32 mask);
106/* ALT_GP_SMI */
107u32 clear_alt_smi_status(void);
108void enable_alt_smi(u32 mask);
109/* TCO */
110u32 clear_tco_status(void);
111void enable_tco_sci(void);
112/* GPE0 */
113u32 clear_gpe_status(void);
114void clear_gpe_enable(void);
115void enable_all_gpe(u32 set1, u32 set2, u32 set3, u32 set4);
116void disable_all_gpe(void);
117void enable_gpe(u32 mask);
118void disable_gpe(u32 mask);
119
Elyes HAOUAS38f1d132018-09-17 08:44:18 +0200120void pch_enable(struct device *dev);
121void pch_disable_devfn(struct device *dev);
Duncan Laurie8584b222013-02-15 13:52:28 -0800122void pch_log_state(void);
Duncan Laurie8584b222013-02-15 13:52:28 -0800123void acpi_create_intel_hpet(acpi_hpet_t * hpet);
Duncan Lauried7cb8d02013-05-15 15:03:57 -0700124void acpi_create_serialio_ssdt(acpi_header_t *ssdt);
Duncan Laurie8584b222013-02-15 13:52:28 -0800125
Kyösti Mälkki12b121c2019-08-18 16:33:39 +0300126void enable_usb_bar(void);
Angel Pons03f0e432020-07-03 13:51:15 +0200127int early_pch_init(void);
Stefan Reinauer779e1782013-10-07 16:29:54 -0700128void pch_enable_lpc(void);
Tristan Corrick655ef612018-10-31 02:26:19 +1300129void mainboard_config_superio(void);
Angel Pons6e1c4712020-07-03 13:05:10 +0200130void mainboard_config_rcba(void);
Aaron Durbin76c37002012-10-30 09:03:43 -0500131
132#define MAINBOARD_POWER_OFF 0
133#define MAINBOARD_POWER_ON 1
134#define MAINBOARD_POWER_KEEP 2
135
Aaron Durbin76c37002012-10-30 09:03:43 -0500136/* PCI Configuration Space (D30:F0): PCI2PCI */
137#define PSTS 0x06
138#define SMLT 0x1b
139#define SECSTS 0x1e
140#define INTR 0x3c
Aaron Durbin76c37002012-10-30 09:03:43 -0500141
Duncan Laurie98c40622013-05-21 16:37:40 -0700142/* Power Management Control and Status */
143#define PCH_PCS 0x84
144#define PCH_PCS_PS_D3HOT 3
145
Angel Pons30392ae2020-07-12 01:06:23 +0200146/* SerialIO */
147#define PCH_DEVFN_SDMA PCI_DEVFN(0x15, 0)
148#define PCH_DEVFN_I2C0 PCI_DEVFN(0x15, 1)
149#define PCH_DEVFN_I2C1 PCI_DEVFN(0x15, 2)
150#define PCH_DEVFN_SPI0 PCI_DEVFN(0x15, 3)
151#define PCH_DEVFN_SPI1 PCI_DEVFN(0x15, 4)
152#define PCH_DEVFN_UART0 PCI_DEVFN(0x15, 5)
153#define PCH_DEVFN_UART1 PCI_DEVFN(0x15, 6)
154
155#define PCH_DEVFN_SDIO PCI_DEVFN(0x17, 0)
156
Aaron Durbin76c37002012-10-30 09:03:43 -0500157#define PCH_EHCI1_DEV PCI_DEV(0, 0x1d, 0)
158#define PCH_EHCI2_DEV PCI_DEV(0, 0x1a, 0)
Duncan Laurie2d9d39a2013-05-29 15:27:55 -0700159#define PCH_XHCI_DEV PCI_DEV(0, 0x14, 0)
Aaron Durbin76c37002012-10-30 09:03:43 -0500160#define PCH_ME_DEV PCI_DEV(0, 0x16, 0)
161#define PCH_PCIE_DEV_SLOT 28
162
163/* PCI Configuration Space (D31:F0): LPC */
164#define PCH_LPC_DEV PCI_DEV(0, 0x1f, 0)
165#define SERIRQ_CNTL 0x64
166
167#define GEN_PMCON_1 0xa0
168#define GEN_PMCON_2 0xa2
169#define GEN_PMCON_3 0xa4
Aaron Durbinb9ea8b32012-11-02 09:10:30 -0500170#define PMIR 0xac
Ryan Salsamendi3f2fe182017-07-04 13:14:16 -0700171#define PMIR_CF9LOCK (1UL << 31)
Aaron Durbinb9ea8b32012-11-02 09:10:30 -0500172#define PMIR_CF9GR (1 << 20)
Aaron Durbin76c37002012-10-30 09:03:43 -0500173
174/* GEN_PMCON_3 bits */
175#define RTC_BATTERY_DEAD (1 << 2)
176#define RTC_POWER_FAILED (1 << 1)
177#define SLEEP_AFTER_POWER_FAIL (1 << 0)
178
179#define PMBASE 0x40
180#define ACPI_CNTL 0x44
Paul Menzel373a20c2013-05-03 12:17:02 +0200181#define ACPI_EN (1 << 7)
Aaron Durbin76c37002012-10-30 09:03:43 -0500182#define BIOS_CNTL 0xDC
183#define GPIO_BASE 0x48 /* LPC GPIO Base Address Register */
184#define GPIO_CNTL 0x4C /* LPC GPIO Control Register */
185#define GPIO_ROUT 0xb8
186
187#define PIRQA_ROUT 0x60
188#define PIRQB_ROUT 0x61
189#define PIRQC_ROUT 0x62
190#define PIRQD_ROUT 0x63
191#define PIRQE_ROUT 0x68
192#define PIRQF_ROUT 0x69
193#define PIRQG_ROUT 0x6A
194#define PIRQH_ROUT 0x6B
195
196#define LPC_IO_DEC 0x80 /* IO Decode Ranges Register */
197#define LPC_EN 0x82 /* LPC IF Enables Register */
198#define CNF2_LPC_EN (1 << 13) /* 0x4e/0x4f */
199#define CNF1_LPC_EN (1 << 12) /* 0x2e/0x2f */
200#define MC_LPC_EN (1 << 11) /* 0x62/0x66 */
201#define KBC_LPC_EN (1 << 10) /* 0x60/0x64 */
202#define GAMEH_LPC_EN (1 << 9) /* 0x208/0x20f */
203#define GAMEL_LPC_EN (1 << 8) /* 0x200/0x207 */
204#define FDD_LPC_EN (1 << 3) /* LPC_IO_DEC[12] */
205#define LPT_LPC_EN (1 << 2) /* LPC_IO_DEC[9:8] */
206#define COMB_LPC_EN (1 << 1) /* LPC_IO_DEC[6:4] */
207#define COMA_LPC_EN (1 << 0) /* LPC_IO_DEC[2:0] */
Matt DeVilliera51e3792018-03-04 01:44:15 -0600208#define LPC_IBDF 0x6C /* I/O APIC bus/dev/fn */
209#define LPC_HnBDF(n) (0x70 + n * 2) /* HPET n bus/dev/fn */
Aaron Durbin76c37002012-10-30 09:03:43 -0500210#define LPC_GEN1_DEC 0x84 /* LPC IF Generic Decode Range 1 */
211#define LPC_GEN2_DEC 0x88 /* LPC IF Generic Decode Range 2 */
212#define LPC_GEN3_DEC 0x8c /* LPC IF Generic Decode Range 3 */
213#define LPC_GEN4_DEC 0x90 /* LPC IF Generic Decode Range 4 */
Aaron Durbin6f561af2012-12-19 14:38:01 -0600214#define LGMR 0x98 /* LPC Generic Memory Range */
Aaron Durbin76c37002012-10-30 09:03:43 -0500215
Angel Pons0b3512b2020-08-10 13:02:20 +0200216/* PCI Configuration Space (D31:F2): SATA */
Aaron Durbin76c37002012-10-30 09:03:43 -0500217#define PCH_SATA_DEV PCI_DEV(0, 0x1f, 2)
218#define PCH_SATA2_DEV PCI_DEV(0, 0x1f, 5)
219#define INTR_LN 0x3c
220#define IDE_TIM_PRI 0x40 /* IDE timings, primary */
221#define IDE_DECODE_ENABLE (1 << 15)
222#define IDE_SITRE (1 << 14)
223#define IDE_ISP_5_CLOCKS (0 << 12)
224#define IDE_ISP_4_CLOCKS (1 << 12)
225#define IDE_ISP_3_CLOCKS (2 << 12)
226#define IDE_RCT_4_CLOCKS (0 << 8)
227#define IDE_RCT_3_CLOCKS (1 << 8)
228#define IDE_RCT_2_CLOCKS (2 << 8)
229#define IDE_RCT_1_CLOCKS (3 << 8)
230#define IDE_DTE1 (1 << 7)
231#define IDE_PPE1 (1 << 6)
232#define IDE_IE1 (1 << 5)
233#define IDE_TIME1 (1 << 4)
234#define IDE_DTE0 (1 << 3)
235#define IDE_PPE0 (1 << 2)
236#define IDE_IE0 (1 << 1)
237#define IDE_TIME0 (1 << 0)
238#define IDE_TIM_SEC 0x42 /* IDE timings, secondary */
239
240#define IDE_SDMA_CNT 0x48 /* Synchronous DMA control */
241#define IDE_SSDE1 (1 << 3)
242#define IDE_SSDE0 (1 << 2)
243#define IDE_PSDE1 (1 << 1)
244#define IDE_PSDE0 (1 << 0)
245
246#define IDE_SDMA_TIM 0x4a
247
248#define IDE_CONFIG 0x54 /* IDE I/O Configuration Register */
249#define SIG_MODE_SEC_NORMAL (0 << 18)
250#define SIG_MODE_SEC_TRISTATE (1 << 18)
251#define SIG_MODE_SEC_DRIVELOW (2 << 18)
252#define SIG_MODE_PRI_NORMAL (0 << 16)
253#define SIG_MODE_PRI_TRISTATE (1 << 16)
254#define SIG_MODE_PRI_DRIVELOW (2 << 16)
255#define FAST_SCB1 (1 << 15)
256#define FAST_SCB0 (1 << 14)
257#define FAST_PCB1 (1 << 13)
258#define FAST_PCB0 (1 << 12)
259#define SCB1 (1 << 3)
260#define SCB0 (1 << 2)
261#define PCB1 (1 << 1)
262#define PCB0 (1 << 0)
263
264#define SATA_SIRI 0xa0 /* SATA Indexed Register Index */
265#define SATA_SIRD 0xa4 /* SATA Indexed Register Data */
266#define SATA_SP 0xd0 /* Scratchpad */
267
268/* SATA IOBP Registers */
269#define SATA_IOBP_SP0G3IR 0xea000151
270#define SATA_IOBP_SP1G3IR 0xea000051
Shawn Nematbakhsh28752272013-08-13 10:45:21 -0700271#define SATA_IOBP_SP0DTLE_DATA 0xea002550
272#define SATA_IOBP_SP0DTLE_EDGE 0xea002554
273#define SATA_IOBP_SP1DTLE_DATA 0xea002750
274#define SATA_IOBP_SP1DTLE_EDGE 0xea002754
275
276#define SATA_DTLE_MASK 0xF
277#define SATA_DTLE_DATA_SHIFT 24
278#define SATA_DTLE_EDGE_SHIFT 16
Aaron Durbin76c37002012-10-30 09:03:43 -0500279
Duncan Laurie1f529082013-07-30 15:53:45 -0700280/* EHCI PCI Registers */
281#define EHCI_PWR_CTL_STS 0x54
282#define PWR_CTL_SET_MASK 0x3
283#define PWR_CTL_SET_D0 0x0
284#define PWR_CTL_SET_D3 0x3
285#define PWR_CTL_ENABLE_PME (1 << 8)
Duncan Laurie0bf1dea2013-08-13 13:32:28 -0700286#define PWR_CTL_STATUS_PME (1 << 15)
Duncan Laurie1f529082013-07-30 15:53:45 -0700287
288/* EHCI Memory Registers */
289#define EHCI_USB_CMD 0x20
290#define EHCI_USB_CMD_RUN (1 << 0)
291#define EHCI_USB_CMD_PSE (1 << 4)
292#define EHCI_USB_CMD_ASE (1 << 5)
293#define EHCI_PORTSC(port) (0x64 + (port * 4))
294#define EHCI_PORTSC_ENABLED (1 << 2)
295#define EHCI_PORTSC_SUSPEND (1 << 7)
296
297/* XHCI PCI Registers */
298#define XHCI_PWR_CTL_STS 0x74
299#define XHCI_USB2PR 0xd0
300#define XHCI_USB2PRM 0xd4
301#define XHCI_USB2PR_HCSEL 0x7fff
302#define XHCI_USB3PR 0xd8
303#define XHCI_USB3PR_SSEN 0x3f
304#define XHCI_USB3PRM 0xdc
305#define XHCI_USB3FUS 0xe0
306#define XHCI_USB3FUS_SS_MASK 3
307#define XHCI_USB3FUS_SS_SHIFT 3
308#define XHCI_USB3PDO 0xe8
309
310/* XHCI Memory Registers */
311#define XHCI_USB3_PORTSC(port) ((pch_is_lp() ? 0x510 : 0x570) + (port * 0x10))
312#define XHCI_USB3_PORTSC_CHST (0x7f << 17)
313#define XHCI_USB3_PORTSC_WCE (1 << 25) /* Wake on Connect */
314#define XHCI_USB3_PORTSC_WDE (1 << 26) /* Wake on Disconnect */
315#define XHCI_USB3_PORTSC_WOE (1 << 27) /* Wake on Overcurrent */
316#define XHCI_USB3_PORTSC_WRC (1 << 19) /* Warm Reset Complete */
Elyes HAOUASb0f19882018-06-09 11:59:00 +0200317#define XHCI_USB3_PORTSC_LWS (1 << 16) /* Link Write Strobe */
318#define XHCI_USB3_PORTSC_PED (1 << 1) /* Port Enabled/Disabled */
Ryan Salsamendi3f2fe182017-07-04 13:14:16 -0700319#define XHCI_USB3_PORTSC_WPR (1UL << 31) /* Warm Port Reset */
Duncan Laurie1f529082013-07-30 15:53:45 -0700320#define XHCI_USB3_PORTSC_PLS (0xf << 5) /* Port Link State */
321#define XHCI_PLSR_DISABLED (4 << 5) /* Port is disabled */
322#define XHCI_PLSR_RXDETECT (5 << 5) /* Port is disconnected */
323#define XHCI_PLSR_POLLING (7 << 5) /* Port is polling */
324#define XHCI_PLSW_ENABLE (5 << 5) /* Transition from disabled */
Duncan Laurie2d9d39a2013-05-29 15:27:55 -0700325
Duncan Laurie71346c02013-01-10 13:20:40 -0800326/* Serial IO IOBP Registers */
327#define SIO_IOBP_PORTCTRL0 0xcb000000 /* SDIO D23:F0 */
328#define SIO_IOBP_PORTCTRL0_ACPI_IRQ_EN (1 << 5)
329#define SIO_IOBP_PORTCTRL0_PCI_CONF_DIS (1 << 4)
330#define SIO_IOBP_PORTCTRL1 0xcb000014 /* SDIO D23:F0 */
331#define SIO_IOBP_PORTCTRL1_SNOOP_SELECT(x) (((x) & 3) << 13)
332#define SIO_IOBP_GPIODF 0xcb000154
333#define SIO_IOBP_GPIODF_SDIO_IDLE_DET_EN (1 << 4)
334#define SIO_IOBP_GPIODF_DMA_IDLE_DET_EN (1 << 3)
335#define SIO_IOBP_GPIODF_UART_IDLE_DET_EN (1 << 2)
336#define SIO_IOBP_GPIODF_I2C_IDLE_DET_EN (1 << 1)
337#define SIO_IOBP_GPIODF_SPI_IDLE_DET_EN (1 << 0)
338#define SIO_IOBP_PORTCTRL2 0xcb000240 /* DMA D21:F0 */
339#define SIO_IOBP_PORTCTRL3 0xcb000248 /* I2C0 D21:F1 */
340#define SIO_IOBP_PORTCTRL4 0xcb000250 /* I2C1 D21:F2 */
341#define SIO_IOBP_PORTCTRL5 0xcb000258 /* SPI0 D21:F3 */
342#define SIO_IOBP_PORTCTRL6 0xcb000260 /* SPI1 D21:F4 */
343#define SIO_IOBP_PORTCTRL7 0xcb000268 /* UART0 D21:F5 */
344#define SIO_IOBP_PORTCTRL8 0xcb000270 /* UART1 D21:F6 */
Duncan Laurieb39ba2e2013-03-22 11:21:14 -0700345#define SIO_IOBP_PORTCTRLX(x) (0xcb000240 + ((x) * 8))
Duncan Laurie71346c02013-01-10 13:20:40 -0800346/* PORTCTRL 2-8 have the same layout */
347#define SIO_IOBP_PORTCTRL_ACPI_IRQ_EN (1 << 21)
348#define SIO_IOBP_PORTCTRL_PCI_CONF_DIS (1 << 20)
349#define SIO_IOBP_PORTCTRL_SNOOP_SELECT(x) (((x) & 3) << 18)
350#define SIO_IOBP_PORTCTRL_INT_PIN(x) (((x) & 0xf) << 2)
Duncan Laurieb39ba2e2013-03-22 11:21:14 -0700351#define SIO_IOBP_PORTCTRL_PM_CAP_PRSNT (1 << 1)
Duncan Laurie71346c02013-01-10 13:20:40 -0800352#define SIO_IOBP_FUNCDIS0 0xce00aa07 /* DMA D21:F0 */
353#define SIO_IOBP_FUNCDIS1 0xce00aa47 /* I2C0 D21:F1 */
354#define SIO_IOBP_FUNCDIS2 0xce00aa87 /* I2C1 D21:F2 */
355#define SIO_IOBP_FUNCDIS3 0xce00aac7 /* SPI0 D21:F3 */
356#define SIO_IOBP_FUNCDIS4 0xce00ab07 /* SPI1 D21:F4 */
357#define SIO_IOBP_FUNCDIS5 0xce00ab47 /* UART0 D21:F5 */
358#define SIO_IOBP_FUNCDIS6 0xce00ab87 /* UART1 D21:F6 */
359#define SIO_IOBP_FUNCDIS7 0xce00ae07 /* SDIO D23:F0 */
360#define SIO_IOBP_FUNCDIS_DIS (1 << 8)
361
Duncan Laurieb39ba2e2013-03-22 11:21:14 -0700362/* Serial IO Devices */
363#define SIO_ID_SDMA 0 /* D21:F0 */
364#define SIO_ID_I2C0 1 /* D21:F1 */
365#define SIO_ID_I2C1 2 /* D21:F2 */
366#define SIO_ID_SPI0 3 /* D21:F3 */
367#define SIO_ID_SPI1 4 /* D21:F4 */
368#define SIO_ID_UART0 5 /* D21:F5 */
369#define SIO_ID_UART1 6 /* D21:F6 */
370#define SIO_ID_SDIO 7 /* D23:F0 */
371
Duncan Laurie98c40622013-05-21 16:37:40 -0700372#define SIO_REG_PPR_CLOCK 0x800
373#define SIO_REG_PPR_CLOCK_EN (1 << 0)
Duncan Laurieb39ba2e2013-03-22 11:21:14 -0700374#define SIO_REG_PPR_RST 0x804
375#define SIO_REG_PPR_RST_ASSERT 0x3
376#define SIO_REG_PPR_GEN 0x808
377#define SIO_REG_PPR_GEN_LTR_MODE_MASK (1 << 2)
378#define SIO_REG_PPR_GEN_VOLTAGE_MASK (1 << 3)
379#define SIO_REG_PPR_GEN_VOLTAGE(x) ((x & 1) << 3)
380#define SIO_REG_AUTO_LTR 0x814
381
382#define SIO_REG_SDIO_PPR_GEN 0x1008
383#define SIO_REG_SDIO_PPR_SW_LTR 0x1010
384#define SIO_REG_SDIO_PPR_CMD12 0x3c
385#define SIO_REG_SDIO_PPR_CMD12_B30 (1 << 30)
386
387#define SIO_PIN_INTA 1 /* IRQ5 in ACPI mode */
388#define SIO_PIN_INTB 2 /* IRQ6 in ACPI mode */
389#define SIO_PIN_INTC 3 /* IRQ7 in ACPI mode */
390#define SIO_PIN_INTD 4 /* IRQ13 in ACPI mode */
391
Aaron Durbin76c37002012-10-30 09:03:43 -0500392/* PCI Configuration Space (D31:F3): SMBus */
393#define PCH_SMBUS_DEV PCI_DEV(0, 0x1f, 3)
394#define SMB_BASE 0x20
395#define HOSTC 0x40
Aaron Durbin76c37002012-10-30 09:03:43 -0500396
397/* HOSTC bits */
398#define I2C_EN (1 << 2)
399#define SMB_SMI_EN (1 << 1)
400#define HST_EN (1 << 0)
401
Aaron Durbin76c37002012-10-30 09:03:43 -0500402/* Southbridge IO BARs */
403
404#define GPIOBASE 0x48
405
406#define PMBASE 0x40
407
Aaron Durbinc0254e62013-06-20 01:20:30 -0500408#define RPC 0x0400 /* 32bit */
Aaron Durbin76c37002012-10-30 09:03:43 -0500409#define RPFN 0x0404 /* 32bit */
410
411/* Root Port configuratinon space hide */
Ryan Salsamendi0d9b3602017-06-30 17:15:57 -0700412#define RPFN_HIDE(port) (1UL << (((port) * 4) + 3))
Aaron Durbin76c37002012-10-30 09:03:43 -0500413/* Get the function number assigned to a Root Port */
414#define RPFN_FNGET(reg,port) (((reg) >> ((port) * 4)) & 7)
415/* Set the function number for a Root Port */
416#define RPFN_FNSET(port,func) (((func) & 7) << ((port) * 4))
417/* Root Port function number mask */
418#define RPFN_FNMASK(port) (7 << ((port) * 4))
419
420#define TRSR 0x1e00 /* 8bit */
421#define TRCR 0x1e10 /* 64bit */
422#define TWDR 0x1e18 /* 64bit */
423
424#define IOTR0 0x1e80 /* 64bit */
425#define IOTR1 0x1e88 /* 64bit */
426#define IOTR2 0x1e90 /* 64bit */
427#define IOTR3 0x1e98 /* 64bit */
428
429#define TCTL 0x3000 /* 8bit */
430
431#define NOINT 0
432#define INTA 1
433#define INTB 2
434#define INTC 3
435#define INTD 4
436
437#define DIR_IDR 12 /* Interrupt D Pin Offset */
438#define DIR_ICR 8 /* Interrupt C Pin Offset */
439#define DIR_IBR 4 /* Interrupt B Pin Offset */
440#define DIR_IAR 0 /* Interrupt A Pin Offset */
441
442#define PIRQA 0
443#define PIRQB 1
444#define PIRQC 2
445#define PIRQD 3
446#define PIRQE 4
447#define PIRQF 5
448#define PIRQG 6
449#define PIRQH 7
450
451/* IO Buffer Programming */
452#define IOBPIRI 0x2330
453#define IOBPD 0x2334
454#define IOBPS 0x2338
Duncan Laurie7302d1e2013-01-10 13:19:23 -0800455#define IOBPS_READY 0x0001
456#define IOBPS_TX_MASK 0x0006
457#define IOBPS_MASK 0xff00
458#define IOBPS_READ 0x0600
459#define IOBPS_WRITE 0x0700
460#define IOBPU 0x233a
461#define IOBPU_MAGIC 0xf000
Aaron Durbin76c37002012-10-30 09:03:43 -0500462
463#define D31IP 0x3100 /* 32bit */
464#define D31IP_TTIP 24 /* Thermal Throttle Pin */
465#define D31IP_SIP2 20 /* SATA Pin 2 */
466#define D31IP_SMIP 12 /* SMBUS Pin */
467#define D31IP_SIP 8 /* SATA Pin */
468#define D30IP 0x3104 /* 32bit */
469#define D30IP_PIP 0 /* PCI Bridge Pin */
470#define D29IP 0x3108 /* 32bit */
471#define D29IP_E1P 0 /* EHCI #1 Pin */
472#define D28IP 0x310c /* 32bit */
473#define D28IP_P8IP 28 /* PCI Express Port 8 */
474#define D28IP_P7IP 24 /* PCI Express Port 7 */
475#define D28IP_P6IP 20 /* PCI Express Port 6 */
476#define D28IP_P5IP 16 /* PCI Express Port 5 */
477#define D28IP_P4IP 12 /* PCI Express Port 4 */
478#define D28IP_P3IP 8 /* PCI Express Port 3 */
479#define D28IP_P2IP 4 /* PCI Express Port 2 */
480#define D28IP_P1IP 0 /* PCI Express Port 1 */
481#define D27IP 0x3110 /* 32bit */
482#define D27IP_ZIP 0 /* HD Audio Pin */
483#define D26IP 0x3114 /* 32bit */
484#define D26IP_E2P 0 /* EHCI #2 Pin */
485#define D25IP 0x3118 /* 32bit */
486#define D25IP_LIP 0 /* GbE LAN Pin */
487#define D22IP 0x3124 /* 32bit */
488#define D22IP_KTIP 12 /* KT Pin */
489#define D22IP_IDERIP 8 /* IDE-R Pin */
490#define D22IP_MEI2IP 4 /* MEI #2 Pin */
491#define D22IP_MEI1IP 0 /* MEI #1 Pin */
Duncan Laurie26e7dd72012-12-19 09:12:31 -0800492#define D20IP 0x3128 /* 32bit */
493#define D20IP_XHCI 0 /* XHCI Pin */
Aaron Durbin76c37002012-10-30 09:03:43 -0500494#define D31IR 0x3140 /* 16bit */
495#define D30IR 0x3142 /* 16bit */
496#define D29IR 0x3144 /* 16bit */
497#define D28IR 0x3146 /* 16bit */
498#define D27IR 0x3148 /* 16bit */
499#define D26IR 0x314c /* 16bit */
500#define D25IR 0x3150 /* 16bit */
Duncan Laurie26e7dd72012-12-19 09:12:31 -0800501#define D23IR 0x3158 /* 16bit */
Aaron Durbin76c37002012-10-30 09:03:43 -0500502#define D22IR 0x315c /* 16bit */
Duncan Laurie26e7dd72012-12-19 09:12:31 -0800503#define D20IR 0x3160 /* 16bit */
504#define D21IR 0x3164 /* 16bit */
505#define D19IR 0x3168 /* 16bit */
Duncan Laurieb39ba2e2013-03-22 11:21:14 -0700506#define ACPIIRQEN 0x31e0 /* 32bit */
Aaron Durbin76c37002012-10-30 09:03:43 -0500507#define OIC 0x31fe /* 16bit */
Duncan Lauriee1e87e02013-04-26 10:35:19 -0700508#define PMSYNC_CONFIG 0x33c4 /* 32bit */
509#define PMSYNC_CONFIG2 0x33cc /* 32bit */
Aaron Durbin76c37002012-10-30 09:03:43 -0500510#define SOFT_RESET_CTRL 0x38f4
511#define SOFT_RESET_DATA 0x38f8
512
Aaron Durbin239c2e82012-12-19 11:31:17 -0600513#define DIR_ROUTE(a,b,c,d) \
514 (((d) << DIR_IDR) | ((c) << DIR_ICR) | \
515 ((b) << DIR_IBR) | ((a) << DIR_IAR))
Aaron Durbin76c37002012-10-30 09:03:43 -0500516
517#define RC 0x3400 /* 32bit */
518#define HPTC 0x3404 /* 32bit */
519#define GCS 0x3410 /* 32bit */
520#define BUC 0x3414 /* 32bit */
521#define PCH_DISABLE_GBE (1 << 5)
522#define FD 0x3418 /* 32bit */
523#define DISPBDF 0x3424 /* 16bit */
524#define FD2 0x3428 /* 32bit */
525#define CG 0x341c /* 32bit */
526
527/* Function Disable 1 RCBA 0x3418 */
Duncan Laurie26e7dd72012-12-19 09:12:31 -0800528#define PCH_DISABLE_ALWAYS (1 << 0)
529#define PCH_DISABLE_ADSPD (1 << 1)
Aaron Durbin76c37002012-10-30 09:03:43 -0500530#define PCH_DISABLE_SATA1 (1 << 2)
531#define PCH_DISABLE_SMBUS (1 << 3)
532#define PCH_DISABLE_HD_AUDIO (1 << 4)
533#define PCH_DISABLE_EHCI2 (1 << 13)
534#define PCH_DISABLE_LPC (1 << 14)
535#define PCH_DISABLE_EHCI1 (1 << 15)
536#define PCH_DISABLE_PCIE(x) (1 << (16 + x))
537#define PCH_DISABLE_THERMAL (1 << 24)
538#define PCH_DISABLE_SATA2 (1 << 25)
Duncan Laurie26e7dd72012-12-19 09:12:31 -0800539#define PCH_DISABLE_XHCI (1 << 27)
Aaron Durbin76c37002012-10-30 09:03:43 -0500540
541/* Function Disable 2 RCBA 0x3428 */
542#define PCH_DISABLE_KT (1 << 4)
543#define PCH_DISABLE_IDER (1 << 3)
544#define PCH_DISABLE_MEI2 (1 << 2)
545#define PCH_DISABLE_MEI1 (1 << 1)
546#define PCH_ENABLE_DBDF (1 << 0)
547
Matt DeVilliera51e3792018-03-04 01:44:15 -0600548#define PCH_IOAPIC_PCI_BUS 250
549#define PCH_IOAPIC_PCI_SLOT 31
550#define PCH_HPET_PCI_BUS 250
551#define PCH_HPET_PCI_SLOT 15
552
Aaron Durbin76c37002012-10-30 09:03:43 -0500553/* ICH7 PMBASE */
554#define PM1_STS 0x00
555#define WAK_STS (1 << 15)
556#define PCIEXPWAK_STS (1 << 14)
557#define PRBTNOR_STS (1 << 11)
558#define RTC_STS (1 << 10)
559#define PWRBTN_STS (1 << 8)
560#define GBL_STS (1 << 5)
561#define BM_STS (1 << 4)
562#define TMROF_STS (1 << 0)
563#define PM1_EN 0x02
564#define PCIEXPWAK_DIS (1 << 14)
565#define RTC_EN (1 << 10)
566#define PWRBTN_EN (1 << 8)
567#define GBL_EN (1 << 5)
568#define TMROF_EN (1 << 0)
569#define PM1_CNT 0x04
Aaron Durbin76c37002012-10-30 09:03:43 -0500570#define GBL_RLS (1 << 2)
571#define BM_RLD (1 << 1)
572#define SCI_EN (1 << 0)
573#define PM1_TMR 0x08
574#define PROC_CNT 0x10
575#define LV2 0x14
576#define LV3 0x15
577#define LV4 0x16
578#define PM2_CNT 0x50 // mobile only
579#define GPE0_STS 0x20
580#define PME_B0_STS (1 << 13)
581#define PME_STS (1 << 11)
582#define BATLOW_STS (1 << 10)
583#define PCI_EXP_STS (1 << 9)
584#define RI_STS (1 << 8)
585#define SMB_WAK_STS (1 << 7)
586#define TCOSCI_STS (1 << 6)
587#define SWGPE_STS (1 << 2)
588#define HOT_PLUG_STS (1 << 1)
Duncan Laurie55cdf552013-03-08 16:01:44 -0800589#define GPE0_STS_2 0x24
Aaron Durbin76c37002012-10-30 09:03:43 -0500590#define GPE0_EN 0x28
591#define PME_B0_EN (1 << 13)
592#define PME_EN (1 << 11)
593#define TCOSCI_EN (1 << 6)
Duncan Laurie55cdf552013-03-08 16:01:44 -0800594#define GPE0_EN_2 0x2c
Aaron Durbin76c37002012-10-30 09:03:43 -0500595#define SMI_EN 0x30
596#define INTEL_USB2_EN (1 << 18) // Intel-Specific USB2 SMI logic
597#define LEGACY_USB2_EN (1 << 17) // Legacy USB2 SMI logic
598#define PERIODIC_EN (1 << 14) // SMI on PERIODIC_STS in SMI_STS
599#define TCO_EN (1 << 13) // Enable TCO Logic (BIOSWE et al)
600#define MCSMI_EN (1 << 11) // Trap microcontroller range access
601#define BIOS_RLS (1 << 7) // asserts SCI on bit set
602#define SWSMI_TMR_EN (1 << 6) // start software smi timer on bit set
603#define APMC_EN (1 << 5) // Writes to APM_CNT cause SMI#
604#define SLP_SMI_EN (1 << 4) // Write to SLP_EN in PM1_CNT asserts SMI#
605#define LEGACY_USB_EN (1 << 3) // Legacy USB circuit SMI logic
606#define BIOS_EN (1 << 2) // Assert SMI# on setting GBL_RLS bit
607#define EOS (1 << 1) // End of SMI (deassert SMI#)
608#define GBL_SMI_EN (1 << 0) // SMI# generation at all?
609#define SMI_STS 0x34
610#define ALT_GP_SMI_EN 0x38
611#define ALT_GP_SMI_STS 0x3a
612#define GPE_CNTL 0x42
613#define DEVACT_STS 0x44
614#define SS_CNT 0x50
615#define C3_RES 0x54
616#define TCO1_STS 0x64
617#define DMISCI_STS (1 << 9)
618#define TCO2_STS 0x66
Duncan Laurie55cdf552013-03-08 16:01:44 -0800619#define ALT_GP_SMI_EN2 0x5c
620#define ALT_GP_SMI_STS2 0x5e
621
622/* Lynxpoint LP */
623#define LP_GPE0_STS_1 0x80 /* GPIO 0-31 */
624#define LP_GPE0_STS_2 0x84 /* GPIO 32-63 */
625#define LP_GPE0_STS_3 0x88 /* GPIO 64-94 */
626#define LP_GPE0_STS_4 0x8c /* Standard GPE */
627#define LP_GPE0_EN_1 0x90
628#define LP_GPE0_EN_2 0x94
629#define LP_GPE0_EN_3 0x98
630#define LP_GPE0_EN_4 0x9c
Aaron Durbin76c37002012-10-30 09:03:43 -0500631
632/*
633 * SPI Opcode Menu setup for SPIBAR lockdown
634 * should support most common flash chips.
635 */
636
637#define SPIBAR_OFFSET 0x3800
638#define SPIBAR8(x) RCBA8(x + SPIBAR_OFFSET)
639#define SPIBAR16(x) RCBA16(x + SPIBAR_OFFSET)
640#define SPIBAR32(x) RCBA32(x + SPIBAR_OFFSET)
641
642/* Reigsters within the SPIBAR */
643#define SSFC 0x91
644#define FDOC 0xb0
645#define FDOD 0xb4
646
Aaron Durbin76c37002012-10-30 09:03:43 -0500647#define SPIBAR_HSFS 0x3804 /* SPI hardware sequence status */
648#define SPIBAR_HSFS_SCIP (1 << 5) /* SPI Cycle In Progress */
649#define SPIBAR_HSFS_AEL (1 << 2) /* SPI Access Error Log */
650#define SPIBAR_HSFS_FCERR (1 << 1) /* SPI Flash Cycle Error */
651#define SPIBAR_HSFS_FDONE (1 << 0) /* SPI Flash Cycle Done */
652#define SPIBAR_HSFC 0x3806 /* SPI hardware sequence control */
653#define SPIBAR_HSFC_BYTE_COUNT(c) (((c - 1) & 0x3f) << 8)
654#define SPIBAR_HSFC_CYCLE_READ (0 << 1) /* Read cycle */
655#define SPIBAR_HSFC_CYCLE_WRITE (2 << 1) /* Write cycle */
656#define SPIBAR_HSFC_CYCLE_ERASE (3 << 1) /* Erase cycle */
657#define SPIBAR_HSFC_GO (1 << 0) /* GO: start SPI transaction */
658#define SPIBAR_FADDR 0x3808 /* SPI flash address */
659#define SPIBAR_FDATA(n) (0x3810 + (4 * n)) /* SPI flash data */
660
661#endif /* __ACPI__ */
Shawn Nematbakhshccb12fb2013-07-03 17:55:38 -0700662#endif /* SOUTHBRIDGE_INTEL_LYNXPOINT_PCH_H */