blob: 0f20a83d402fd64f648bef7f9b33e8e7d586d39f [file] [log] [blame]
Aaron Durbin76c37002012-10-30 09:03:43 -05001/*
2 * This file is part of the coreboot project.
3 *
4 * Copyright (C) 2008-2009 coresystems GmbH
5 * Copyright (C) 2012 The Chromium OS Authors. All rights reserved.
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; version 2 of the License.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
15 *
16 * You should have received a copy of the GNU General Public License
17 * along with this program; if not, write to the Free Software
18 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
19 */
20
21#ifndef SOUTHBRIDGE_INTEL_LYNXPOINT_PCH_H
22#define SOUTHBRIDGE_INTEL_LYNXPOINT_PCH_H
23
24
25/*
26 * Lynx Point PCH PCI Devices:
27 *
28 * Bus 0:Device 31:Function 0 LPC Controller1
29 * Bus 0:Device 31:Function 2 SATA Controller #1
30 * Bus 0:Device 31:Function 3 SMBus Controller
31 * Bus 0:Device 31:Function 5 SATA Controller #22
32 * Bus 0:Device 31:Function 6 Thermal Subsystem
33 * Bus 0:Device 29:Function 03 USB EHCI Controller #1
34 * Bus 0:Device 26:Function 03 USB EHCI Controller #2
35 * Bus 0:Device 28:Function 0 PCI Express* Port 1
36 * Bus 0:Device 28:Function 1 PCI Express Port 2
37 * Bus 0:Device 28:Function 2 PCI Express Port 3
38 * Bus 0:Device 28:Function 3 PCI Express Port 4
39 * Bus 0:Device 28:Function 4 PCI Express Port 5
40 * Bus 0:Device 28:Function 5 PCI Express Port 6
41 * Bus 0:Device 28:Function 6 PCI Express Port 7
42 * Bus 0:Device 28:Function 7 PCI Express Port 8
Duncan Laurie5cc51c02013-03-07 14:06:43 -080043 * Bus 0:Device 27:Function 0 Intel High Definition Audio Controller
Aaron Durbin76c37002012-10-30 09:03:43 -050044 * Bus 0:Device 25:Function 0 Gigabit Ethernet Controller
Duncan Laurie5cc51c02013-03-07 14:06:43 -080045 * Bus 0:Device 22:Function 0 Intel Management Engine Interface #1
Aaron Durbin76c37002012-10-30 09:03:43 -050046 * Bus 0:Device 22:Function 1 Intel Management Engine Interface #2
47 * Bus 0:Device 22:Function 2 IDE-R
48 * Bus 0:Device 22:Function 3 KT
49 * Bus 0:Device 20:Function 0 xHCI Controller
50*/
51
52/* PCH types */
Duncan Laurie5cc51c02013-03-07 14:06:43 -080053#define PCH_TYPE_LPT 0x8c
54#define PCH_TYPE_LPT_LP 0x9c
Aaron Durbin76c37002012-10-30 09:03:43 -050055
56/* PCH stepping values for LPC device */
57
58/*
59 * It does not matter where we put the SMBus I/O base, as long as we
60 * keep it consistent and don't interfere with other devices. Stage2
61 * will relocate this anyways.
62 * Our solution is to have SMB initialization move the I/O to SMBUS_IO_BASE
63 * again. But handling static BARs is a generic problem that should be
64 * solved in the device allocator.
65 */
66#define SMBUS_IO_BASE 0x0400
67#define SMBUS_SLAVE_ADDR 0x24
Aaron Durbin76c37002012-10-30 09:03:43 -050068#define DEFAULT_PMBASE 0x0500
69
Duncan Laurie045f1532012-12-17 11:29:10 -080070#if CONFIG_INTEL_LYNXPOINT_LP
71#define DEFAULT_GPIOBASE 0x1000
72#define DEFAULT_GPIOSIZE 0x400
73#else
74#define DEFAULT_GPIOBASE 0x480
75#define DEFAULT_GPIOSIZE 0x80
76#endif
77
Aaron Durbin76c37002012-10-30 09:03:43 -050078#define HPET_ADDR 0xfed00000
79#define DEFAULT_RCBA 0xfed1c000
80
81#ifndef __ACPI__
82#define DEBUG_PERIODIC_SMIS 0
83
84#if defined (__SMM__) && !defined(__ASSEMBLER__)
85void intel_pch_finalize_smm(void);
86#endif
87
Aaron Durbin239c2e82012-12-19 11:31:17 -060088
89/* State Machine configuration. */
90#define RCBA_REG_SIZE_MASK 0x8000
91#define RCBA_REG_SIZE_16 0x8000
92#define RCBA_REG_SIZE_32 0x0000
93#define RCBA_COMMAND_MASK 0x000f
94#define RCBA_COMMAND_SET 0x0001
95#define RCBA_COMMAND_READ 0x0002
96#define RCBA_COMMAND_RMW 0x0003
97#define RCBA_COMMAND_END 0x0007
98
99#define RCBA_ENCODE_COMMAND(command_, reg_, mask_, or_value_) \
100 { .command = command_, \
101 .reg = reg_, \
102 .mask = mask_, \
103 .or_value = or_value_ \
104 }
105#define RCBA_SET_REG_32(reg_, value_) \
106 RCBA_ENCODE_COMMAND(RCBA_REG_SIZE_32|RCBA_COMMAND_SET, reg_, 0, value_)
107#define RCBA_READ_REG_32(reg_) \
108 RCBA_ENCODE_COMMAND(RCBA_REG_SIZE_32|RCBA_COMMAND_READ, reg_, 0, 0)
109#define RCBA_RMW_REG_32(reg_, mask_, or_) \
110 RCBA_ENCODE_COMMAND(RCBA_REG_SIZE_32|RCBA_COMMAND_RMW, reg_, mask_, or_)
111#define RCBA_SET_REG_16(reg_, value_) \
112 RCBA_ENCODE_COMMAND(RCBA_REG_SIZE_16|RCBA_COMMAND_SET, reg_, 0, value_)
113#define RCBA_READ_REG_16(reg_) \
114 RCBA_ENCODE_COMMAND(RCBA_REG_SIZE_16|RCBA_COMMAND_READ, reg_, 0, 0)
115#define RCBA_RMW_REG_16(reg_, mask_, or_) \
116 RCBA_ENCODE_COMMAND(RCBA_REG_SIZE_16|RCBA_COMMAND_RMW, reg_, mask_, or_)
117#define RCBA_END_CONFIG \
118 RCBA_ENCODE_COMMAND(RCBA_COMMAND_END, 0, 0, 0)
119
120struct rcba_config_instruction
121{
122 u16 command;
123 u16 reg;
124 u32 mask;
125 u32 or_value;
126};
127
Duncan Laurie8584b222013-02-15 13:52:28 -0800128#if !defined(__ASSEMBLER__) && !defined(__ROMCC__)
129void pch_config_rcba(const struct rcba_config_instruction *rcba_config);
Duncan Laurie5cc51c02013-03-07 14:06:43 -0800130int pch_silicon_revision(void);
131int pch_silicon_type(void);
132int pch_is_lp(void);
Duncan Laurie1ad55642013-03-07 14:08:04 -0800133u16 get_pmbase(void);
134u16 get_gpiobase(void);
Duncan Laurie55cdf552013-03-08 16:01:44 -0800135
136/* Power Management register handling in pmutil.c */
137/* PM1_CNT */
138void enable_pm1_control(u32 mask);
139void disable_pm1_control(u32 mask);
140/* PM1 */
141u16 clear_pm1_status(void);
142void enable_pm1(u32 mask);
143u32 clear_smi_status(void);
144/* SMI */
145void enable_smi(u32 mask);
146void disable_smi(u32 mask);
147/* ALT_GP_SMI */
148u32 clear_alt_smi_status(void);
149void enable_alt_smi(u32 mask);
150/* TCO */
151u32 clear_tco_status(void);
152void enable_tco_sci(void);
153/* GPE0 */
154u32 clear_gpe_status(void);
155void clear_gpe_enable(void);
156void enable_all_gpe(u32 set1, u32 set2, u32 set3, u32 set4);
157void disable_all_gpe(void);
158void enable_gpe(u32 mask);
159void disable_gpe(u32 mask);
160
Duncan Laurie8584b222013-02-15 13:52:28 -0800161#if !defined(__PRE_RAM__) && !defined(__SMM__)
162#include <device/device.h>
163#include <arch/acpi.h>
164#include "chip.h"
Duncan Laurie8584b222013-02-15 13:52:28 -0800165void pch_enable(device_t dev);
166void pch_iobp_update(u32 address, u32 andvalue, u32 orvalue);
167#if CONFIG_ELOG
168void pch_log_state(void);
169#endif
170void acpi_create_intel_hpet(acpi_hpet_t * hpet);
171
172/* These helpers are for performing SMM relocation. */
173void southbridge_smm_init(void);
174void southbridge_trigger_smi(void);
175void southbridge_clear_smi_status(void);
176#else
177void enable_smbus(void);
178void enable_usb_bar(void);
179int smbus_read_byte(unsigned device, unsigned address);
180int early_spi_read(u32 offset, u32 size, u8 *buffer);
Aaron Durbin239c2e82012-12-19 11:31:17 -0600181int early_pch_init(const void *gpio_map,
182 const struct rcba_config_instruction *rcba_config);
Aaron Durbin76c37002012-10-30 09:03:43 -0500183#endif
Duncan Laurie045f1532012-12-17 11:29:10 -0800184/*
185 * get GPIO pin value
186 */
187int get_gpio(int gpio_num);
188/*
189 * get a number comprised of multiple GPIO values. gpio_num_array points to
190 * the array of gpio pin numbers to scan, terminated by -1.
191 */
192unsigned get_gpios(const int *gpio_num_array);
Aaron Durbin76c37002012-10-30 09:03:43 -0500193#endif
194
195#define MAINBOARD_POWER_OFF 0
196#define MAINBOARD_POWER_ON 1
197#define MAINBOARD_POWER_KEEP 2
198
199#ifndef CONFIG_MAINBOARD_POWER_ON_AFTER_POWER_FAIL
200#define CONFIG_MAINBOARD_POWER_ON_AFTER_POWER_FAIL MAINBOARD_POWER_ON
201#endif
202
203/* PCI Configuration Space (D30:F0): PCI2PCI */
204#define PSTS 0x06
205#define SMLT 0x1b
206#define SECSTS 0x1e
207#define INTR 0x3c
208#define BCTRL 0x3e
209#define SBR (1 << 6)
210#define SEE (1 << 1)
211#define PERE (1 << 0)
212
213#define PCH_EHCI1_DEV PCI_DEV(0, 0x1d, 0)
214#define PCH_EHCI2_DEV PCI_DEV(0, 0x1a, 0)
215#define PCH_ME_DEV PCI_DEV(0, 0x16, 0)
216#define PCH_PCIE_DEV_SLOT 28
217
218/* PCI Configuration Space (D31:F0): LPC */
219#define PCH_LPC_DEV PCI_DEV(0, 0x1f, 0)
220#define SERIRQ_CNTL 0x64
221
222#define GEN_PMCON_1 0xa0
223#define GEN_PMCON_2 0xa2
224#define GEN_PMCON_3 0xa4
Aaron Durbinb9ea8b32012-11-02 09:10:30 -0500225#define PMIR 0xac
226#define PMIR_CF9LOCK (1 << 31)
227#define PMIR_CF9GR (1 << 20)
Aaron Durbin76c37002012-10-30 09:03:43 -0500228
229/* GEN_PMCON_3 bits */
230#define RTC_BATTERY_DEAD (1 << 2)
231#define RTC_POWER_FAILED (1 << 1)
232#define SLEEP_AFTER_POWER_FAIL (1 << 0)
233
234#define PMBASE 0x40
235#define ACPI_CNTL 0x44
236#define BIOS_CNTL 0xDC
237#define GPIO_BASE 0x48 /* LPC GPIO Base Address Register */
238#define GPIO_CNTL 0x4C /* LPC GPIO Control Register */
239#define GPIO_ROUT 0xb8
240
241#define PIRQA_ROUT 0x60
242#define PIRQB_ROUT 0x61
243#define PIRQC_ROUT 0x62
244#define PIRQD_ROUT 0x63
245#define PIRQE_ROUT 0x68
246#define PIRQF_ROUT 0x69
247#define PIRQG_ROUT 0x6A
248#define PIRQH_ROUT 0x6B
249
250#define LPC_IO_DEC 0x80 /* IO Decode Ranges Register */
251#define LPC_EN 0x82 /* LPC IF Enables Register */
252#define CNF2_LPC_EN (1 << 13) /* 0x4e/0x4f */
253#define CNF1_LPC_EN (1 << 12) /* 0x2e/0x2f */
254#define MC_LPC_EN (1 << 11) /* 0x62/0x66 */
255#define KBC_LPC_EN (1 << 10) /* 0x60/0x64 */
256#define GAMEH_LPC_EN (1 << 9) /* 0x208/0x20f */
257#define GAMEL_LPC_EN (1 << 8) /* 0x200/0x207 */
258#define FDD_LPC_EN (1 << 3) /* LPC_IO_DEC[12] */
259#define LPT_LPC_EN (1 << 2) /* LPC_IO_DEC[9:8] */
260#define COMB_LPC_EN (1 << 1) /* LPC_IO_DEC[6:4] */
261#define COMA_LPC_EN (1 << 0) /* LPC_IO_DEC[2:0] */
262#define LPC_GEN1_DEC 0x84 /* LPC IF Generic Decode Range 1 */
263#define LPC_GEN2_DEC 0x88 /* LPC IF Generic Decode Range 2 */
264#define LPC_GEN3_DEC 0x8c /* LPC IF Generic Decode Range 3 */
265#define LPC_GEN4_DEC 0x90 /* LPC IF Generic Decode Range 4 */
Aaron Durbin6f561af2012-12-19 14:38:01 -0600266#define LGMR 0x98 /* LPC Generic Memory Range */
Aaron Durbin76c37002012-10-30 09:03:43 -0500267
268/* PCI Configuration Space (D31:F1): IDE */
269#define PCH_IDE_DEV PCI_DEV(0, 0x1f, 1)
270#define PCH_SATA_DEV PCI_DEV(0, 0x1f, 2)
271#define PCH_SATA2_DEV PCI_DEV(0, 0x1f, 5)
272#define INTR_LN 0x3c
273#define IDE_TIM_PRI 0x40 /* IDE timings, primary */
274#define IDE_DECODE_ENABLE (1 << 15)
275#define IDE_SITRE (1 << 14)
276#define IDE_ISP_5_CLOCKS (0 << 12)
277#define IDE_ISP_4_CLOCKS (1 << 12)
278#define IDE_ISP_3_CLOCKS (2 << 12)
279#define IDE_RCT_4_CLOCKS (0 << 8)
280#define IDE_RCT_3_CLOCKS (1 << 8)
281#define IDE_RCT_2_CLOCKS (2 << 8)
282#define IDE_RCT_1_CLOCKS (3 << 8)
283#define IDE_DTE1 (1 << 7)
284#define IDE_PPE1 (1 << 6)
285#define IDE_IE1 (1 << 5)
286#define IDE_TIME1 (1 << 4)
287#define IDE_DTE0 (1 << 3)
288#define IDE_PPE0 (1 << 2)
289#define IDE_IE0 (1 << 1)
290#define IDE_TIME0 (1 << 0)
291#define IDE_TIM_SEC 0x42 /* IDE timings, secondary */
292
293#define IDE_SDMA_CNT 0x48 /* Synchronous DMA control */
294#define IDE_SSDE1 (1 << 3)
295#define IDE_SSDE0 (1 << 2)
296#define IDE_PSDE1 (1 << 1)
297#define IDE_PSDE0 (1 << 0)
298
299#define IDE_SDMA_TIM 0x4a
300
301#define IDE_CONFIG 0x54 /* IDE I/O Configuration Register */
302#define SIG_MODE_SEC_NORMAL (0 << 18)
303#define SIG_MODE_SEC_TRISTATE (1 << 18)
304#define SIG_MODE_SEC_DRIVELOW (2 << 18)
305#define SIG_MODE_PRI_NORMAL (0 << 16)
306#define SIG_MODE_PRI_TRISTATE (1 << 16)
307#define SIG_MODE_PRI_DRIVELOW (2 << 16)
308#define FAST_SCB1 (1 << 15)
309#define FAST_SCB0 (1 << 14)
310#define FAST_PCB1 (1 << 13)
311#define FAST_PCB0 (1 << 12)
312#define SCB1 (1 << 3)
313#define SCB0 (1 << 2)
314#define PCB1 (1 << 1)
315#define PCB0 (1 << 0)
316
317#define SATA_SIRI 0xa0 /* SATA Indexed Register Index */
318#define SATA_SIRD 0xa4 /* SATA Indexed Register Data */
319#define SATA_SP 0xd0 /* Scratchpad */
320
321/* SATA IOBP Registers */
322#define SATA_IOBP_SP0G3IR 0xea000151
323#define SATA_IOBP_SP1G3IR 0xea000051
324
Duncan Laurie71346c02013-01-10 13:20:40 -0800325/* Serial IO IOBP Registers */
326#define SIO_IOBP_PORTCTRL0 0xcb000000 /* SDIO D23:F0 */
327#define SIO_IOBP_PORTCTRL0_ACPI_IRQ_EN (1 << 5)
328#define SIO_IOBP_PORTCTRL0_PCI_CONF_DIS (1 << 4)
329#define SIO_IOBP_PORTCTRL1 0xcb000014 /* SDIO D23:F0 */
330#define SIO_IOBP_PORTCTRL1_SNOOP_SELECT(x) (((x) & 3) << 13)
331#define SIO_IOBP_GPIODF 0xcb000154
332#define SIO_IOBP_GPIODF_SDIO_IDLE_DET_EN (1 << 4)
333#define SIO_IOBP_GPIODF_DMA_IDLE_DET_EN (1 << 3)
334#define SIO_IOBP_GPIODF_UART_IDLE_DET_EN (1 << 2)
335#define SIO_IOBP_GPIODF_I2C_IDLE_DET_EN (1 << 1)
336#define SIO_IOBP_GPIODF_SPI_IDLE_DET_EN (1 << 0)
337#define SIO_IOBP_PORTCTRL2 0xcb000240 /* DMA D21:F0 */
338#define SIO_IOBP_PORTCTRL3 0xcb000248 /* I2C0 D21:F1 */
339#define SIO_IOBP_PORTCTRL4 0xcb000250 /* I2C1 D21:F2 */
340#define SIO_IOBP_PORTCTRL5 0xcb000258 /* SPI0 D21:F3 */
341#define SIO_IOBP_PORTCTRL6 0xcb000260 /* SPI1 D21:F4 */
342#define SIO_IOBP_PORTCTRL7 0xcb000268 /* UART0 D21:F5 */
343#define SIO_IOBP_PORTCTRL8 0xcb000270 /* UART1 D21:F6 */
344/* PORTCTRL 2-8 have the same layout */
345#define SIO_IOBP_PORTCTRL_ACPI_IRQ_EN (1 << 21)
346#define SIO_IOBP_PORTCTRL_PCI_CONF_DIS (1 << 20)
347#define SIO_IOBP_PORTCTRL_SNOOP_SELECT(x) (((x) & 3) << 18)
348#define SIO_IOBP_PORTCTRL_INT_PIN(x) (((x) & 0xf) << 2)
349#define SIO_IOBP_FUNCDIS0 0xce00aa07 /* DMA D21:F0 */
350#define SIO_IOBP_FUNCDIS1 0xce00aa47 /* I2C0 D21:F1 */
351#define SIO_IOBP_FUNCDIS2 0xce00aa87 /* I2C1 D21:F2 */
352#define SIO_IOBP_FUNCDIS3 0xce00aac7 /* SPI0 D21:F3 */
353#define SIO_IOBP_FUNCDIS4 0xce00ab07 /* SPI1 D21:F4 */
354#define SIO_IOBP_FUNCDIS5 0xce00ab47 /* UART0 D21:F5 */
355#define SIO_IOBP_FUNCDIS6 0xce00ab87 /* UART1 D21:F6 */
356#define SIO_IOBP_FUNCDIS7 0xce00ae07 /* SDIO D23:F0 */
357#define SIO_IOBP_FUNCDIS_DIS (1 << 8)
358
Aaron Durbin76c37002012-10-30 09:03:43 -0500359/* PCI Configuration Space (D31:F3): SMBus */
360#define PCH_SMBUS_DEV PCI_DEV(0, 0x1f, 3)
361#define SMB_BASE 0x20
362#define HOSTC 0x40
363#define SMB_RCV_SLVA 0x09
364
365/* HOSTC bits */
366#define I2C_EN (1 << 2)
367#define SMB_SMI_EN (1 << 1)
368#define HST_EN (1 << 0)
369
370/* SMBus I/O bits. */
371#define SMBHSTSTAT 0x0
372#define SMBHSTCTL 0x2
373#define SMBHSTCMD 0x3
374#define SMBXMITADD 0x4
375#define SMBHSTDAT0 0x5
376#define SMBHSTDAT1 0x6
377#define SMBBLKDAT 0x7
378#define SMBTRNSADD 0x9
379#define SMBSLVDATA 0xa
380#define SMLINK_PIN_CTL 0xe
381#define SMBUS_PIN_CTL 0xf
382
383#define SMBUS_TIMEOUT (10 * 1000 * 100)
384
385
386/* Southbridge IO BARs */
387
388#define GPIOBASE 0x48
389
390#define PMBASE 0x40
391
392/* Root Complex Register Block */
393#define RCBA 0xf0
394
395#define RCBA8(x) *((volatile u8 *)(DEFAULT_RCBA + x))
396#define RCBA16(x) *((volatile u16 *)(DEFAULT_RCBA + x))
397#define RCBA32(x) *((volatile u32 *)(DEFAULT_RCBA + x))
398
399#define RCBA_AND_OR(bits, x, and, or) \
400 RCBA##bits(x) = ((RCBA##bits(x) & (and)) | (or))
401#define RCBA8_AND_OR(x, and, or) RCBA_AND_OR(8, x, and, or)
402#define RCBA16_AND_OR(x, and, or) RCBA_AND_OR(16, x, and, or)
403#define RCBA32_AND_OR(x, and, or) RCBA_AND_OR(32, x, and, or)
404#define RCBA32_OR(x, or) RCBA_AND_OR(32, x, ~0UL, or)
405
406#define VCH 0x0000 /* 32bit */
407#define VCAP1 0x0004 /* 32bit */
408#define VCAP2 0x0008 /* 32bit */
409#define PVC 0x000c /* 16bit */
410#define PVS 0x000e /* 16bit */
411
412#define V0CAP 0x0010 /* 32bit */
413#define V0CTL 0x0014 /* 32bit */
414#define V0STS 0x001a /* 16bit */
415
416#define V1CAP 0x001c /* 32bit */
417#define V1CTL 0x0020 /* 32bit */
418#define V1STS 0x0026 /* 16bit */
419
420#define RCTCL 0x0100 /* 32bit */
421#define ESD 0x0104 /* 32bit */
422#define ULD 0x0110 /* 32bit */
423#define ULBA 0x0118 /* 64bit */
424
425#define RP1D 0x0120 /* 32bit */
426#define RP1BA 0x0128 /* 64bit */
427#define RP2D 0x0130 /* 32bit */
428#define RP2BA 0x0138 /* 64bit */
429#define RP3D 0x0140 /* 32bit */
430#define RP3BA 0x0148 /* 64bit */
431#define RP4D 0x0150 /* 32bit */
432#define RP4BA 0x0158 /* 64bit */
433#define HDD 0x0160 /* 32bit */
434#define HDBA 0x0168 /* 64bit */
435#define RP5D 0x0170 /* 32bit */
436#define RP5BA 0x0178 /* 64bit */
437#define RP6D 0x0180 /* 32bit */
438#define RP6BA 0x0188 /* 64bit */
439
440#define RPFN 0x0404 /* 32bit */
441
442/* Root Port configuratinon space hide */
443#define RPFN_HIDE(port) (1 << (((port) * 4) + 3))
444/* Get the function number assigned to a Root Port */
445#define RPFN_FNGET(reg,port) (((reg) >> ((port) * 4)) & 7)
446/* Set the function number for a Root Port */
447#define RPFN_FNSET(port,func) (((func) & 7) << ((port) * 4))
448/* Root Port function number mask */
449#define RPFN_FNMASK(port) (7 << ((port) * 4))
450
451#define TRSR 0x1e00 /* 8bit */
452#define TRCR 0x1e10 /* 64bit */
453#define TWDR 0x1e18 /* 64bit */
454
455#define IOTR0 0x1e80 /* 64bit */
456#define IOTR1 0x1e88 /* 64bit */
457#define IOTR2 0x1e90 /* 64bit */
458#define IOTR3 0x1e98 /* 64bit */
459
460#define TCTL 0x3000 /* 8bit */
461
462#define NOINT 0
463#define INTA 1
464#define INTB 2
465#define INTC 3
466#define INTD 4
467
468#define DIR_IDR 12 /* Interrupt D Pin Offset */
469#define DIR_ICR 8 /* Interrupt C Pin Offset */
470#define DIR_IBR 4 /* Interrupt B Pin Offset */
471#define DIR_IAR 0 /* Interrupt A Pin Offset */
472
473#define PIRQA 0
474#define PIRQB 1
475#define PIRQC 2
476#define PIRQD 3
477#define PIRQE 4
478#define PIRQF 5
479#define PIRQG 6
480#define PIRQH 7
481
482/* IO Buffer Programming */
483#define IOBPIRI 0x2330
484#define IOBPD 0x2334
485#define IOBPS 0x2338
Duncan Laurie7302d1e2013-01-10 13:19:23 -0800486#define IOBPS_READY 0x0001
487#define IOBPS_TX_MASK 0x0006
488#define IOBPS_MASK 0xff00
489#define IOBPS_READ 0x0600
490#define IOBPS_WRITE 0x0700
491#define IOBPU 0x233a
492#define IOBPU_MAGIC 0xf000
Aaron Durbin76c37002012-10-30 09:03:43 -0500493
494#define D31IP 0x3100 /* 32bit */
495#define D31IP_TTIP 24 /* Thermal Throttle Pin */
496#define D31IP_SIP2 20 /* SATA Pin 2 */
497#define D31IP_SMIP 12 /* SMBUS Pin */
498#define D31IP_SIP 8 /* SATA Pin */
499#define D30IP 0x3104 /* 32bit */
500#define D30IP_PIP 0 /* PCI Bridge Pin */
501#define D29IP 0x3108 /* 32bit */
502#define D29IP_E1P 0 /* EHCI #1 Pin */
503#define D28IP 0x310c /* 32bit */
504#define D28IP_P8IP 28 /* PCI Express Port 8 */
505#define D28IP_P7IP 24 /* PCI Express Port 7 */
506#define D28IP_P6IP 20 /* PCI Express Port 6 */
507#define D28IP_P5IP 16 /* PCI Express Port 5 */
508#define D28IP_P4IP 12 /* PCI Express Port 4 */
509#define D28IP_P3IP 8 /* PCI Express Port 3 */
510#define D28IP_P2IP 4 /* PCI Express Port 2 */
511#define D28IP_P1IP 0 /* PCI Express Port 1 */
512#define D27IP 0x3110 /* 32bit */
513#define D27IP_ZIP 0 /* HD Audio Pin */
514#define D26IP 0x3114 /* 32bit */
515#define D26IP_E2P 0 /* EHCI #2 Pin */
516#define D25IP 0x3118 /* 32bit */
517#define D25IP_LIP 0 /* GbE LAN Pin */
518#define D22IP 0x3124 /* 32bit */
519#define D22IP_KTIP 12 /* KT Pin */
520#define D22IP_IDERIP 8 /* IDE-R Pin */
521#define D22IP_MEI2IP 4 /* MEI #2 Pin */
522#define D22IP_MEI1IP 0 /* MEI #1 Pin */
Duncan Laurie26e7dd72012-12-19 09:12:31 -0800523#define D20IP 0x3128 /* 32bit */
524#define D20IP_XHCI 0 /* XHCI Pin */
Aaron Durbin76c37002012-10-30 09:03:43 -0500525#define D31IR 0x3140 /* 16bit */
526#define D30IR 0x3142 /* 16bit */
527#define D29IR 0x3144 /* 16bit */
528#define D28IR 0x3146 /* 16bit */
529#define D27IR 0x3148 /* 16bit */
530#define D26IR 0x314c /* 16bit */
531#define D25IR 0x3150 /* 16bit */
Duncan Laurie26e7dd72012-12-19 09:12:31 -0800532#define D23IR 0x3158 /* 16bit */
Aaron Durbin76c37002012-10-30 09:03:43 -0500533#define D22IR 0x315c /* 16bit */
Duncan Laurie26e7dd72012-12-19 09:12:31 -0800534#define D20IR 0x3160 /* 16bit */
535#define D21IR 0x3164 /* 16bit */
536#define D19IR 0x3168 /* 16bit */
Aaron Durbin76c37002012-10-30 09:03:43 -0500537#define OIC 0x31fe /* 16bit */
538#define SOFT_RESET_CTRL 0x38f4
539#define SOFT_RESET_DATA 0x38f8
540
Aaron Durbin239c2e82012-12-19 11:31:17 -0600541#define DIR_ROUTE(a,b,c,d) \
542 (((d) << DIR_IDR) | ((c) << DIR_ICR) | \
543 ((b) << DIR_IBR) | ((a) << DIR_IAR))
Aaron Durbin76c37002012-10-30 09:03:43 -0500544
545#define RC 0x3400 /* 32bit */
546#define HPTC 0x3404 /* 32bit */
547#define GCS 0x3410 /* 32bit */
548#define BUC 0x3414 /* 32bit */
549#define PCH_DISABLE_GBE (1 << 5)
550#define FD 0x3418 /* 32bit */
551#define DISPBDF 0x3424 /* 16bit */
552#define FD2 0x3428 /* 32bit */
553#define CG 0x341c /* 32bit */
554
555/* Function Disable 1 RCBA 0x3418 */
Duncan Laurie26e7dd72012-12-19 09:12:31 -0800556#define PCH_DISABLE_ALWAYS (1 << 0)
557#define PCH_DISABLE_ADSPD (1 << 1)
Aaron Durbin76c37002012-10-30 09:03:43 -0500558#define PCH_DISABLE_SATA1 (1 << 2)
559#define PCH_DISABLE_SMBUS (1 << 3)
560#define PCH_DISABLE_HD_AUDIO (1 << 4)
561#define PCH_DISABLE_EHCI2 (1 << 13)
562#define PCH_DISABLE_LPC (1 << 14)
563#define PCH_DISABLE_EHCI1 (1 << 15)
564#define PCH_DISABLE_PCIE(x) (1 << (16 + x))
565#define PCH_DISABLE_THERMAL (1 << 24)
566#define PCH_DISABLE_SATA2 (1 << 25)
Duncan Laurie26e7dd72012-12-19 09:12:31 -0800567#define PCH_DISABLE_XHCI (1 << 27)
Aaron Durbin76c37002012-10-30 09:03:43 -0500568
569/* Function Disable 2 RCBA 0x3428 */
570#define PCH_DISABLE_KT (1 << 4)
571#define PCH_DISABLE_IDER (1 << 3)
572#define PCH_DISABLE_MEI2 (1 << 2)
573#define PCH_DISABLE_MEI1 (1 << 1)
574#define PCH_ENABLE_DBDF (1 << 0)
575
Aaron Durbin76c37002012-10-30 09:03:43 -0500576/* ICH7 PMBASE */
577#define PM1_STS 0x00
578#define WAK_STS (1 << 15)
579#define PCIEXPWAK_STS (1 << 14)
580#define PRBTNOR_STS (1 << 11)
581#define RTC_STS (1 << 10)
582#define PWRBTN_STS (1 << 8)
583#define GBL_STS (1 << 5)
584#define BM_STS (1 << 4)
585#define TMROF_STS (1 << 0)
586#define PM1_EN 0x02
587#define PCIEXPWAK_DIS (1 << 14)
588#define RTC_EN (1 << 10)
589#define PWRBTN_EN (1 << 8)
590#define GBL_EN (1 << 5)
591#define TMROF_EN (1 << 0)
592#define PM1_CNT 0x04
593#define SLP_EN (1 << 13)
594#define SLP_TYP (7 << 10)
595#define SLP_TYP_S0 0
596#define SLP_TYP_S1 1
597#define SLP_TYP_S3 5
598#define SLP_TYP_S4 6
599#define SLP_TYP_S5 7
600#define GBL_RLS (1 << 2)
601#define BM_RLD (1 << 1)
602#define SCI_EN (1 << 0)
603#define PM1_TMR 0x08
604#define PROC_CNT 0x10
605#define LV2 0x14
606#define LV3 0x15
607#define LV4 0x16
608#define PM2_CNT 0x50 // mobile only
609#define GPE0_STS 0x20
610#define PME_B0_STS (1 << 13)
611#define PME_STS (1 << 11)
612#define BATLOW_STS (1 << 10)
613#define PCI_EXP_STS (1 << 9)
614#define RI_STS (1 << 8)
615#define SMB_WAK_STS (1 << 7)
616#define TCOSCI_STS (1 << 6)
617#define SWGPE_STS (1 << 2)
618#define HOT_PLUG_STS (1 << 1)
Duncan Laurie55cdf552013-03-08 16:01:44 -0800619#define GPE0_STS_2 0x24
Aaron Durbin76c37002012-10-30 09:03:43 -0500620#define GPE0_EN 0x28
621#define PME_B0_EN (1 << 13)
622#define PME_EN (1 << 11)
623#define TCOSCI_EN (1 << 6)
Duncan Laurie55cdf552013-03-08 16:01:44 -0800624#define GPE0_EN_2 0x2c
Aaron Durbin76c37002012-10-30 09:03:43 -0500625#define SMI_EN 0x30
626#define INTEL_USB2_EN (1 << 18) // Intel-Specific USB2 SMI logic
627#define LEGACY_USB2_EN (1 << 17) // Legacy USB2 SMI logic
628#define PERIODIC_EN (1 << 14) // SMI on PERIODIC_STS in SMI_STS
629#define TCO_EN (1 << 13) // Enable TCO Logic (BIOSWE et al)
630#define MCSMI_EN (1 << 11) // Trap microcontroller range access
631#define BIOS_RLS (1 << 7) // asserts SCI on bit set
632#define SWSMI_TMR_EN (1 << 6) // start software smi timer on bit set
633#define APMC_EN (1 << 5) // Writes to APM_CNT cause SMI#
634#define SLP_SMI_EN (1 << 4) // Write to SLP_EN in PM1_CNT asserts SMI#
635#define LEGACY_USB_EN (1 << 3) // Legacy USB circuit SMI logic
636#define BIOS_EN (1 << 2) // Assert SMI# on setting GBL_RLS bit
637#define EOS (1 << 1) // End of SMI (deassert SMI#)
638#define GBL_SMI_EN (1 << 0) // SMI# generation at all?
639#define SMI_STS 0x34
640#define ALT_GP_SMI_EN 0x38
641#define ALT_GP_SMI_STS 0x3a
642#define GPE_CNTL 0x42
643#define DEVACT_STS 0x44
644#define SS_CNT 0x50
645#define C3_RES 0x54
646#define TCO1_STS 0x64
647#define DMISCI_STS (1 << 9)
648#define TCO2_STS 0x66
Duncan Laurie55cdf552013-03-08 16:01:44 -0800649#define ALT_GP_SMI_EN2 0x5c
650#define ALT_GP_SMI_STS2 0x5e
651
652/* Lynxpoint LP */
653#define LP_GPE0_STS_1 0x80 /* GPIO 0-31 */
654#define LP_GPE0_STS_2 0x84 /* GPIO 32-63 */
655#define LP_GPE0_STS_3 0x88 /* GPIO 64-94 */
656#define LP_GPE0_STS_4 0x8c /* Standard GPE */
657#define LP_GPE0_EN_1 0x90
658#define LP_GPE0_EN_2 0x94
659#define LP_GPE0_EN_3 0x98
660#define LP_GPE0_EN_4 0x9c
Aaron Durbin76c37002012-10-30 09:03:43 -0500661
662/*
663 * SPI Opcode Menu setup for SPIBAR lockdown
664 * should support most common flash chips.
665 */
666
667#define SPIBAR_OFFSET 0x3800
668#define SPIBAR8(x) RCBA8(x + SPIBAR_OFFSET)
669#define SPIBAR16(x) RCBA16(x + SPIBAR_OFFSET)
670#define SPIBAR32(x) RCBA32(x + SPIBAR_OFFSET)
671
672/* Reigsters within the SPIBAR */
673#define SSFC 0x91
674#define FDOC 0xb0
675#define FDOD 0xb4
676
677#define SPI_OPMENU_0 0x01 /* WRSR: Write Status Register */
678#define SPI_OPTYPE_0 0x01 /* Write, no address */
679
680#define SPI_OPMENU_1 0x02 /* BYPR: Byte Program */
681#define SPI_OPTYPE_1 0x03 /* Write, address required */
682
683#define SPI_OPMENU_2 0x03 /* READ: Read Data */
684#define SPI_OPTYPE_2 0x02 /* Read, address required */
685
686#define SPI_OPMENU_3 0x05 /* RDSR: Read Status Register */
687#define SPI_OPTYPE_3 0x00 /* Read, no address */
688
689#define SPI_OPMENU_4 0x20 /* SE20: Sector Erase 0x20 */
690#define SPI_OPTYPE_4 0x03 /* Write, address required */
691
692#define SPI_OPMENU_5 0x9f /* RDID: Read ID */
693#define SPI_OPTYPE_5 0x00 /* Read, no address */
694
695#define SPI_OPMENU_6 0xd8 /* BED8: Block Erase 0xd8 */
696#define SPI_OPTYPE_6 0x03 /* Write, address required */
697
698#define SPI_OPMENU_7 0x0b /* FAST: Fast Read */
699#define SPI_OPTYPE_7 0x02 /* Read, address required */
700
701#define SPI_OPMENU_UPPER ((SPI_OPMENU_7 << 24) | (SPI_OPMENU_6 << 16) | \
702 (SPI_OPMENU_5 << 8) | SPI_OPMENU_4)
703#define SPI_OPMENU_LOWER ((SPI_OPMENU_3 << 24) | (SPI_OPMENU_2 << 16) | \
704 (SPI_OPMENU_1 << 8) | SPI_OPMENU_0)
705
706#define SPI_OPTYPE ((SPI_OPTYPE_7 << 14) | (SPI_OPTYPE_6 << 12) | \
707 (SPI_OPTYPE_5 << 10) | (SPI_OPTYPE_4 << 8) | \
708 (SPI_OPTYPE_3 << 6) | (SPI_OPTYPE_2 << 4) | \
709 (SPI_OPTYPE_1 << 2) | (SPI_OPTYPE_0))
710
711#define SPI_OPPREFIX ((0x50 << 8) | 0x06) /* EWSR and WREN */
712
713#define SPIBAR_HSFS 0x3804 /* SPI hardware sequence status */
714#define SPIBAR_HSFS_SCIP (1 << 5) /* SPI Cycle In Progress */
715#define SPIBAR_HSFS_AEL (1 << 2) /* SPI Access Error Log */
716#define SPIBAR_HSFS_FCERR (1 << 1) /* SPI Flash Cycle Error */
717#define SPIBAR_HSFS_FDONE (1 << 0) /* SPI Flash Cycle Done */
718#define SPIBAR_HSFC 0x3806 /* SPI hardware sequence control */
719#define SPIBAR_HSFC_BYTE_COUNT(c) (((c - 1) & 0x3f) << 8)
720#define SPIBAR_HSFC_CYCLE_READ (0 << 1) /* Read cycle */
721#define SPIBAR_HSFC_CYCLE_WRITE (2 << 1) /* Write cycle */
722#define SPIBAR_HSFC_CYCLE_ERASE (3 << 1) /* Erase cycle */
723#define SPIBAR_HSFC_GO (1 << 0) /* GO: start SPI transaction */
724#define SPIBAR_FADDR 0x3808 /* SPI flash address */
725#define SPIBAR_FDATA(n) (0x3810 + (4 * n)) /* SPI flash data */
726
727#endif /* __ACPI__ */
728#endif /* SOUTHBRIDGE_INTEL_LYNXPOINT_PCH_H */