blob: 60f81ee7078af52f4a8011ef4459c9bace93cce9 [file] [log] [blame]
Aaron Durbin76c37002012-10-30 09:03:43 -05001/*
2 * This file is part of the coreboot project.
3 *
4 * Copyright (C) 2008-2009 coresystems GmbH
5 * Copyright (C) 2012 The Chromium OS Authors. All rights reserved.
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; version 2 of the License.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
15 *
16 * You should have received a copy of the GNU General Public License
17 * along with this program; if not, write to the Free Software
18 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
19 */
20
21#ifndef SOUTHBRIDGE_INTEL_LYNXPOINT_PCH_H
22#define SOUTHBRIDGE_INTEL_LYNXPOINT_PCH_H
23
Aaron Durbin76c37002012-10-30 09:03:43 -050024/*
25 * Lynx Point PCH PCI Devices:
26 *
27 * Bus 0:Device 31:Function 0 LPC Controller1
28 * Bus 0:Device 31:Function 2 SATA Controller #1
29 * Bus 0:Device 31:Function 3 SMBus Controller
30 * Bus 0:Device 31:Function 5 SATA Controller #22
31 * Bus 0:Device 31:Function 6 Thermal Subsystem
32 * Bus 0:Device 29:Function 03 USB EHCI Controller #1
33 * Bus 0:Device 26:Function 03 USB EHCI Controller #2
34 * Bus 0:Device 28:Function 0 PCI Express* Port 1
35 * Bus 0:Device 28:Function 1 PCI Express Port 2
36 * Bus 0:Device 28:Function 2 PCI Express Port 3
37 * Bus 0:Device 28:Function 3 PCI Express Port 4
38 * Bus 0:Device 28:Function 4 PCI Express Port 5
39 * Bus 0:Device 28:Function 5 PCI Express Port 6
40 * Bus 0:Device 28:Function 6 PCI Express Port 7
41 * Bus 0:Device 28:Function 7 PCI Express Port 8
Duncan Laurie5cc51c02013-03-07 14:06:43 -080042 * Bus 0:Device 27:Function 0 Intel High Definition Audio Controller
Aaron Durbin76c37002012-10-30 09:03:43 -050043 * Bus 0:Device 25:Function 0 Gigabit Ethernet Controller
Duncan Laurie5cc51c02013-03-07 14:06:43 -080044 * Bus 0:Device 22:Function 0 Intel Management Engine Interface #1
Aaron Durbin76c37002012-10-30 09:03:43 -050045 * Bus 0:Device 22:Function 1 Intel Management Engine Interface #2
46 * Bus 0:Device 22:Function 2 IDE-R
47 * Bus 0:Device 22:Function 3 KT
48 * Bus 0:Device 20:Function 0 xHCI Controller
49*/
50
51/* PCH types */
Duncan Laurie5cc51c02013-03-07 14:06:43 -080052#define PCH_TYPE_LPT 0x8c
53#define PCH_TYPE_LPT_LP 0x9c
Aaron Durbin76c37002012-10-30 09:03:43 -050054
55/* PCH stepping values for LPC device */
Duncan Laurie4bc107b2013-06-24 13:14:44 -070056#define LPT_H_STEP_B0 0x02
57#define LPT_H_STEP_C0 0x03
58#define LPT_H_STEP_C1 0x04
59#define LPT_H_STEP_C2 0x05
60#define LPT_LP_STEP_B0 0x02
61#define LPT_LP_STEP_B1 0x03
62#define LPT_LP_STEP_B2 0x04
Aaron Durbin76c37002012-10-30 09:03:43 -050063
64/*
65 * It does not matter where we put the SMBus I/O base, as long as we
66 * keep it consistent and don't interfere with other devices. Stage2
67 * will relocate this anyways.
68 * Our solution is to have SMB initialization move the I/O to SMBUS_IO_BASE
69 * again. But handling static BARs is a generic problem that should be
70 * solved in the device allocator.
71 */
72#define SMBUS_IO_BASE 0x0400
73#define SMBUS_SLAVE_ADDR 0x24
Aaron Durbin76c37002012-10-30 09:03:43 -050074
Duncan Laurie045f1532012-12-17 11:29:10 -080075#if CONFIG_INTEL_LYNXPOINT_LP
Duncan Laurie7922b462013-03-08 16:34:33 -080076#define DEFAULT_PMBASE 0x1000
77#define DEFAULT_GPIOBASE 0x1400
Duncan Laurie045f1532012-12-17 11:29:10 -080078#define DEFAULT_GPIOSIZE 0x400
79#else
Duncan Laurie7922b462013-03-08 16:34:33 -080080#define DEFAULT_PMBASE 0x500
Duncan Laurie045f1532012-12-17 11:29:10 -080081#define DEFAULT_GPIOBASE 0x480
82#define DEFAULT_GPIOSIZE 0x80
83#endif
84
Aaron Durbin76c37002012-10-30 09:03:43 -050085#define HPET_ADDR 0xfed00000
86#define DEFAULT_RCBA 0xfed1c000
87
88#ifndef __ACPI__
Aaron Durbin76c37002012-10-30 09:03:43 -050089
90#if defined (__SMM__) && !defined(__ASSEMBLER__)
91void intel_pch_finalize_smm(void);
92#endif
93
Aaron Durbin239c2e82012-12-19 11:31:17 -060094
95/* State Machine configuration. */
96#define RCBA_REG_SIZE_MASK 0x8000
97#define RCBA_REG_SIZE_16 0x8000
98#define RCBA_REG_SIZE_32 0x0000
99#define RCBA_COMMAND_MASK 0x000f
100#define RCBA_COMMAND_SET 0x0001
101#define RCBA_COMMAND_READ 0x0002
102#define RCBA_COMMAND_RMW 0x0003
103#define RCBA_COMMAND_END 0x0007
104
105#define RCBA_ENCODE_COMMAND(command_, reg_, mask_, or_value_) \
106 { .command = command_, \
107 .reg = reg_, \
108 .mask = mask_, \
109 .or_value = or_value_ \
110 }
111#define RCBA_SET_REG_32(reg_, value_) \
112 RCBA_ENCODE_COMMAND(RCBA_REG_SIZE_32|RCBA_COMMAND_SET, reg_, 0, value_)
113#define RCBA_READ_REG_32(reg_) \
114 RCBA_ENCODE_COMMAND(RCBA_REG_SIZE_32|RCBA_COMMAND_READ, reg_, 0, 0)
115#define RCBA_RMW_REG_32(reg_, mask_, or_) \
116 RCBA_ENCODE_COMMAND(RCBA_REG_SIZE_32|RCBA_COMMAND_RMW, reg_, mask_, or_)
117#define RCBA_SET_REG_16(reg_, value_) \
118 RCBA_ENCODE_COMMAND(RCBA_REG_SIZE_16|RCBA_COMMAND_SET, reg_, 0, value_)
119#define RCBA_READ_REG_16(reg_) \
120 RCBA_ENCODE_COMMAND(RCBA_REG_SIZE_16|RCBA_COMMAND_READ, reg_, 0, 0)
121#define RCBA_RMW_REG_16(reg_, mask_, or_) \
122 RCBA_ENCODE_COMMAND(RCBA_REG_SIZE_16|RCBA_COMMAND_RMW, reg_, mask_, or_)
123#define RCBA_END_CONFIG \
124 RCBA_ENCODE_COMMAND(RCBA_COMMAND_END, 0, 0, 0)
125
126struct rcba_config_instruction
127{
128 u16 command;
129 u16 reg;
130 u32 mask;
131 u32 or_value;
132};
133
Stefan Reinauer3f5f6d82013-05-07 20:35:29 +0200134#if !defined(__ASSEMBLER__)
Duncan Laurie8584b222013-02-15 13:52:28 -0800135void pch_config_rcba(const struct rcba_config_instruction *rcba_config);
Duncan Laurie5cc51c02013-03-07 14:06:43 -0800136int pch_silicon_revision(void);
137int pch_silicon_type(void);
138int pch_is_lp(void);
Duncan Laurie1ad55642013-03-07 14:08:04 -0800139u16 get_pmbase(void);
140u16 get_gpiobase(void);
Duncan Laurie55cdf552013-03-08 16:01:44 -0800141
142/* Power Management register handling in pmutil.c */
143/* PM1_CNT */
144void enable_pm1_control(u32 mask);
145void disable_pm1_control(u32 mask);
146/* PM1 */
147u16 clear_pm1_status(void);
Aaron Durbind6d6db32013-03-27 21:13:02 -0500148void enable_pm1(u16 events);
Duncan Laurie55cdf552013-03-08 16:01:44 -0800149u32 clear_smi_status(void);
150/* SMI */
151void enable_smi(u32 mask);
152void disable_smi(u32 mask);
153/* ALT_GP_SMI */
154u32 clear_alt_smi_status(void);
155void enable_alt_smi(u32 mask);
156/* TCO */
157u32 clear_tco_status(void);
158void enable_tco_sci(void);
159/* GPE0 */
160u32 clear_gpe_status(void);
161void clear_gpe_enable(void);
162void enable_all_gpe(u32 set1, u32 set2, u32 set3, u32 set4);
163void disable_all_gpe(void);
164void enable_gpe(u32 mask);
165void disable_gpe(u32 mask);
Shawn Nematbakhshccb12fb2013-07-03 17:55:38 -0700166/*
167 * get GPIO pin value
168 */
169int get_gpio(int gpio_num);
170/*
171 * Get a number comprised of multiple GPIO values. gpio_num_array points to
172 * the array of gpio pin numbers to scan, terminated by -1.
173 */
174unsigned get_gpios(const int *gpio_num_array);
175/*
176 * Set GPIO pin value.
177 */
178void set_gpio(int gpio_num, int value);
179/* Return non-zero if gpio is set to native function. 0 otherwise. */
180int gpio_is_native(int gpio_num);
Duncan Laurie55cdf552013-03-08 16:01:44 -0800181
Duncan Laurie8584b222013-02-15 13:52:28 -0800182#if !defined(__PRE_RAM__) && !defined(__SMM__)
183#include <device/device.h>
184#include <arch/acpi.h>
185#include "chip.h"
Duncan Laurie8584b222013-02-15 13:52:28 -0800186void pch_enable(device_t dev);
Aaron Durbin3fcd3562013-06-19 13:20:37 -0500187void pch_disable_devfn(device_t dev);
Aaron Durbinc17aac32013-06-19 13:12:48 -0500188u32 pch_iobp_read(u32 address);
189void pch_iobp_write(u32 address, u32 data);
Duncan Laurie8584b222013-02-15 13:52:28 -0800190void pch_iobp_update(u32 address, u32 andvalue, u32 orvalue);
191#if CONFIG_ELOG
192void pch_log_state(void);
193#endif
194void acpi_create_intel_hpet(acpi_hpet_t * hpet);
Duncan Lauried7cb8d02013-05-15 15:03:57 -0700195void acpi_create_serialio_ssdt(acpi_header_t *ssdt);
Duncan Laurie8584b222013-02-15 13:52:28 -0800196
197/* These helpers are for performing SMM relocation. */
Duncan Laurie8584b222013-02-15 13:52:28 -0800198void southbridge_trigger_smi(void);
199void southbridge_clear_smi_status(void);
Aaron Durbinaf3158c2013-03-27 20:57:28 -0500200/* The initialization of the southbridge is split into 2 compoments. One is
201 * for clearing the state in the SMM registers. The other is for enabling
202 * SMIs. They are split so that other work between the 2 actions. */
203void southbridge_smm_clear_state(void);
204void southbridge_smm_enable_smi(void);
Duncan Laurie8584b222013-02-15 13:52:28 -0800205#else
206void enable_smbus(void);
207void enable_usb_bar(void);
208int smbus_read_byte(unsigned device, unsigned address);
209int early_spi_read(u32 offset, u32 size, u8 *buffer);
Aaron Durbin239c2e82012-12-19 11:31:17 -0600210int early_pch_init(const void *gpio_map,
211 const struct rcba_config_instruction *rcba_config);
Shawn Nematbakhshccb12fb2013-07-03 17:55:38 -0700212#endif /* !__PRE_RAM__ && !__SMM__ */
213#endif /* __ASSEMBLER__ */
Aaron Durbin76c37002012-10-30 09:03:43 -0500214
215#define MAINBOARD_POWER_OFF 0
216#define MAINBOARD_POWER_ON 1
217#define MAINBOARD_POWER_KEEP 2
218
219#ifndef CONFIG_MAINBOARD_POWER_ON_AFTER_POWER_FAIL
220#define CONFIG_MAINBOARD_POWER_ON_AFTER_POWER_FAIL MAINBOARD_POWER_ON
221#endif
222
223/* PCI Configuration Space (D30:F0): PCI2PCI */
224#define PSTS 0x06
225#define SMLT 0x1b
226#define SECSTS 0x1e
227#define INTR 0x3c
228#define BCTRL 0x3e
229#define SBR (1 << 6)
230#define SEE (1 << 1)
231#define PERE (1 << 0)
232
Duncan Laurie98c40622013-05-21 16:37:40 -0700233/* Power Management Control and Status */
234#define PCH_PCS 0x84
235#define PCH_PCS_PS_D3HOT 3
236
Aaron Durbin76c37002012-10-30 09:03:43 -0500237#define PCH_EHCI1_DEV PCI_DEV(0, 0x1d, 0)
238#define PCH_EHCI2_DEV PCI_DEV(0, 0x1a, 0)
Duncan Laurie2d9d39a2013-05-29 15:27:55 -0700239#define PCH_XHCI_DEV PCI_DEV(0, 0x14, 0)
Aaron Durbin76c37002012-10-30 09:03:43 -0500240#define PCH_ME_DEV PCI_DEV(0, 0x16, 0)
241#define PCH_PCIE_DEV_SLOT 28
242
243/* PCI Configuration Space (D31:F0): LPC */
244#define PCH_LPC_DEV PCI_DEV(0, 0x1f, 0)
245#define SERIRQ_CNTL 0x64
246
247#define GEN_PMCON_1 0xa0
248#define GEN_PMCON_2 0xa2
249#define GEN_PMCON_3 0xa4
Aaron Durbinb9ea8b32012-11-02 09:10:30 -0500250#define PMIR 0xac
251#define PMIR_CF9LOCK (1 << 31)
252#define PMIR_CF9GR (1 << 20)
Aaron Durbin76c37002012-10-30 09:03:43 -0500253
254/* GEN_PMCON_3 bits */
255#define RTC_BATTERY_DEAD (1 << 2)
256#define RTC_POWER_FAILED (1 << 1)
257#define SLEEP_AFTER_POWER_FAIL (1 << 0)
258
259#define PMBASE 0x40
260#define ACPI_CNTL 0x44
Paul Menzel373a20c2013-05-03 12:17:02 +0200261#define ACPI_EN (1 << 7)
Aaron Durbin76c37002012-10-30 09:03:43 -0500262#define BIOS_CNTL 0xDC
263#define GPIO_BASE 0x48 /* LPC GPIO Base Address Register */
264#define GPIO_CNTL 0x4C /* LPC GPIO Control Register */
265#define GPIO_ROUT 0xb8
266
267#define PIRQA_ROUT 0x60
268#define PIRQB_ROUT 0x61
269#define PIRQC_ROUT 0x62
270#define PIRQD_ROUT 0x63
271#define PIRQE_ROUT 0x68
272#define PIRQF_ROUT 0x69
273#define PIRQG_ROUT 0x6A
274#define PIRQH_ROUT 0x6B
275
276#define LPC_IO_DEC 0x80 /* IO Decode Ranges Register */
277#define LPC_EN 0x82 /* LPC IF Enables Register */
278#define CNF2_LPC_EN (1 << 13) /* 0x4e/0x4f */
279#define CNF1_LPC_EN (1 << 12) /* 0x2e/0x2f */
280#define MC_LPC_EN (1 << 11) /* 0x62/0x66 */
281#define KBC_LPC_EN (1 << 10) /* 0x60/0x64 */
282#define GAMEH_LPC_EN (1 << 9) /* 0x208/0x20f */
283#define GAMEL_LPC_EN (1 << 8) /* 0x200/0x207 */
284#define FDD_LPC_EN (1 << 3) /* LPC_IO_DEC[12] */
285#define LPT_LPC_EN (1 << 2) /* LPC_IO_DEC[9:8] */
286#define COMB_LPC_EN (1 << 1) /* LPC_IO_DEC[6:4] */
287#define COMA_LPC_EN (1 << 0) /* LPC_IO_DEC[2:0] */
288#define LPC_GEN1_DEC 0x84 /* LPC IF Generic Decode Range 1 */
289#define LPC_GEN2_DEC 0x88 /* LPC IF Generic Decode Range 2 */
290#define LPC_GEN3_DEC 0x8c /* LPC IF Generic Decode Range 3 */
291#define LPC_GEN4_DEC 0x90 /* LPC IF Generic Decode Range 4 */
Aaron Durbin6f561af2012-12-19 14:38:01 -0600292#define LGMR 0x98 /* LPC Generic Memory Range */
Aaron Durbin76c37002012-10-30 09:03:43 -0500293
294/* PCI Configuration Space (D31:F1): IDE */
295#define PCH_IDE_DEV PCI_DEV(0, 0x1f, 1)
296#define PCH_SATA_DEV PCI_DEV(0, 0x1f, 2)
297#define PCH_SATA2_DEV PCI_DEV(0, 0x1f, 5)
298#define INTR_LN 0x3c
299#define IDE_TIM_PRI 0x40 /* IDE timings, primary */
300#define IDE_DECODE_ENABLE (1 << 15)
301#define IDE_SITRE (1 << 14)
302#define IDE_ISP_5_CLOCKS (0 << 12)
303#define IDE_ISP_4_CLOCKS (1 << 12)
304#define IDE_ISP_3_CLOCKS (2 << 12)
305#define IDE_RCT_4_CLOCKS (0 << 8)
306#define IDE_RCT_3_CLOCKS (1 << 8)
307#define IDE_RCT_2_CLOCKS (2 << 8)
308#define IDE_RCT_1_CLOCKS (3 << 8)
309#define IDE_DTE1 (1 << 7)
310#define IDE_PPE1 (1 << 6)
311#define IDE_IE1 (1 << 5)
312#define IDE_TIME1 (1 << 4)
313#define IDE_DTE0 (1 << 3)
314#define IDE_PPE0 (1 << 2)
315#define IDE_IE0 (1 << 1)
316#define IDE_TIME0 (1 << 0)
317#define IDE_TIM_SEC 0x42 /* IDE timings, secondary */
318
319#define IDE_SDMA_CNT 0x48 /* Synchronous DMA control */
320#define IDE_SSDE1 (1 << 3)
321#define IDE_SSDE0 (1 << 2)
322#define IDE_PSDE1 (1 << 1)
323#define IDE_PSDE0 (1 << 0)
324
325#define IDE_SDMA_TIM 0x4a
326
327#define IDE_CONFIG 0x54 /* IDE I/O Configuration Register */
328#define SIG_MODE_SEC_NORMAL (0 << 18)
329#define SIG_MODE_SEC_TRISTATE (1 << 18)
330#define SIG_MODE_SEC_DRIVELOW (2 << 18)
331#define SIG_MODE_PRI_NORMAL (0 << 16)
332#define SIG_MODE_PRI_TRISTATE (1 << 16)
333#define SIG_MODE_PRI_DRIVELOW (2 << 16)
334#define FAST_SCB1 (1 << 15)
335#define FAST_SCB0 (1 << 14)
336#define FAST_PCB1 (1 << 13)
337#define FAST_PCB0 (1 << 12)
338#define SCB1 (1 << 3)
339#define SCB0 (1 << 2)
340#define PCB1 (1 << 1)
341#define PCB0 (1 << 0)
342
343#define SATA_SIRI 0xa0 /* SATA Indexed Register Index */
344#define SATA_SIRD 0xa4 /* SATA Indexed Register Data */
345#define SATA_SP 0xd0 /* Scratchpad */
346
347/* SATA IOBP Registers */
348#define SATA_IOBP_SP0G3IR 0xea000151
349#define SATA_IOBP_SP1G3IR 0xea000051
350
Duncan Laurie2d9d39a2013-05-29 15:27:55 -0700351/* USB Registers */
352#define EHCI_PWR_CNTL_STS 0x54
353#define EHCI_PWR_STS_MASK 0x3
354#define EHCI_PWR_STS_SET_D0 0x0
355#define EHCI_PWR_STS_SET_D3 0x3
356
Duncan Laurie71346c02013-01-10 13:20:40 -0800357/* Serial IO IOBP Registers */
358#define SIO_IOBP_PORTCTRL0 0xcb000000 /* SDIO D23:F0 */
359#define SIO_IOBP_PORTCTRL0_ACPI_IRQ_EN (1 << 5)
360#define SIO_IOBP_PORTCTRL0_PCI_CONF_DIS (1 << 4)
361#define SIO_IOBP_PORTCTRL1 0xcb000014 /* SDIO D23:F0 */
362#define SIO_IOBP_PORTCTRL1_SNOOP_SELECT(x) (((x) & 3) << 13)
363#define SIO_IOBP_GPIODF 0xcb000154
364#define SIO_IOBP_GPIODF_SDIO_IDLE_DET_EN (1 << 4)
365#define SIO_IOBP_GPIODF_DMA_IDLE_DET_EN (1 << 3)
366#define SIO_IOBP_GPIODF_UART_IDLE_DET_EN (1 << 2)
367#define SIO_IOBP_GPIODF_I2C_IDLE_DET_EN (1 << 1)
368#define SIO_IOBP_GPIODF_SPI_IDLE_DET_EN (1 << 0)
369#define SIO_IOBP_PORTCTRL2 0xcb000240 /* DMA D21:F0 */
370#define SIO_IOBP_PORTCTRL3 0xcb000248 /* I2C0 D21:F1 */
371#define SIO_IOBP_PORTCTRL4 0xcb000250 /* I2C1 D21:F2 */
372#define SIO_IOBP_PORTCTRL5 0xcb000258 /* SPI0 D21:F3 */
373#define SIO_IOBP_PORTCTRL6 0xcb000260 /* SPI1 D21:F4 */
374#define SIO_IOBP_PORTCTRL7 0xcb000268 /* UART0 D21:F5 */
375#define SIO_IOBP_PORTCTRL8 0xcb000270 /* UART1 D21:F6 */
Duncan Laurieb39ba2e2013-03-22 11:21:14 -0700376#define SIO_IOBP_PORTCTRLX(x) (0xcb000240 + ((x) * 8))
Duncan Laurie71346c02013-01-10 13:20:40 -0800377/* PORTCTRL 2-8 have the same layout */
378#define SIO_IOBP_PORTCTRL_ACPI_IRQ_EN (1 << 21)
379#define SIO_IOBP_PORTCTRL_PCI_CONF_DIS (1 << 20)
380#define SIO_IOBP_PORTCTRL_SNOOP_SELECT(x) (((x) & 3) << 18)
381#define SIO_IOBP_PORTCTRL_INT_PIN(x) (((x) & 0xf) << 2)
Duncan Laurieb39ba2e2013-03-22 11:21:14 -0700382#define SIO_IOBP_PORTCTRL_PM_CAP_PRSNT (1 << 1)
Duncan Laurie71346c02013-01-10 13:20:40 -0800383#define SIO_IOBP_FUNCDIS0 0xce00aa07 /* DMA D21:F0 */
384#define SIO_IOBP_FUNCDIS1 0xce00aa47 /* I2C0 D21:F1 */
385#define SIO_IOBP_FUNCDIS2 0xce00aa87 /* I2C1 D21:F2 */
386#define SIO_IOBP_FUNCDIS3 0xce00aac7 /* SPI0 D21:F3 */
387#define SIO_IOBP_FUNCDIS4 0xce00ab07 /* SPI1 D21:F4 */
388#define SIO_IOBP_FUNCDIS5 0xce00ab47 /* UART0 D21:F5 */
389#define SIO_IOBP_FUNCDIS6 0xce00ab87 /* UART1 D21:F6 */
390#define SIO_IOBP_FUNCDIS7 0xce00ae07 /* SDIO D23:F0 */
391#define SIO_IOBP_FUNCDIS_DIS (1 << 8)
392
Duncan Laurieb39ba2e2013-03-22 11:21:14 -0700393/* Serial IO Devices */
394#define SIO_ID_SDMA 0 /* D21:F0 */
395#define SIO_ID_I2C0 1 /* D21:F1 */
396#define SIO_ID_I2C1 2 /* D21:F2 */
397#define SIO_ID_SPI0 3 /* D21:F3 */
398#define SIO_ID_SPI1 4 /* D21:F4 */
399#define SIO_ID_UART0 5 /* D21:F5 */
400#define SIO_ID_UART1 6 /* D21:F6 */
401#define SIO_ID_SDIO 7 /* D23:F0 */
402
Duncan Laurie98c40622013-05-21 16:37:40 -0700403#define SIO_REG_PPR_CLOCK 0x800
404#define SIO_REG_PPR_CLOCK_EN (1 << 0)
Duncan Laurieb39ba2e2013-03-22 11:21:14 -0700405#define SIO_REG_PPR_RST 0x804
406#define SIO_REG_PPR_RST_ASSERT 0x3
407#define SIO_REG_PPR_GEN 0x808
408#define SIO_REG_PPR_GEN_LTR_MODE_MASK (1 << 2)
409#define SIO_REG_PPR_GEN_VOLTAGE_MASK (1 << 3)
410#define SIO_REG_PPR_GEN_VOLTAGE(x) ((x & 1) << 3)
411#define SIO_REG_AUTO_LTR 0x814
412
413#define SIO_REG_SDIO_PPR_GEN 0x1008
414#define SIO_REG_SDIO_PPR_SW_LTR 0x1010
415#define SIO_REG_SDIO_PPR_CMD12 0x3c
416#define SIO_REG_SDIO_PPR_CMD12_B30 (1 << 30)
417
418#define SIO_PIN_INTA 1 /* IRQ5 in ACPI mode */
419#define SIO_PIN_INTB 2 /* IRQ6 in ACPI mode */
420#define SIO_PIN_INTC 3 /* IRQ7 in ACPI mode */
421#define SIO_PIN_INTD 4 /* IRQ13 in ACPI mode */
422
Aaron Durbin76c37002012-10-30 09:03:43 -0500423/* PCI Configuration Space (D31:F3): SMBus */
424#define PCH_SMBUS_DEV PCI_DEV(0, 0x1f, 3)
425#define SMB_BASE 0x20
426#define HOSTC 0x40
427#define SMB_RCV_SLVA 0x09
428
429/* HOSTC bits */
430#define I2C_EN (1 << 2)
431#define SMB_SMI_EN (1 << 1)
432#define HST_EN (1 << 0)
433
434/* SMBus I/O bits. */
435#define SMBHSTSTAT 0x0
436#define SMBHSTCTL 0x2
437#define SMBHSTCMD 0x3
438#define SMBXMITADD 0x4
439#define SMBHSTDAT0 0x5
440#define SMBHSTDAT1 0x6
441#define SMBBLKDAT 0x7
442#define SMBTRNSADD 0x9
443#define SMBSLVDATA 0xa
444#define SMLINK_PIN_CTL 0xe
445#define SMBUS_PIN_CTL 0xf
446
447#define SMBUS_TIMEOUT (10 * 1000 * 100)
448
449
450/* Southbridge IO BARs */
451
452#define GPIOBASE 0x48
453
454#define PMBASE 0x40
455
456/* Root Complex Register Block */
457#define RCBA 0xf0
458
459#define RCBA8(x) *((volatile u8 *)(DEFAULT_RCBA + x))
460#define RCBA16(x) *((volatile u16 *)(DEFAULT_RCBA + x))
461#define RCBA32(x) *((volatile u32 *)(DEFAULT_RCBA + x))
462
463#define RCBA_AND_OR(bits, x, and, or) \
464 RCBA##bits(x) = ((RCBA##bits(x) & (and)) | (or))
465#define RCBA8_AND_OR(x, and, or) RCBA_AND_OR(8, x, and, or)
466#define RCBA16_AND_OR(x, and, or) RCBA_AND_OR(16, x, and, or)
467#define RCBA32_AND_OR(x, and, or) RCBA_AND_OR(32, x, and, or)
468#define RCBA32_OR(x, or) RCBA_AND_OR(32, x, ~0UL, or)
469
470#define VCH 0x0000 /* 32bit */
471#define VCAP1 0x0004 /* 32bit */
472#define VCAP2 0x0008 /* 32bit */
473#define PVC 0x000c /* 16bit */
474#define PVS 0x000e /* 16bit */
475
476#define V0CAP 0x0010 /* 32bit */
477#define V0CTL 0x0014 /* 32bit */
478#define V0STS 0x001a /* 16bit */
479
480#define V1CAP 0x001c /* 32bit */
481#define V1CTL 0x0020 /* 32bit */
482#define V1STS 0x0026 /* 16bit */
483
484#define RCTCL 0x0100 /* 32bit */
485#define ESD 0x0104 /* 32bit */
486#define ULD 0x0110 /* 32bit */
487#define ULBA 0x0118 /* 64bit */
488
489#define RP1D 0x0120 /* 32bit */
490#define RP1BA 0x0128 /* 64bit */
491#define RP2D 0x0130 /* 32bit */
492#define RP2BA 0x0138 /* 64bit */
493#define RP3D 0x0140 /* 32bit */
494#define RP3BA 0x0148 /* 64bit */
495#define RP4D 0x0150 /* 32bit */
496#define RP4BA 0x0158 /* 64bit */
497#define HDD 0x0160 /* 32bit */
498#define HDBA 0x0168 /* 64bit */
499#define RP5D 0x0170 /* 32bit */
500#define RP5BA 0x0178 /* 64bit */
501#define RP6D 0x0180 /* 32bit */
502#define RP6BA 0x0188 /* 64bit */
503
Aaron Durbinc0254e62013-06-20 01:20:30 -0500504#define RPC 0x0400 /* 32bit */
Aaron Durbin76c37002012-10-30 09:03:43 -0500505#define RPFN 0x0404 /* 32bit */
506
507/* Root Port configuratinon space hide */
508#define RPFN_HIDE(port) (1 << (((port) * 4) + 3))
509/* Get the function number assigned to a Root Port */
510#define RPFN_FNGET(reg,port) (((reg) >> ((port) * 4)) & 7)
511/* Set the function number for a Root Port */
512#define RPFN_FNSET(port,func) (((func) & 7) << ((port) * 4))
513/* Root Port function number mask */
514#define RPFN_FNMASK(port) (7 << ((port) * 4))
515
516#define TRSR 0x1e00 /* 8bit */
517#define TRCR 0x1e10 /* 64bit */
518#define TWDR 0x1e18 /* 64bit */
519
520#define IOTR0 0x1e80 /* 64bit */
521#define IOTR1 0x1e88 /* 64bit */
522#define IOTR2 0x1e90 /* 64bit */
523#define IOTR3 0x1e98 /* 64bit */
524
525#define TCTL 0x3000 /* 8bit */
526
527#define NOINT 0
528#define INTA 1
529#define INTB 2
530#define INTC 3
531#define INTD 4
532
533#define DIR_IDR 12 /* Interrupt D Pin Offset */
534#define DIR_ICR 8 /* Interrupt C Pin Offset */
535#define DIR_IBR 4 /* Interrupt B Pin Offset */
536#define DIR_IAR 0 /* Interrupt A Pin Offset */
537
538#define PIRQA 0
539#define PIRQB 1
540#define PIRQC 2
541#define PIRQD 3
542#define PIRQE 4
543#define PIRQF 5
544#define PIRQG 6
545#define PIRQH 7
546
547/* IO Buffer Programming */
548#define IOBPIRI 0x2330
549#define IOBPD 0x2334
550#define IOBPS 0x2338
Duncan Laurie7302d1e2013-01-10 13:19:23 -0800551#define IOBPS_READY 0x0001
552#define IOBPS_TX_MASK 0x0006
553#define IOBPS_MASK 0xff00
554#define IOBPS_READ 0x0600
555#define IOBPS_WRITE 0x0700
556#define IOBPU 0x233a
557#define IOBPU_MAGIC 0xf000
Aaron Durbin76c37002012-10-30 09:03:43 -0500558
559#define D31IP 0x3100 /* 32bit */
560#define D31IP_TTIP 24 /* Thermal Throttle Pin */
561#define D31IP_SIP2 20 /* SATA Pin 2 */
562#define D31IP_SMIP 12 /* SMBUS Pin */
563#define D31IP_SIP 8 /* SATA Pin */
564#define D30IP 0x3104 /* 32bit */
565#define D30IP_PIP 0 /* PCI Bridge Pin */
566#define D29IP 0x3108 /* 32bit */
567#define D29IP_E1P 0 /* EHCI #1 Pin */
568#define D28IP 0x310c /* 32bit */
569#define D28IP_P8IP 28 /* PCI Express Port 8 */
570#define D28IP_P7IP 24 /* PCI Express Port 7 */
571#define D28IP_P6IP 20 /* PCI Express Port 6 */
572#define D28IP_P5IP 16 /* PCI Express Port 5 */
573#define D28IP_P4IP 12 /* PCI Express Port 4 */
574#define D28IP_P3IP 8 /* PCI Express Port 3 */
575#define D28IP_P2IP 4 /* PCI Express Port 2 */
576#define D28IP_P1IP 0 /* PCI Express Port 1 */
577#define D27IP 0x3110 /* 32bit */
578#define D27IP_ZIP 0 /* HD Audio Pin */
579#define D26IP 0x3114 /* 32bit */
580#define D26IP_E2P 0 /* EHCI #2 Pin */
581#define D25IP 0x3118 /* 32bit */
582#define D25IP_LIP 0 /* GbE LAN Pin */
583#define D22IP 0x3124 /* 32bit */
584#define D22IP_KTIP 12 /* KT Pin */
585#define D22IP_IDERIP 8 /* IDE-R Pin */
586#define D22IP_MEI2IP 4 /* MEI #2 Pin */
587#define D22IP_MEI1IP 0 /* MEI #1 Pin */
Duncan Laurie26e7dd72012-12-19 09:12:31 -0800588#define D20IP 0x3128 /* 32bit */
589#define D20IP_XHCI 0 /* XHCI Pin */
Aaron Durbin76c37002012-10-30 09:03:43 -0500590#define D31IR 0x3140 /* 16bit */
591#define D30IR 0x3142 /* 16bit */
592#define D29IR 0x3144 /* 16bit */
593#define D28IR 0x3146 /* 16bit */
594#define D27IR 0x3148 /* 16bit */
595#define D26IR 0x314c /* 16bit */
596#define D25IR 0x3150 /* 16bit */
Duncan Laurie26e7dd72012-12-19 09:12:31 -0800597#define D23IR 0x3158 /* 16bit */
Aaron Durbin76c37002012-10-30 09:03:43 -0500598#define D22IR 0x315c /* 16bit */
Duncan Laurie26e7dd72012-12-19 09:12:31 -0800599#define D20IR 0x3160 /* 16bit */
600#define D21IR 0x3164 /* 16bit */
601#define D19IR 0x3168 /* 16bit */
Duncan Laurieb39ba2e2013-03-22 11:21:14 -0700602#define ACPIIRQEN 0x31e0 /* 32bit */
Aaron Durbin76c37002012-10-30 09:03:43 -0500603#define OIC 0x31fe /* 16bit */
Duncan Lauriee1e87e02013-04-26 10:35:19 -0700604#define PMSYNC_CONFIG 0x33c4 /* 32bit */
605#define PMSYNC_CONFIG2 0x33cc /* 32bit */
Aaron Durbin76c37002012-10-30 09:03:43 -0500606#define SOFT_RESET_CTRL 0x38f4
607#define SOFT_RESET_DATA 0x38f8
608
Aaron Durbin239c2e82012-12-19 11:31:17 -0600609#define DIR_ROUTE(a,b,c,d) \
610 (((d) << DIR_IDR) | ((c) << DIR_ICR) | \
611 ((b) << DIR_IBR) | ((a) << DIR_IAR))
Aaron Durbin76c37002012-10-30 09:03:43 -0500612
613#define RC 0x3400 /* 32bit */
614#define HPTC 0x3404 /* 32bit */
615#define GCS 0x3410 /* 32bit */
616#define BUC 0x3414 /* 32bit */
617#define PCH_DISABLE_GBE (1 << 5)
618#define FD 0x3418 /* 32bit */
619#define DISPBDF 0x3424 /* 16bit */
620#define FD2 0x3428 /* 32bit */
621#define CG 0x341c /* 32bit */
622
623/* Function Disable 1 RCBA 0x3418 */
Duncan Laurie26e7dd72012-12-19 09:12:31 -0800624#define PCH_DISABLE_ALWAYS (1 << 0)
625#define PCH_DISABLE_ADSPD (1 << 1)
Aaron Durbin76c37002012-10-30 09:03:43 -0500626#define PCH_DISABLE_SATA1 (1 << 2)
627#define PCH_DISABLE_SMBUS (1 << 3)
628#define PCH_DISABLE_HD_AUDIO (1 << 4)
629#define PCH_DISABLE_EHCI2 (1 << 13)
630#define PCH_DISABLE_LPC (1 << 14)
631#define PCH_DISABLE_EHCI1 (1 << 15)
632#define PCH_DISABLE_PCIE(x) (1 << (16 + x))
633#define PCH_DISABLE_THERMAL (1 << 24)
634#define PCH_DISABLE_SATA2 (1 << 25)
Duncan Laurie26e7dd72012-12-19 09:12:31 -0800635#define PCH_DISABLE_XHCI (1 << 27)
Aaron Durbin76c37002012-10-30 09:03:43 -0500636
637/* Function Disable 2 RCBA 0x3428 */
638#define PCH_DISABLE_KT (1 << 4)
639#define PCH_DISABLE_IDER (1 << 3)
640#define PCH_DISABLE_MEI2 (1 << 2)
641#define PCH_DISABLE_MEI1 (1 << 1)
642#define PCH_ENABLE_DBDF (1 << 0)
643
Aaron Durbin76c37002012-10-30 09:03:43 -0500644/* ICH7 PMBASE */
645#define PM1_STS 0x00
646#define WAK_STS (1 << 15)
647#define PCIEXPWAK_STS (1 << 14)
648#define PRBTNOR_STS (1 << 11)
649#define RTC_STS (1 << 10)
650#define PWRBTN_STS (1 << 8)
651#define GBL_STS (1 << 5)
652#define BM_STS (1 << 4)
653#define TMROF_STS (1 << 0)
654#define PM1_EN 0x02
655#define PCIEXPWAK_DIS (1 << 14)
656#define RTC_EN (1 << 10)
657#define PWRBTN_EN (1 << 8)
658#define GBL_EN (1 << 5)
659#define TMROF_EN (1 << 0)
660#define PM1_CNT 0x04
661#define SLP_EN (1 << 13)
662#define SLP_TYP (7 << 10)
663#define SLP_TYP_S0 0
664#define SLP_TYP_S1 1
665#define SLP_TYP_S3 5
666#define SLP_TYP_S4 6
667#define SLP_TYP_S5 7
668#define GBL_RLS (1 << 2)
669#define BM_RLD (1 << 1)
670#define SCI_EN (1 << 0)
671#define PM1_TMR 0x08
672#define PROC_CNT 0x10
673#define LV2 0x14
674#define LV3 0x15
675#define LV4 0x16
676#define PM2_CNT 0x50 // mobile only
677#define GPE0_STS 0x20
678#define PME_B0_STS (1 << 13)
679#define PME_STS (1 << 11)
680#define BATLOW_STS (1 << 10)
681#define PCI_EXP_STS (1 << 9)
682#define RI_STS (1 << 8)
683#define SMB_WAK_STS (1 << 7)
684#define TCOSCI_STS (1 << 6)
685#define SWGPE_STS (1 << 2)
686#define HOT_PLUG_STS (1 << 1)
Duncan Laurie55cdf552013-03-08 16:01:44 -0800687#define GPE0_STS_2 0x24
Aaron Durbin76c37002012-10-30 09:03:43 -0500688#define GPE0_EN 0x28
689#define PME_B0_EN (1 << 13)
690#define PME_EN (1 << 11)
691#define TCOSCI_EN (1 << 6)
Duncan Laurie55cdf552013-03-08 16:01:44 -0800692#define GPE0_EN_2 0x2c
Aaron Durbin76c37002012-10-30 09:03:43 -0500693#define SMI_EN 0x30
694#define INTEL_USB2_EN (1 << 18) // Intel-Specific USB2 SMI logic
695#define LEGACY_USB2_EN (1 << 17) // Legacy USB2 SMI logic
696#define PERIODIC_EN (1 << 14) // SMI on PERIODIC_STS in SMI_STS
697#define TCO_EN (1 << 13) // Enable TCO Logic (BIOSWE et al)
698#define MCSMI_EN (1 << 11) // Trap microcontroller range access
699#define BIOS_RLS (1 << 7) // asserts SCI on bit set
700#define SWSMI_TMR_EN (1 << 6) // start software smi timer on bit set
701#define APMC_EN (1 << 5) // Writes to APM_CNT cause SMI#
702#define SLP_SMI_EN (1 << 4) // Write to SLP_EN in PM1_CNT asserts SMI#
703#define LEGACY_USB_EN (1 << 3) // Legacy USB circuit SMI logic
704#define BIOS_EN (1 << 2) // Assert SMI# on setting GBL_RLS bit
705#define EOS (1 << 1) // End of SMI (deassert SMI#)
706#define GBL_SMI_EN (1 << 0) // SMI# generation at all?
707#define SMI_STS 0x34
708#define ALT_GP_SMI_EN 0x38
709#define ALT_GP_SMI_STS 0x3a
710#define GPE_CNTL 0x42
711#define DEVACT_STS 0x44
712#define SS_CNT 0x50
713#define C3_RES 0x54
714#define TCO1_STS 0x64
715#define DMISCI_STS (1 << 9)
716#define TCO2_STS 0x66
Duncan Laurie55cdf552013-03-08 16:01:44 -0800717#define ALT_GP_SMI_EN2 0x5c
718#define ALT_GP_SMI_STS2 0x5e
719
720/* Lynxpoint LP */
721#define LP_GPE0_STS_1 0x80 /* GPIO 0-31 */
722#define LP_GPE0_STS_2 0x84 /* GPIO 32-63 */
723#define LP_GPE0_STS_3 0x88 /* GPIO 64-94 */
724#define LP_GPE0_STS_4 0x8c /* Standard GPE */
725#define LP_GPE0_EN_1 0x90
726#define LP_GPE0_EN_2 0x94
727#define LP_GPE0_EN_3 0x98
728#define LP_GPE0_EN_4 0x9c
Aaron Durbin76c37002012-10-30 09:03:43 -0500729
730/*
731 * SPI Opcode Menu setup for SPIBAR lockdown
732 * should support most common flash chips.
733 */
734
735#define SPIBAR_OFFSET 0x3800
736#define SPIBAR8(x) RCBA8(x + SPIBAR_OFFSET)
737#define SPIBAR16(x) RCBA16(x + SPIBAR_OFFSET)
738#define SPIBAR32(x) RCBA32(x + SPIBAR_OFFSET)
739
740/* Reigsters within the SPIBAR */
741#define SSFC 0x91
742#define FDOC 0xb0
743#define FDOD 0xb4
744
745#define SPI_OPMENU_0 0x01 /* WRSR: Write Status Register */
746#define SPI_OPTYPE_0 0x01 /* Write, no address */
747
748#define SPI_OPMENU_1 0x02 /* BYPR: Byte Program */
749#define SPI_OPTYPE_1 0x03 /* Write, address required */
750
751#define SPI_OPMENU_2 0x03 /* READ: Read Data */
752#define SPI_OPTYPE_2 0x02 /* Read, address required */
753
754#define SPI_OPMENU_3 0x05 /* RDSR: Read Status Register */
755#define SPI_OPTYPE_3 0x00 /* Read, no address */
756
757#define SPI_OPMENU_4 0x20 /* SE20: Sector Erase 0x20 */
758#define SPI_OPTYPE_4 0x03 /* Write, address required */
759
760#define SPI_OPMENU_5 0x9f /* RDID: Read ID */
761#define SPI_OPTYPE_5 0x00 /* Read, no address */
762
763#define SPI_OPMENU_6 0xd8 /* BED8: Block Erase 0xd8 */
764#define SPI_OPTYPE_6 0x03 /* Write, address required */
765
766#define SPI_OPMENU_7 0x0b /* FAST: Fast Read */
767#define SPI_OPTYPE_7 0x02 /* Read, address required */
768
769#define SPI_OPMENU_UPPER ((SPI_OPMENU_7 << 24) | (SPI_OPMENU_6 << 16) | \
770 (SPI_OPMENU_5 << 8) | SPI_OPMENU_4)
771#define SPI_OPMENU_LOWER ((SPI_OPMENU_3 << 24) | (SPI_OPMENU_2 << 16) | \
772 (SPI_OPMENU_1 << 8) | SPI_OPMENU_0)
773
774#define SPI_OPTYPE ((SPI_OPTYPE_7 << 14) | (SPI_OPTYPE_6 << 12) | \
775 (SPI_OPTYPE_5 << 10) | (SPI_OPTYPE_4 << 8) | \
776 (SPI_OPTYPE_3 << 6) | (SPI_OPTYPE_2 << 4) | \
777 (SPI_OPTYPE_1 << 2) | (SPI_OPTYPE_0))
778
779#define SPI_OPPREFIX ((0x50 << 8) | 0x06) /* EWSR and WREN */
780
781#define SPIBAR_HSFS 0x3804 /* SPI hardware sequence status */
782#define SPIBAR_HSFS_SCIP (1 << 5) /* SPI Cycle In Progress */
783#define SPIBAR_HSFS_AEL (1 << 2) /* SPI Access Error Log */
784#define SPIBAR_HSFS_FCERR (1 << 1) /* SPI Flash Cycle Error */
785#define SPIBAR_HSFS_FDONE (1 << 0) /* SPI Flash Cycle Done */
786#define SPIBAR_HSFC 0x3806 /* SPI hardware sequence control */
787#define SPIBAR_HSFC_BYTE_COUNT(c) (((c - 1) & 0x3f) << 8)
788#define SPIBAR_HSFC_CYCLE_READ (0 << 1) /* Read cycle */
789#define SPIBAR_HSFC_CYCLE_WRITE (2 << 1) /* Write cycle */
790#define SPIBAR_HSFC_CYCLE_ERASE (3 << 1) /* Erase cycle */
791#define SPIBAR_HSFC_GO (1 << 0) /* GO: start SPI transaction */
792#define SPIBAR_FADDR 0x3808 /* SPI flash address */
793#define SPIBAR_FDATA(n) (0x3810 + (4 * n)) /* SPI flash data */
794
795#endif /* __ACPI__ */
Shawn Nematbakhshccb12fb2013-07-03 17:55:38 -0700796#endif /* SOUTHBRIDGE_INTEL_LYNXPOINT_PCH_H */