blob: f27ae90eab92846e0d9c537230eae3f79414cfc2 [file] [log] [blame]
Aaron Durbin76c37002012-10-30 09:03:43 -05001/*
2 * This file is part of the coreboot project.
3 *
4 * Copyright (C) 2008-2009 coresystems GmbH
5 * Copyright (C) 2012 The Chromium OS Authors. All rights reserved.
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; version 2 of the License.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
15 *
16 * You should have received a copy of the GNU General Public License
17 * along with this program; if not, write to the Free Software
18 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
19 */
20
21#ifndef SOUTHBRIDGE_INTEL_LYNXPOINT_PCH_H
22#define SOUTHBRIDGE_INTEL_LYNXPOINT_PCH_H
23
24
25/*
26 * Lynx Point PCH PCI Devices:
27 *
28 * Bus 0:Device 31:Function 0 LPC Controller1
29 * Bus 0:Device 31:Function 2 SATA Controller #1
30 * Bus 0:Device 31:Function 3 SMBus Controller
31 * Bus 0:Device 31:Function 5 SATA Controller #22
32 * Bus 0:Device 31:Function 6 Thermal Subsystem
33 * Bus 0:Device 29:Function 03 USB EHCI Controller #1
34 * Bus 0:Device 26:Function 03 USB EHCI Controller #2
35 * Bus 0:Device 28:Function 0 PCI Express* Port 1
36 * Bus 0:Device 28:Function 1 PCI Express Port 2
37 * Bus 0:Device 28:Function 2 PCI Express Port 3
38 * Bus 0:Device 28:Function 3 PCI Express Port 4
39 * Bus 0:Device 28:Function 4 PCI Express Port 5
40 * Bus 0:Device 28:Function 5 PCI Express Port 6
41 * Bus 0:Device 28:Function 6 PCI Express Port 7
42 * Bus 0:Device 28:Function 7 PCI Express Port 8
43 * Bus 0:Device 27:Function 0 IntelĀ® High Definition Audio Controller
44 * Bus 0:Device 25:Function 0 Gigabit Ethernet Controller
45 * Bus 0:Device 22:Function 0 IntelĀ® Management Engine Interface #1
46 * Bus 0:Device 22:Function 1 Intel Management Engine Interface #2
47 * Bus 0:Device 22:Function 2 IDE-R
48 * Bus 0:Device 22:Function 3 KT
49 * Bus 0:Device 20:Function 0 xHCI Controller
50*/
51
52/* PCH types */
53
54/* PCH stepping values for LPC device */
55
56/*
57 * It does not matter where we put the SMBus I/O base, as long as we
58 * keep it consistent and don't interfere with other devices. Stage2
59 * will relocate this anyways.
60 * Our solution is to have SMB initialization move the I/O to SMBUS_IO_BASE
61 * again. But handling static BARs is a generic problem that should be
62 * solved in the device allocator.
63 */
64#define SMBUS_IO_BASE 0x0400
65#define SMBUS_SLAVE_ADDR 0x24
Aaron Durbin76c37002012-10-30 09:03:43 -050066#define DEFAULT_PMBASE 0x0500
67
Duncan Laurie045f1532012-12-17 11:29:10 -080068#if CONFIG_INTEL_LYNXPOINT_LP
69#define DEFAULT_GPIOBASE 0x1000
70#define DEFAULT_GPIOSIZE 0x400
71#else
72#define DEFAULT_GPIOBASE 0x480
73#define DEFAULT_GPIOSIZE 0x80
74#endif
75
Aaron Durbin76c37002012-10-30 09:03:43 -050076#define HPET_ADDR 0xfed00000
77#define DEFAULT_RCBA 0xfed1c000
78
79#ifndef __ACPI__
80#define DEBUG_PERIODIC_SMIS 0
81
82#if defined (__SMM__) && !defined(__ASSEMBLER__)
83void intel_pch_finalize_smm(void);
84#endif
85
86#if !defined(__ASSEMBLER__) && !defined(__ROMCC__)
87#if !defined(__PRE_RAM__) && !defined(__SMM__)
88#include <device/device.h>
89#include <arch/acpi.h>
90#include "chip.h"
91int pch_silicon_revision(void);
92int pch_silicon_type(void);
93int pch_silicon_supported(int type, int rev);
94void pch_enable(device_t dev);
95void pch_iobp_update(u32 address, u32 andvalue, u32 orvalue);
96#if CONFIG_ELOG
97void pch_log_state(void);
98#endif
99void acpi_create_intel_hpet(acpi_hpet_t * hpet);
100#else
101void enable_smbus(void);
102void enable_usb_bar(void);
103int smbus_read_byte(unsigned device, unsigned address);
104int early_spi_read(u32 offset, u32 size, u8 *buffer);
Aaron Durbin239c2e82012-12-19 11:31:17 -0600105
106/* State Machine configuration. */
107#define RCBA_REG_SIZE_MASK 0x8000
108#define RCBA_REG_SIZE_16 0x8000
109#define RCBA_REG_SIZE_32 0x0000
110#define RCBA_COMMAND_MASK 0x000f
111#define RCBA_COMMAND_SET 0x0001
112#define RCBA_COMMAND_READ 0x0002
113#define RCBA_COMMAND_RMW 0x0003
114#define RCBA_COMMAND_END 0x0007
115
116#define RCBA_ENCODE_COMMAND(command_, reg_, mask_, or_value_) \
117 { .command = command_, \
118 .reg = reg_, \
119 .mask = mask_, \
120 .or_value = or_value_ \
121 }
122#define RCBA_SET_REG_32(reg_, value_) \
123 RCBA_ENCODE_COMMAND(RCBA_REG_SIZE_32|RCBA_COMMAND_SET, reg_, 0, value_)
124#define RCBA_READ_REG_32(reg_) \
125 RCBA_ENCODE_COMMAND(RCBA_REG_SIZE_32|RCBA_COMMAND_READ, reg_, 0, 0)
126#define RCBA_RMW_REG_32(reg_, mask_, or_) \
127 RCBA_ENCODE_COMMAND(RCBA_REG_SIZE_32|RCBA_COMMAND_RMW, reg_, mask_, or_)
128#define RCBA_SET_REG_16(reg_, value_) \
129 RCBA_ENCODE_COMMAND(RCBA_REG_SIZE_16|RCBA_COMMAND_SET, reg_, 0, value_)
130#define RCBA_READ_REG_16(reg_) \
131 RCBA_ENCODE_COMMAND(RCBA_REG_SIZE_16|RCBA_COMMAND_READ, reg_, 0, 0)
132#define RCBA_RMW_REG_16(reg_, mask_, or_) \
133 RCBA_ENCODE_COMMAND(RCBA_REG_SIZE_16|RCBA_COMMAND_RMW, reg_, mask_, or_)
134#define RCBA_END_CONFIG \
135 RCBA_ENCODE_COMMAND(RCBA_COMMAND_END, 0, 0, 0)
136
137struct rcba_config_instruction
138{
139 u16 command;
140 u16 reg;
141 u32 mask;
142 u32 or_value;
143};
144
145int early_pch_init(const void *gpio_map,
146 const struct rcba_config_instruction *rcba_config);
Aaron Durbin76c37002012-10-30 09:03:43 -0500147#endif
Duncan Laurie045f1532012-12-17 11:29:10 -0800148/*
149 * get GPIO pin value
150 */
151int get_gpio(int gpio_num);
152/*
153 * get a number comprised of multiple GPIO values. gpio_num_array points to
154 * the array of gpio pin numbers to scan, terminated by -1.
155 */
156unsigned get_gpios(const int *gpio_num_array);
Aaron Durbin76c37002012-10-30 09:03:43 -0500157#endif
158
159#define MAINBOARD_POWER_OFF 0
160#define MAINBOARD_POWER_ON 1
161#define MAINBOARD_POWER_KEEP 2
162
163#ifndef CONFIG_MAINBOARD_POWER_ON_AFTER_POWER_FAIL
164#define CONFIG_MAINBOARD_POWER_ON_AFTER_POWER_FAIL MAINBOARD_POWER_ON
165#endif
166
167/* PCI Configuration Space (D30:F0): PCI2PCI */
168#define PSTS 0x06
169#define SMLT 0x1b
170#define SECSTS 0x1e
171#define INTR 0x3c
172#define BCTRL 0x3e
173#define SBR (1 << 6)
174#define SEE (1 << 1)
175#define PERE (1 << 0)
176
177#define PCH_EHCI1_DEV PCI_DEV(0, 0x1d, 0)
178#define PCH_EHCI2_DEV PCI_DEV(0, 0x1a, 0)
179#define PCH_ME_DEV PCI_DEV(0, 0x16, 0)
180#define PCH_PCIE_DEV_SLOT 28
181
182/* PCI Configuration Space (D31:F0): LPC */
183#define PCH_LPC_DEV PCI_DEV(0, 0x1f, 0)
184#define SERIRQ_CNTL 0x64
185
186#define GEN_PMCON_1 0xa0
187#define GEN_PMCON_2 0xa2
188#define GEN_PMCON_3 0xa4
Aaron Durbinb9ea8b32012-11-02 09:10:30 -0500189#define PMIR 0xac
190#define PMIR_CF9LOCK (1 << 31)
191#define PMIR_CF9GR (1 << 20)
Aaron Durbin76c37002012-10-30 09:03:43 -0500192
193/* GEN_PMCON_3 bits */
194#define RTC_BATTERY_DEAD (1 << 2)
195#define RTC_POWER_FAILED (1 << 1)
196#define SLEEP_AFTER_POWER_FAIL (1 << 0)
197
198#define PMBASE 0x40
199#define ACPI_CNTL 0x44
200#define BIOS_CNTL 0xDC
201#define GPIO_BASE 0x48 /* LPC GPIO Base Address Register */
202#define GPIO_CNTL 0x4C /* LPC GPIO Control Register */
203#define GPIO_ROUT 0xb8
204
205#define PIRQA_ROUT 0x60
206#define PIRQB_ROUT 0x61
207#define PIRQC_ROUT 0x62
208#define PIRQD_ROUT 0x63
209#define PIRQE_ROUT 0x68
210#define PIRQF_ROUT 0x69
211#define PIRQG_ROUT 0x6A
212#define PIRQH_ROUT 0x6B
213
214#define LPC_IO_DEC 0x80 /* IO Decode Ranges Register */
215#define LPC_EN 0x82 /* LPC IF Enables Register */
216#define CNF2_LPC_EN (1 << 13) /* 0x4e/0x4f */
217#define CNF1_LPC_EN (1 << 12) /* 0x2e/0x2f */
218#define MC_LPC_EN (1 << 11) /* 0x62/0x66 */
219#define KBC_LPC_EN (1 << 10) /* 0x60/0x64 */
220#define GAMEH_LPC_EN (1 << 9) /* 0x208/0x20f */
221#define GAMEL_LPC_EN (1 << 8) /* 0x200/0x207 */
222#define FDD_LPC_EN (1 << 3) /* LPC_IO_DEC[12] */
223#define LPT_LPC_EN (1 << 2) /* LPC_IO_DEC[9:8] */
224#define COMB_LPC_EN (1 << 1) /* LPC_IO_DEC[6:4] */
225#define COMA_LPC_EN (1 << 0) /* LPC_IO_DEC[2:0] */
226#define LPC_GEN1_DEC 0x84 /* LPC IF Generic Decode Range 1 */
227#define LPC_GEN2_DEC 0x88 /* LPC IF Generic Decode Range 2 */
228#define LPC_GEN3_DEC 0x8c /* LPC IF Generic Decode Range 3 */
229#define LPC_GEN4_DEC 0x90 /* LPC IF Generic Decode Range 4 */
Aaron Durbin6f561af2012-12-19 14:38:01 -0600230#define LGMR 0x98 /* LPC Generic Memory Range */
Aaron Durbin76c37002012-10-30 09:03:43 -0500231
232/* PCI Configuration Space (D31:F1): IDE */
233#define PCH_IDE_DEV PCI_DEV(0, 0x1f, 1)
234#define PCH_SATA_DEV PCI_DEV(0, 0x1f, 2)
235#define PCH_SATA2_DEV PCI_DEV(0, 0x1f, 5)
236#define INTR_LN 0x3c
237#define IDE_TIM_PRI 0x40 /* IDE timings, primary */
238#define IDE_DECODE_ENABLE (1 << 15)
239#define IDE_SITRE (1 << 14)
240#define IDE_ISP_5_CLOCKS (0 << 12)
241#define IDE_ISP_4_CLOCKS (1 << 12)
242#define IDE_ISP_3_CLOCKS (2 << 12)
243#define IDE_RCT_4_CLOCKS (0 << 8)
244#define IDE_RCT_3_CLOCKS (1 << 8)
245#define IDE_RCT_2_CLOCKS (2 << 8)
246#define IDE_RCT_1_CLOCKS (3 << 8)
247#define IDE_DTE1 (1 << 7)
248#define IDE_PPE1 (1 << 6)
249#define IDE_IE1 (1 << 5)
250#define IDE_TIME1 (1 << 4)
251#define IDE_DTE0 (1 << 3)
252#define IDE_PPE0 (1 << 2)
253#define IDE_IE0 (1 << 1)
254#define IDE_TIME0 (1 << 0)
255#define IDE_TIM_SEC 0x42 /* IDE timings, secondary */
256
257#define IDE_SDMA_CNT 0x48 /* Synchronous DMA control */
258#define IDE_SSDE1 (1 << 3)
259#define IDE_SSDE0 (1 << 2)
260#define IDE_PSDE1 (1 << 1)
261#define IDE_PSDE0 (1 << 0)
262
263#define IDE_SDMA_TIM 0x4a
264
265#define IDE_CONFIG 0x54 /* IDE I/O Configuration Register */
266#define SIG_MODE_SEC_NORMAL (0 << 18)
267#define SIG_MODE_SEC_TRISTATE (1 << 18)
268#define SIG_MODE_SEC_DRIVELOW (2 << 18)
269#define SIG_MODE_PRI_NORMAL (0 << 16)
270#define SIG_MODE_PRI_TRISTATE (1 << 16)
271#define SIG_MODE_PRI_DRIVELOW (2 << 16)
272#define FAST_SCB1 (1 << 15)
273#define FAST_SCB0 (1 << 14)
274#define FAST_PCB1 (1 << 13)
275#define FAST_PCB0 (1 << 12)
276#define SCB1 (1 << 3)
277#define SCB0 (1 << 2)
278#define PCB1 (1 << 1)
279#define PCB0 (1 << 0)
280
281#define SATA_SIRI 0xa0 /* SATA Indexed Register Index */
282#define SATA_SIRD 0xa4 /* SATA Indexed Register Data */
283#define SATA_SP 0xd0 /* Scratchpad */
284
285/* SATA IOBP Registers */
286#define SATA_IOBP_SP0G3IR 0xea000151
287#define SATA_IOBP_SP1G3IR 0xea000051
288
Duncan Laurie71346c02013-01-10 13:20:40 -0800289/* Serial IO IOBP Registers */
290#define SIO_IOBP_PORTCTRL0 0xcb000000 /* SDIO D23:F0 */
291#define SIO_IOBP_PORTCTRL0_ACPI_IRQ_EN (1 << 5)
292#define SIO_IOBP_PORTCTRL0_PCI_CONF_DIS (1 << 4)
293#define SIO_IOBP_PORTCTRL1 0xcb000014 /* SDIO D23:F0 */
294#define SIO_IOBP_PORTCTRL1_SNOOP_SELECT(x) (((x) & 3) << 13)
295#define SIO_IOBP_GPIODF 0xcb000154
296#define SIO_IOBP_GPIODF_SDIO_IDLE_DET_EN (1 << 4)
297#define SIO_IOBP_GPIODF_DMA_IDLE_DET_EN (1 << 3)
298#define SIO_IOBP_GPIODF_UART_IDLE_DET_EN (1 << 2)
299#define SIO_IOBP_GPIODF_I2C_IDLE_DET_EN (1 << 1)
300#define SIO_IOBP_GPIODF_SPI_IDLE_DET_EN (1 << 0)
301#define SIO_IOBP_PORTCTRL2 0xcb000240 /* DMA D21:F0 */
302#define SIO_IOBP_PORTCTRL3 0xcb000248 /* I2C0 D21:F1 */
303#define SIO_IOBP_PORTCTRL4 0xcb000250 /* I2C1 D21:F2 */
304#define SIO_IOBP_PORTCTRL5 0xcb000258 /* SPI0 D21:F3 */
305#define SIO_IOBP_PORTCTRL6 0xcb000260 /* SPI1 D21:F4 */
306#define SIO_IOBP_PORTCTRL7 0xcb000268 /* UART0 D21:F5 */
307#define SIO_IOBP_PORTCTRL8 0xcb000270 /* UART1 D21:F6 */
308/* PORTCTRL 2-8 have the same layout */
309#define SIO_IOBP_PORTCTRL_ACPI_IRQ_EN (1 << 21)
310#define SIO_IOBP_PORTCTRL_PCI_CONF_DIS (1 << 20)
311#define SIO_IOBP_PORTCTRL_SNOOP_SELECT(x) (((x) & 3) << 18)
312#define SIO_IOBP_PORTCTRL_INT_PIN(x) (((x) & 0xf) << 2)
313#define SIO_IOBP_FUNCDIS0 0xce00aa07 /* DMA D21:F0 */
314#define SIO_IOBP_FUNCDIS1 0xce00aa47 /* I2C0 D21:F1 */
315#define SIO_IOBP_FUNCDIS2 0xce00aa87 /* I2C1 D21:F2 */
316#define SIO_IOBP_FUNCDIS3 0xce00aac7 /* SPI0 D21:F3 */
317#define SIO_IOBP_FUNCDIS4 0xce00ab07 /* SPI1 D21:F4 */
318#define SIO_IOBP_FUNCDIS5 0xce00ab47 /* UART0 D21:F5 */
319#define SIO_IOBP_FUNCDIS6 0xce00ab87 /* UART1 D21:F6 */
320#define SIO_IOBP_FUNCDIS7 0xce00ae07 /* SDIO D23:F0 */
321#define SIO_IOBP_FUNCDIS_DIS (1 << 8)
322
Aaron Durbin76c37002012-10-30 09:03:43 -0500323/* PCI Configuration Space (D31:F3): SMBus */
324#define PCH_SMBUS_DEV PCI_DEV(0, 0x1f, 3)
325#define SMB_BASE 0x20
326#define HOSTC 0x40
327#define SMB_RCV_SLVA 0x09
328
329/* HOSTC bits */
330#define I2C_EN (1 << 2)
331#define SMB_SMI_EN (1 << 1)
332#define HST_EN (1 << 0)
333
334/* SMBus I/O bits. */
335#define SMBHSTSTAT 0x0
336#define SMBHSTCTL 0x2
337#define SMBHSTCMD 0x3
338#define SMBXMITADD 0x4
339#define SMBHSTDAT0 0x5
340#define SMBHSTDAT1 0x6
341#define SMBBLKDAT 0x7
342#define SMBTRNSADD 0x9
343#define SMBSLVDATA 0xa
344#define SMLINK_PIN_CTL 0xe
345#define SMBUS_PIN_CTL 0xf
346
347#define SMBUS_TIMEOUT (10 * 1000 * 100)
348
349
350/* Southbridge IO BARs */
351
352#define GPIOBASE 0x48
353
354#define PMBASE 0x40
355
356/* Root Complex Register Block */
357#define RCBA 0xf0
358
359#define RCBA8(x) *((volatile u8 *)(DEFAULT_RCBA + x))
360#define RCBA16(x) *((volatile u16 *)(DEFAULT_RCBA + x))
361#define RCBA32(x) *((volatile u32 *)(DEFAULT_RCBA + x))
362
363#define RCBA_AND_OR(bits, x, and, or) \
364 RCBA##bits(x) = ((RCBA##bits(x) & (and)) | (or))
365#define RCBA8_AND_OR(x, and, or) RCBA_AND_OR(8, x, and, or)
366#define RCBA16_AND_OR(x, and, or) RCBA_AND_OR(16, x, and, or)
367#define RCBA32_AND_OR(x, and, or) RCBA_AND_OR(32, x, and, or)
368#define RCBA32_OR(x, or) RCBA_AND_OR(32, x, ~0UL, or)
369
370#define VCH 0x0000 /* 32bit */
371#define VCAP1 0x0004 /* 32bit */
372#define VCAP2 0x0008 /* 32bit */
373#define PVC 0x000c /* 16bit */
374#define PVS 0x000e /* 16bit */
375
376#define V0CAP 0x0010 /* 32bit */
377#define V0CTL 0x0014 /* 32bit */
378#define V0STS 0x001a /* 16bit */
379
380#define V1CAP 0x001c /* 32bit */
381#define V1CTL 0x0020 /* 32bit */
382#define V1STS 0x0026 /* 16bit */
383
384#define RCTCL 0x0100 /* 32bit */
385#define ESD 0x0104 /* 32bit */
386#define ULD 0x0110 /* 32bit */
387#define ULBA 0x0118 /* 64bit */
388
389#define RP1D 0x0120 /* 32bit */
390#define RP1BA 0x0128 /* 64bit */
391#define RP2D 0x0130 /* 32bit */
392#define RP2BA 0x0138 /* 64bit */
393#define RP3D 0x0140 /* 32bit */
394#define RP3BA 0x0148 /* 64bit */
395#define RP4D 0x0150 /* 32bit */
396#define RP4BA 0x0158 /* 64bit */
397#define HDD 0x0160 /* 32bit */
398#define HDBA 0x0168 /* 64bit */
399#define RP5D 0x0170 /* 32bit */
400#define RP5BA 0x0178 /* 64bit */
401#define RP6D 0x0180 /* 32bit */
402#define RP6BA 0x0188 /* 64bit */
403
404#define RPFN 0x0404 /* 32bit */
405
406/* Root Port configuratinon space hide */
407#define RPFN_HIDE(port) (1 << (((port) * 4) + 3))
408/* Get the function number assigned to a Root Port */
409#define RPFN_FNGET(reg,port) (((reg) >> ((port) * 4)) & 7)
410/* Set the function number for a Root Port */
411#define RPFN_FNSET(port,func) (((func) & 7) << ((port) * 4))
412/* Root Port function number mask */
413#define RPFN_FNMASK(port) (7 << ((port) * 4))
414
415#define TRSR 0x1e00 /* 8bit */
416#define TRCR 0x1e10 /* 64bit */
417#define TWDR 0x1e18 /* 64bit */
418
419#define IOTR0 0x1e80 /* 64bit */
420#define IOTR1 0x1e88 /* 64bit */
421#define IOTR2 0x1e90 /* 64bit */
422#define IOTR3 0x1e98 /* 64bit */
423
424#define TCTL 0x3000 /* 8bit */
425
426#define NOINT 0
427#define INTA 1
428#define INTB 2
429#define INTC 3
430#define INTD 4
431
432#define DIR_IDR 12 /* Interrupt D Pin Offset */
433#define DIR_ICR 8 /* Interrupt C Pin Offset */
434#define DIR_IBR 4 /* Interrupt B Pin Offset */
435#define DIR_IAR 0 /* Interrupt A Pin Offset */
436
437#define PIRQA 0
438#define PIRQB 1
439#define PIRQC 2
440#define PIRQD 3
441#define PIRQE 4
442#define PIRQF 5
443#define PIRQG 6
444#define PIRQH 7
445
446/* IO Buffer Programming */
447#define IOBPIRI 0x2330
448#define IOBPD 0x2334
449#define IOBPS 0x2338
Duncan Laurie7302d1e2013-01-10 13:19:23 -0800450#define IOBPS_READY 0x0001
451#define IOBPS_TX_MASK 0x0006
452#define IOBPS_MASK 0xff00
453#define IOBPS_READ 0x0600
454#define IOBPS_WRITE 0x0700
455#define IOBPU 0x233a
456#define IOBPU_MAGIC 0xf000
Aaron Durbin76c37002012-10-30 09:03:43 -0500457
458#define D31IP 0x3100 /* 32bit */
459#define D31IP_TTIP 24 /* Thermal Throttle Pin */
460#define D31IP_SIP2 20 /* SATA Pin 2 */
461#define D31IP_SMIP 12 /* SMBUS Pin */
462#define D31IP_SIP 8 /* SATA Pin */
463#define D30IP 0x3104 /* 32bit */
464#define D30IP_PIP 0 /* PCI Bridge Pin */
465#define D29IP 0x3108 /* 32bit */
466#define D29IP_E1P 0 /* EHCI #1 Pin */
467#define D28IP 0x310c /* 32bit */
468#define D28IP_P8IP 28 /* PCI Express Port 8 */
469#define D28IP_P7IP 24 /* PCI Express Port 7 */
470#define D28IP_P6IP 20 /* PCI Express Port 6 */
471#define D28IP_P5IP 16 /* PCI Express Port 5 */
472#define D28IP_P4IP 12 /* PCI Express Port 4 */
473#define D28IP_P3IP 8 /* PCI Express Port 3 */
474#define D28IP_P2IP 4 /* PCI Express Port 2 */
475#define D28IP_P1IP 0 /* PCI Express Port 1 */
476#define D27IP 0x3110 /* 32bit */
477#define D27IP_ZIP 0 /* HD Audio Pin */
478#define D26IP 0x3114 /* 32bit */
479#define D26IP_E2P 0 /* EHCI #2 Pin */
480#define D25IP 0x3118 /* 32bit */
481#define D25IP_LIP 0 /* GbE LAN Pin */
482#define D22IP 0x3124 /* 32bit */
483#define D22IP_KTIP 12 /* KT Pin */
484#define D22IP_IDERIP 8 /* IDE-R Pin */
485#define D22IP_MEI2IP 4 /* MEI #2 Pin */
486#define D22IP_MEI1IP 0 /* MEI #1 Pin */
Duncan Laurie26e7dd72012-12-19 09:12:31 -0800487#define D20IP 0x3128 /* 32bit */
488#define D20IP_XHCI 0 /* XHCI Pin */
Aaron Durbin76c37002012-10-30 09:03:43 -0500489#define D31IR 0x3140 /* 16bit */
490#define D30IR 0x3142 /* 16bit */
491#define D29IR 0x3144 /* 16bit */
492#define D28IR 0x3146 /* 16bit */
493#define D27IR 0x3148 /* 16bit */
494#define D26IR 0x314c /* 16bit */
495#define D25IR 0x3150 /* 16bit */
Duncan Laurie26e7dd72012-12-19 09:12:31 -0800496#define D23IR 0x3158 /* 16bit */
Aaron Durbin76c37002012-10-30 09:03:43 -0500497#define D22IR 0x315c /* 16bit */
Duncan Laurie26e7dd72012-12-19 09:12:31 -0800498#define D20IR 0x3160 /* 16bit */
499#define D21IR 0x3164 /* 16bit */
500#define D19IR 0x3168 /* 16bit */
Aaron Durbin76c37002012-10-30 09:03:43 -0500501#define OIC 0x31fe /* 16bit */
502#define SOFT_RESET_CTRL 0x38f4
503#define SOFT_RESET_DATA 0x38f8
504
Aaron Durbin239c2e82012-12-19 11:31:17 -0600505#define DIR_ROUTE(a,b,c,d) \
506 (((d) << DIR_IDR) | ((c) << DIR_ICR) | \
507 ((b) << DIR_IBR) | ((a) << DIR_IAR))
Aaron Durbin76c37002012-10-30 09:03:43 -0500508
509#define RC 0x3400 /* 32bit */
510#define HPTC 0x3404 /* 32bit */
511#define GCS 0x3410 /* 32bit */
512#define BUC 0x3414 /* 32bit */
513#define PCH_DISABLE_GBE (1 << 5)
514#define FD 0x3418 /* 32bit */
515#define DISPBDF 0x3424 /* 16bit */
516#define FD2 0x3428 /* 32bit */
517#define CG 0x341c /* 32bit */
518
519/* Function Disable 1 RCBA 0x3418 */
Duncan Laurie26e7dd72012-12-19 09:12:31 -0800520#define PCH_DISABLE_ALWAYS (1 << 0)
521#define PCH_DISABLE_ADSPD (1 << 1)
Aaron Durbin76c37002012-10-30 09:03:43 -0500522#define PCH_DISABLE_SATA1 (1 << 2)
523#define PCH_DISABLE_SMBUS (1 << 3)
524#define PCH_DISABLE_HD_AUDIO (1 << 4)
525#define PCH_DISABLE_EHCI2 (1 << 13)
526#define PCH_DISABLE_LPC (1 << 14)
527#define PCH_DISABLE_EHCI1 (1 << 15)
528#define PCH_DISABLE_PCIE(x) (1 << (16 + x))
529#define PCH_DISABLE_THERMAL (1 << 24)
530#define PCH_DISABLE_SATA2 (1 << 25)
Duncan Laurie26e7dd72012-12-19 09:12:31 -0800531#define PCH_DISABLE_XHCI (1 << 27)
Aaron Durbin76c37002012-10-30 09:03:43 -0500532
533/* Function Disable 2 RCBA 0x3428 */
534#define PCH_DISABLE_KT (1 << 4)
535#define PCH_DISABLE_IDER (1 << 3)
536#define PCH_DISABLE_MEI2 (1 << 2)
537#define PCH_DISABLE_MEI1 (1 << 1)
538#define PCH_ENABLE_DBDF (1 << 0)
539
Aaron Durbin76c37002012-10-30 09:03:43 -0500540/* ICH7 PMBASE */
541#define PM1_STS 0x00
542#define WAK_STS (1 << 15)
543#define PCIEXPWAK_STS (1 << 14)
544#define PRBTNOR_STS (1 << 11)
545#define RTC_STS (1 << 10)
546#define PWRBTN_STS (1 << 8)
547#define GBL_STS (1 << 5)
548#define BM_STS (1 << 4)
549#define TMROF_STS (1 << 0)
550#define PM1_EN 0x02
551#define PCIEXPWAK_DIS (1 << 14)
552#define RTC_EN (1 << 10)
553#define PWRBTN_EN (1 << 8)
554#define GBL_EN (1 << 5)
555#define TMROF_EN (1 << 0)
556#define PM1_CNT 0x04
557#define SLP_EN (1 << 13)
558#define SLP_TYP (7 << 10)
559#define SLP_TYP_S0 0
560#define SLP_TYP_S1 1
561#define SLP_TYP_S3 5
562#define SLP_TYP_S4 6
563#define SLP_TYP_S5 7
564#define GBL_RLS (1 << 2)
565#define BM_RLD (1 << 1)
566#define SCI_EN (1 << 0)
567#define PM1_TMR 0x08
568#define PROC_CNT 0x10
569#define LV2 0x14
570#define LV3 0x15
571#define LV4 0x16
572#define PM2_CNT 0x50 // mobile only
573#define GPE0_STS 0x20
574#define PME_B0_STS (1 << 13)
575#define PME_STS (1 << 11)
576#define BATLOW_STS (1 << 10)
577#define PCI_EXP_STS (1 << 9)
578#define RI_STS (1 << 8)
579#define SMB_WAK_STS (1 << 7)
580#define TCOSCI_STS (1 << 6)
581#define SWGPE_STS (1 << 2)
582#define HOT_PLUG_STS (1 << 1)
583#define GPE0_EN 0x28
584#define PME_B0_EN (1 << 13)
585#define PME_EN (1 << 11)
586#define TCOSCI_EN (1 << 6)
587#define SMI_EN 0x30
588#define INTEL_USB2_EN (1 << 18) // Intel-Specific USB2 SMI logic
589#define LEGACY_USB2_EN (1 << 17) // Legacy USB2 SMI logic
590#define PERIODIC_EN (1 << 14) // SMI on PERIODIC_STS in SMI_STS
591#define TCO_EN (1 << 13) // Enable TCO Logic (BIOSWE et al)
592#define MCSMI_EN (1 << 11) // Trap microcontroller range access
593#define BIOS_RLS (1 << 7) // asserts SCI on bit set
594#define SWSMI_TMR_EN (1 << 6) // start software smi timer on bit set
595#define APMC_EN (1 << 5) // Writes to APM_CNT cause SMI#
596#define SLP_SMI_EN (1 << 4) // Write to SLP_EN in PM1_CNT asserts SMI#
597#define LEGACY_USB_EN (1 << 3) // Legacy USB circuit SMI logic
598#define BIOS_EN (1 << 2) // Assert SMI# on setting GBL_RLS bit
599#define EOS (1 << 1) // End of SMI (deassert SMI#)
600#define GBL_SMI_EN (1 << 0) // SMI# generation at all?
601#define SMI_STS 0x34
602#define ALT_GP_SMI_EN 0x38
603#define ALT_GP_SMI_STS 0x3a
604#define GPE_CNTL 0x42
605#define DEVACT_STS 0x44
606#define SS_CNT 0x50
607#define C3_RES 0x54
608#define TCO1_STS 0x64
609#define DMISCI_STS (1 << 9)
610#define TCO2_STS 0x66
611
612/*
613 * SPI Opcode Menu setup for SPIBAR lockdown
614 * should support most common flash chips.
615 */
616
617#define SPIBAR_OFFSET 0x3800
618#define SPIBAR8(x) RCBA8(x + SPIBAR_OFFSET)
619#define SPIBAR16(x) RCBA16(x + SPIBAR_OFFSET)
620#define SPIBAR32(x) RCBA32(x + SPIBAR_OFFSET)
621
622/* Reigsters within the SPIBAR */
623#define SSFC 0x91
624#define FDOC 0xb0
625#define FDOD 0xb4
626
627#define SPI_OPMENU_0 0x01 /* WRSR: Write Status Register */
628#define SPI_OPTYPE_0 0x01 /* Write, no address */
629
630#define SPI_OPMENU_1 0x02 /* BYPR: Byte Program */
631#define SPI_OPTYPE_1 0x03 /* Write, address required */
632
633#define SPI_OPMENU_2 0x03 /* READ: Read Data */
634#define SPI_OPTYPE_2 0x02 /* Read, address required */
635
636#define SPI_OPMENU_3 0x05 /* RDSR: Read Status Register */
637#define SPI_OPTYPE_3 0x00 /* Read, no address */
638
639#define SPI_OPMENU_4 0x20 /* SE20: Sector Erase 0x20 */
640#define SPI_OPTYPE_4 0x03 /* Write, address required */
641
642#define SPI_OPMENU_5 0x9f /* RDID: Read ID */
643#define SPI_OPTYPE_5 0x00 /* Read, no address */
644
645#define SPI_OPMENU_6 0xd8 /* BED8: Block Erase 0xd8 */
646#define SPI_OPTYPE_6 0x03 /* Write, address required */
647
648#define SPI_OPMENU_7 0x0b /* FAST: Fast Read */
649#define SPI_OPTYPE_7 0x02 /* Read, address required */
650
651#define SPI_OPMENU_UPPER ((SPI_OPMENU_7 << 24) | (SPI_OPMENU_6 << 16) | \
652 (SPI_OPMENU_5 << 8) | SPI_OPMENU_4)
653#define SPI_OPMENU_LOWER ((SPI_OPMENU_3 << 24) | (SPI_OPMENU_2 << 16) | \
654 (SPI_OPMENU_1 << 8) | SPI_OPMENU_0)
655
656#define SPI_OPTYPE ((SPI_OPTYPE_7 << 14) | (SPI_OPTYPE_6 << 12) | \
657 (SPI_OPTYPE_5 << 10) | (SPI_OPTYPE_4 << 8) | \
658 (SPI_OPTYPE_3 << 6) | (SPI_OPTYPE_2 << 4) | \
659 (SPI_OPTYPE_1 << 2) | (SPI_OPTYPE_0))
660
661#define SPI_OPPREFIX ((0x50 << 8) | 0x06) /* EWSR and WREN */
662
663#define SPIBAR_HSFS 0x3804 /* SPI hardware sequence status */
664#define SPIBAR_HSFS_SCIP (1 << 5) /* SPI Cycle In Progress */
665#define SPIBAR_HSFS_AEL (1 << 2) /* SPI Access Error Log */
666#define SPIBAR_HSFS_FCERR (1 << 1) /* SPI Flash Cycle Error */
667#define SPIBAR_HSFS_FDONE (1 << 0) /* SPI Flash Cycle Done */
668#define SPIBAR_HSFC 0x3806 /* SPI hardware sequence control */
669#define SPIBAR_HSFC_BYTE_COUNT(c) (((c - 1) & 0x3f) << 8)
670#define SPIBAR_HSFC_CYCLE_READ (0 << 1) /* Read cycle */
671#define SPIBAR_HSFC_CYCLE_WRITE (2 << 1) /* Write cycle */
672#define SPIBAR_HSFC_CYCLE_ERASE (3 << 1) /* Erase cycle */
673#define SPIBAR_HSFC_GO (1 << 0) /* GO: start SPI transaction */
674#define SPIBAR_FADDR 0x3808 /* SPI flash address */
675#define SPIBAR_FDATA(n) (0x3810 + (4 * n)) /* SPI flash data */
676
677#endif /* __ACPI__ */
678#endif /* SOUTHBRIDGE_INTEL_LYNXPOINT_PCH_H */