blob: f265448a6a1eeb97b79d1a7426a2982889d92b9c [file] [log] [blame]
Aaron Durbin76c37002012-10-30 09:03:43 -05001/*
2 * This file is part of the coreboot project.
3 *
4 * Copyright (C) 2008-2009 coresystems GmbH
5 * Copyright (C) 2012 The Chromium OS Authors. All rights reserved.
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; version 2 of the License.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
15 *
16 * You should have received a copy of the GNU General Public License
17 * along with this program; if not, write to the Free Software
18 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
19 */
20
21#ifndef SOUTHBRIDGE_INTEL_LYNXPOINT_PCH_H
22#define SOUTHBRIDGE_INTEL_LYNXPOINT_PCH_H
23
24
25/*
26 * Lynx Point PCH PCI Devices:
27 *
28 * Bus 0:Device 31:Function 0 LPC Controller1
29 * Bus 0:Device 31:Function 2 SATA Controller #1
30 * Bus 0:Device 31:Function 3 SMBus Controller
31 * Bus 0:Device 31:Function 5 SATA Controller #22
32 * Bus 0:Device 31:Function 6 Thermal Subsystem
33 * Bus 0:Device 29:Function 03 USB EHCI Controller #1
34 * Bus 0:Device 26:Function 03 USB EHCI Controller #2
35 * Bus 0:Device 28:Function 0 PCI Express* Port 1
36 * Bus 0:Device 28:Function 1 PCI Express Port 2
37 * Bus 0:Device 28:Function 2 PCI Express Port 3
38 * Bus 0:Device 28:Function 3 PCI Express Port 4
39 * Bus 0:Device 28:Function 4 PCI Express Port 5
40 * Bus 0:Device 28:Function 5 PCI Express Port 6
41 * Bus 0:Device 28:Function 6 PCI Express Port 7
42 * Bus 0:Device 28:Function 7 PCI Express Port 8
43 * Bus 0:Device 27:Function 0 IntelĀ® High Definition Audio Controller
44 * Bus 0:Device 25:Function 0 Gigabit Ethernet Controller
45 * Bus 0:Device 22:Function 0 IntelĀ® Management Engine Interface #1
46 * Bus 0:Device 22:Function 1 Intel Management Engine Interface #2
47 * Bus 0:Device 22:Function 2 IDE-R
48 * Bus 0:Device 22:Function 3 KT
49 * Bus 0:Device 20:Function 0 xHCI Controller
50*/
51
52/* PCH types */
53
54/* PCH stepping values for LPC device */
55
56/*
57 * It does not matter where we put the SMBus I/O base, as long as we
58 * keep it consistent and don't interfere with other devices. Stage2
59 * will relocate this anyways.
60 * Our solution is to have SMB initialization move the I/O to SMBUS_IO_BASE
61 * again. But handling static BARs is a generic problem that should be
62 * solved in the device allocator.
63 */
64#define SMBUS_IO_BASE 0x0400
65#define SMBUS_SLAVE_ADDR 0x24
Aaron Durbin76c37002012-10-30 09:03:43 -050066#define DEFAULT_PMBASE 0x0500
67
Duncan Laurie045f1532012-12-17 11:29:10 -080068#if CONFIG_INTEL_LYNXPOINT_LP
69#define DEFAULT_GPIOBASE 0x1000
70#define DEFAULT_GPIOSIZE 0x400
71#else
72#define DEFAULT_GPIOBASE 0x480
73#define DEFAULT_GPIOSIZE 0x80
74#endif
75
Aaron Durbin76c37002012-10-30 09:03:43 -050076#define HPET_ADDR 0xfed00000
77#define DEFAULT_RCBA 0xfed1c000
78
79#ifndef __ACPI__
80#define DEBUG_PERIODIC_SMIS 0
81
82#if defined (__SMM__) && !defined(__ASSEMBLER__)
83void intel_pch_finalize_smm(void);
84#endif
85
86#if !defined(__ASSEMBLER__) && !defined(__ROMCC__)
87#if !defined(__PRE_RAM__) && !defined(__SMM__)
88#include <device/device.h>
89#include <arch/acpi.h>
90#include "chip.h"
91int pch_silicon_revision(void);
92int pch_silicon_type(void);
93int pch_silicon_supported(int type, int rev);
94void pch_enable(device_t dev);
95void pch_iobp_update(u32 address, u32 andvalue, u32 orvalue);
96#if CONFIG_ELOG
97void pch_log_state(void);
98#endif
99void acpi_create_intel_hpet(acpi_hpet_t * hpet);
100#else
101void enable_smbus(void);
102void enable_usb_bar(void);
103int smbus_read_byte(unsigned device, unsigned address);
104int early_spi_read(u32 offset, u32 size, u8 *buffer);
105#endif
Duncan Laurie045f1532012-12-17 11:29:10 -0800106/*
107 * get GPIO pin value
108 */
109int get_gpio(int gpio_num);
110/*
111 * get a number comprised of multiple GPIO values. gpio_num_array points to
112 * the array of gpio pin numbers to scan, terminated by -1.
113 */
114unsigned get_gpios(const int *gpio_num_array);
Aaron Durbin76c37002012-10-30 09:03:43 -0500115#endif
116
117#define MAINBOARD_POWER_OFF 0
118#define MAINBOARD_POWER_ON 1
119#define MAINBOARD_POWER_KEEP 2
120
121#ifndef CONFIG_MAINBOARD_POWER_ON_AFTER_POWER_FAIL
122#define CONFIG_MAINBOARD_POWER_ON_AFTER_POWER_FAIL MAINBOARD_POWER_ON
123#endif
124
125/* PCI Configuration Space (D30:F0): PCI2PCI */
126#define PSTS 0x06
127#define SMLT 0x1b
128#define SECSTS 0x1e
129#define INTR 0x3c
130#define BCTRL 0x3e
131#define SBR (1 << 6)
132#define SEE (1 << 1)
133#define PERE (1 << 0)
134
135#define PCH_EHCI1_DEV PCI_DEV(0, 0x1d, 0)
136#define PCH_EHCI2_DEV PCI_DEV(0, 0x1a, 0)
137#define PCH_ME_DEV PCI_DEV(0, 0x16, 0)
138#define PCH_PCIE_DEV_SLOT 28
139
140/* PCI Configuration Space (D31:F0): LPC */
141#define PCH_LPC_DEV PCI_DEV(0, 0x1f, 0)
142#define SERIRQ_CNTL 0x64
143
144#define GEN_PMCON_1 0xa0
145#define GEN_PMCON_2 0xa2
146#define GEN_PMCON_3 0xa4
Aaron Durbinb9ea8b32012-11-02 09:10:30 -0500147#define PMIR 0xac
148#define PMIR_CF9LOCK (1 << 31)
149#define PMIR_CF9GR (1 << 20)
Aaron Durbin76c37002012-10-30 09:03:43 -0500150
151/* GEN_PMCON_3 bits */
152#define RTC_BATTERY_DEAD (1 << 2)
153#define RTC_POWER_FAILED (1 << 1)
154#define SLEEP_AFTER_POWER_FAIL (1 << 0)
155
156#define PMBASE 0x40
157#define ACPI_CNTL 0x44
158#define BIOS_CNTL 0xDC
159#define GPIO_BASE 0x48 /* LPC GPIO Base Address Register */
160#define GPIO_CNTL 0x4C /* LPC GPIO Control Register */
161#define GPIO_ROUT 0xb8
162
163#define PIRQA_ROUT 0x60
164#define PIRQB_ROUT 0x61
165#define PIRQC_ROUT 0x62
166#define PIRQD_ROUT 0x63
167#define PIRQE_ROUT 0x68
168#define PIRQF_ROUT 0x69
169#define PIRQG_ROUT 0x6A
170#define PIRQH_ROUT 0x6B
171
172#define LPC_IO_DEC 0x80 /* IO Decode Ranges Register */
173#define LPC_EN 0x82 /* LPC IF Enables Register */
174#define CNF2_LPC_EN (1 << 13) /* 0x4e/0x4f */
175#define CNF1_LPC_EN (1 << 12) /* 0x2e/0x2f */
176#define MC_LPC_EN (1 << 11) /* 0x62/0x66 */
177#define KBC_LPC_EN (1 << 10) /* 0x60/0x64 */
178#define GAMEH_LPC_EN (1 << 9) /* 0x208/0x20f */
179#define GAMEL_LPC_EN (1 << 8) /* 0x200/0x207 */
180#define FDD_LPC_EN (1 << 3) /* LPC_IO_DEC[12] */
181#define LPT_LPC_EN (1 << 2) /* LPC_IO_DEC[9:8] */
182#define COMB_LPC_EN (1 << 1) /* LPC_IO_DEC[6:4] */
183#define COMA_LPC_EN (1 << 0) /* LPC_IO_DEC[2:0] */
184#define LPC_GEN1_DEC 0x84 /* LPC IF Generic Decode Range 1 */
185#define LPC_GEN2_DEC 0x88 /* LPC IF Generic Decode Range 2 */
186#define LPC_GEN3_DEC 0x8c /* LPC IF Generic Decode Range 3 */
187#define LPC_GEN4_DEC 0x90 /* LPC IF Generic Decode Range 4 */
Aaron Durbin6f561af2012-12-19 14:38:01 -0600188#define LGMR 0x98 /* LPC Generic Memory Range */
Aaron Durbin76c37002012-10-30 09:03:43 -0500189
190/* PCI Configuration Space (D31:F1): IDE */
191#define PCH_IDE_DEV PCI_DEV(0, 0x1f, 1)
192#define PCH_SATA_DEV PCI_DEV(0, 0x1f, 2)
193#define PCH_SATA2_DEV PCI_DEV(0, 0x1f, 5)
194#define INTR_LN 0x3c
195#define IDE_TIM_PRI 0x40 /* IDE timings, primary */
196#define IDE_DECODE_ENABLE (1 << 15)
197#define IDE_SITRE (1 << 14)
198#define IDE_ISP_5_CLOCKS (0 << 12)
199#define IDE_ISP_4_CLOCKS (1 << 12)
200#define IDE_ISP_3_CLOCKS (2 << 12)
201#define IDE_RCT_4_CLOCKS (0 << 8)
202#define IDE_RCT_3_CLOCKS (1 << 8)
203#define IDE_RCT_2_CLOCKS (2 << 8)
204#define IDE_RCT_1_CLOCKS (3 << 8)
205#define IDE_DTE1 (1 << 7)
206#define IDE_PPE1 (1 << 6)
207#define IDE_IE1 (1 << 5)
208#define IDE_TIME1 (1 << 4)
209#define IDE_DTE0 (1 << 3)
210#define IDE_PPE0 (1 << 2)
211#define IDE_IE0 (1 << 1)
212#define IDE_TIME0 (1 << 0)
213#define IDE_TIM_SEC 0x42 /* IDE timings, secondary */
214
215#define IDE_SDMA_CNT 0x48 /* Synchronous DMA control */
216#define IDE_SSDE1 (1 << 3)
217#define IDE_SSDE0 (1 << 2)
218#define IDE_PSDE1 (1 << 1)
219#define IDE_PSDE0 (1 << 0)
220
221#define IDE_SDMA_TIM 0x4a
222
223#define IDE_CONFIG 0x54 /* IDE I/O Configuration Register */
224#define SIG_MODE_SEC_NORMAL (0 << 18)
225#define SIG_MODE_SEC_TRISTATE (1 << 18)
226#define SIG_MODE_SEC_DRIVELOW (2 << 18)
227#define SIG_MODE_PRI_NORMAL (0 << 16)
228#define SIG_MODE_PRI_TRISTATE (1 << 16)
229#define SIG_MODE_PRI_DRIVELOW (2 << 16)
230#define FAST_SCB1 (1 << 15)
231#define FAST_SCB0 (1 << 14)
232#define FAST_PCB1 (1 << 13)
233#define FAST_PCB0 (1 << 12)
234#define SCB1 (1 << 3)
235#define SCB0 (1 << 2)
236#define PCB1 (1 << 1)
237#define PCB0 (1 << 0)
238
239#define SATA_SIRI 0xa0 /* SATA Indexed Register Index */
240#define SATA_SIRD 0xa4 /* SATA Indexed Register Data */
241#define SATA_SP 0xd0 /* Scratchpad */
242
243/* SATA IOBP Registers */
244#define SATA_IOBP_SP0G3IR 0xea000151
245#define SATA_IOBP_SP1G3IR 0xea000051
246
Duncan Laurie71346c02013-01-10 13:20:40 -0800247/* Serial IO IOBP Registers */
248#define SIO_IOBP_PORTCTRL0 0xcb000000 /* SDIO D23:F0 */
249#define SIO_IOBP_PORTCTRL0_ACPI_IRQ_EN (1 << 5)
250#define SIO_IOBP_PORTCTRL0_PCI_CONF_DIS (1 << 4)
251#define SIO_IOBP_PORTCTRL1 0xcb000014 /* SDIO D23:F0 */
252#define SIO_IOBP_PORTCTRL1_SNOOP_SELECT(x) (((x) & 3) << 13)
253#define SIO_IOBP_GPIODF 0xcb000154
254#define SIO_IOBP_GPIODF_SDIO_IDLE_DET_EN (1 << 4)
255#define SIO_IOBP_GPIODF_DMA_IDLE_DET_EN (1 << 3)
256#define SIO_IOBP_GPIODF_UART_IDLE_DET_EN (1 << 2)
257#define SIO_IOBP_GPIODF_I2C_IDLE_DET_EN (1 << 1)
258#define SIO_IOBP_GPIODF_SPI_IDLE_DET_EN (1 << 0)
259#define SIO_IOBP_PORTCTRL2 0xcb000240 /* DMA D21:F0 */
260#define SIO_IOBP_PORTCTRL3 0xcb000248 /* I2C0 D21:F1 */
261#define SIO_IOBP_PORTCTRL4 0xcb000250 /* I2C1 D21:F2 */
262#define SIO_IOBP_PORTCTRL5 0xcb000258 /* SPI0 D21:F3 */
263#define SIO_IOBP_PORTCTRL6 0xcb000260 /* SPI1 D21:F4 */
264#define SIO_IOBP_PORTCTRL7 0xcb000268 /* UART0 D21:F5 */
265#define SIO_IOBP_PORTCTRL8 0xcb000270 /* UART1 D21:F6 */
266/* PORTCTRL 2-8 have the same layout */
267#define SIO_IOBP_PORTCTRL_ACPI_IRQ_EN (1 << 21)
268#define SIO_IOBP_PORTCTRL_PCI_CONF_DIS (1 << 20)
269#define SIO_IOBP_PORTCTRL_SNOOP_SELECT(x) (((x) & 3) << 18)
270#define SIO_IOBP_PORTCTRL_INT_PIN(x) (((x) & 0xf) << 2)
271#define SIO_IOBP_FUNCDIS0 0xce00aa07 /* DMA D21:F0 */
272#define SIO_IOBP_FUNCDIS1 0xce00aa47 /* I2C0 D21:F1 */
273#define SIO_IOBP_FUNCDIS2 0xce00aa87 /* I2C1 D21:F2 */
274#define SIO_IOBP_FUNCDIS3 0xce00aac7 /* SPI0 D21:F3 */
275#define SIO_IOBP_FUNCDIS4 0xce00ab07 /* SPI1 D21:F4 */
276#define SIO_IOBP_FUNCDIS5 0xce00ab47 /* UART0 D21:F5 */
277#define SIO_IOBP_FUNCDIS6 0xce00ab87 /* UART1 D21:F6 */
278#define SIO_IOBP_FUNCDIS7 0xce00ae07 /* SDIO D23:F0 */
279#define SIO_IOBP_FUNCDIS_DIS (1 << 8)
280
Aaron Durbin76c37002012-10-30 09:03:43 -0500281/* PCI Configuration Space (D31:F3): SMBus */
282#define PCH_SMBUS_DEV PCI_DEV(0, 0x1f, 3)
283#define SMB_BASE 0x20
284#define HOSTC 0x40
285#define SMB_RCV_SLVA 0x09
286
287/* HOSTC bits */
288#define I2C_EN (1 << 2)
289#define SMB_SMI_EN (1 << 1)
290#define HST_EN (1 << 0)
291
292/* SMBus I/O bits. */
293#define SMBHSTSTAT 0x0
294#define SMBHSTCTL 0x2
295#define SMBHSTCMD 0x3
296#define SMBXMITADD 0x4
297#define SMBHSTDAT0 0x5
298#define SMBHSTDAT1 0x6
299#define SMBBLKDAT 0x7
300#define SMBTRNSADD 0x9
301#define SMBSLVDATA 0xa
302#define SMLINK_PIN_CTL 0xe
303#define SMBUS_PIN_CTL 0xf
304
305#define SMBUS_TIMEOUT (10 * 1000 * 100)
306
307
308/* Southbridge IO BARs */
309
310#define GPIOBASE 0x48
311
312#define PMBASE 0x40
313
314/* Root Complex Register Block */
315#define RCBA 0xf0
316
317#define RCBA8(x) *((volatile u8 *)(DEFAULT_RCBA + x))
318#define RCBA16(x) *((volatile u16 *)(DEFAULT_RCBA + x))
319#define RCBA32(x) *((volatile u32 *)(DEFAULT_RCBA + x))
320
321#define RCBA_AND_OR(bits, x, and, or) \
322 RCBA##bits(x) = ((RCBA##bits(x) & (and)) | (or))
323#define RCBA8_AND_OR(x, and, or) RCBA_AND_OR(8, x, and, or)
324#define RCBA16_AND_OR(x, and, or) RCBA_AND_OR(16, x, and, or)
325#define RCBA32_AND_OR(x, and, or) RCBA_AND_OR(32, x, and, or)
326#define RCBA32_OR(x, or) RCBA_AND_OR(32, x, ~0UL, or)
327
328#define VCH 0x0000 /* 32bit */
329#define VCAP1 0x0004 /* 32bit */
330#define VCAP2 0x0008 /* 32bit */
331#define PVC 0x000c /* 16bit */
332#define PVS 0x000e /* 16bit */
333
334#define V0CAP 0x0010 /* 32bit */
335#define V0CTL 0x0014 /* 32bit */
336#define V0STS 0x001a /* 16bit */
337
338#define V1CAP 0x001c /* 32bit */
339#define V1CTL 0x0020 /* 32bit */
340#define V1STS 0x0026 /* 16bit */
341
342#define RCTCL 0x0100 /* 32bit */
343#define ESD 0x0104 /* 32bit */
344#define ULD 0x0110 /* 32bit */
345#define ULBA 0x0118 /* 64bit */
346
347#define RP1D 0x0120 /* 32bit */
348#define RP1BA 0x0128 /* 64bit */
349#define RP2D 0x0130 /* 32bit */
350#define RP2BA 0x0138 /* 64bit */
351#define RP3D 0x0140 /* 32bit */
352#define RP3BA 0x0148 /* 64bit */
353#define RP4D 0x0150 /* 32bit */
354#define RP4BA 0x0158 /* 64bit */
355#define HDD 0x0160 /* 32bit */
356#define HDBA 0x0168 /* 64bit */
357#define RP5D 0x0170 /* 32bit */
358#define RP5BA 0x0178 /* 64bit */
359#define RP6D 0x0180 /* 32bit */
360#define RP6BA 0x0188 /* 64bit */
361
362#define RPFN 0x0404 /* 32bit */
363
364/* Root Port configuratinon space hide */
365#define RPFN_HIDE(port) (1 << (((port) * 4) + 3))
366/* Get the function number assigned to a Root Port */
367#define RPFN_FNGET(reg,port) (((reg) >> ((port) * 4)) & 7)
368/* Set the function number for a Root Port */
369#define RPFN_FNSET(port,func) (((func) & 7) << ((port) * 4))
370/* Root Port function number mask */
371#define RPFN_FNMASK(port) (7 << ((port) * 4))
372
373#define TRSR 0x1e00 /* 8bit */
374#define TRCR 0x1e10 /* 64bit */
375#define TWDR 0x1e18 /* 64bit */
376
377#define IOTR0 0x1e80 /* 64bit */
378#define IOTR1 0x1e88 /* 64bit */
379#define IOTR2 0x1e90 /* 64bit */
380#define IOTR3 0x1e98 /* 64bit */
381
382#define TCTL 0x3000 /* 8bit */
383
384#define NOINT 0
385#define INTA 1
386#define INTB 2
387#define INTC 3
388#define INTD 4
389
390#define DIR_IDR 12 /* Interrupt D Pin Offset */
391#define DIR_ICR 8 /* Interrupt C Pin Offset */
392#define DIR_IBR 4 /* Interrupt B Pin Offset */
393#define DIR_IAR 0 /* Interrupt A Pin Offset */
394
395#define PIRQA 0
396#define PIRQB 1
397#define PIRQC 2
398#define PIRQD 3
399#define PIRQE 4
400#define PIRQF 5
401#define PIRQG 6
402#define PIRQH 7
403
404/* IO Buffer Programming */
405#define IOBPIRI 0x2330
406#define IOBPD 0x2334
407#define IOBPS 0x2338
Duncan Laurie7302d1e2013-01-10 13:19:23 -0800408#define IOBPS_READY 0x0001
409#define IOBPS_TX_MASK 0x0006
410#define IOBPS_MASK 0xff00
411#define IOBPS_READ 0x0600
412#define IOBPS_WRITE 0x0700
413#define IOBPU 0x233a
414#define IOBPU_MAGIC 0xf000
Aaron Durbin76c37002012-10-30 09:03:43 -0500415
416#define D31IP 0x3100 /* 32bit */
417#define D31IP_TTIP 24 /* Thermal Throttle Pin */
418#define D31IP_SIP2 20 /* SATA Pin 2 */
419#define D31IP_SMIP 12 /* SMBUS Pin */
420#define D31IP_SIP 8 /* SATA Pin */
421#define D30IP 0x3104 /* 32bit */
422#define D30IP_PIP 0 /* PCI Bridge Pin */
423#define D29IP 0x3108 /* 32bit */
424#define D29IP_E1P 0 /* EHCI #1 Pin */
425#define D28IP 0x310c /* 32bit */
426#define D28IP_P8IP 28 /* PCI Express Port 8 */
427#define D28IP_P7IP 24 /* PCI Express Port 7 */
428#define D28IP_P6IP 20 /* PCI Express Port 6 */
429#define D28IP_P5IP 16 /* PCI Express Port 5 */
430#define D28IP_P4IP 12 /* PCI Express Port 4 */
431#define D28IP_P3IP 8 /* PCI Express Port 3 */
432#define D28IP_P2IP 4 /* PCI Express Port 2 */
433#define D28IP_P1IP 0 /* PCI Express Port 1 */
434#define D27IP 0x3110 /* 32bit */
435#define D27IP_ZIP 0 /* HD Audio Pin */
436#define D26IP 0x3114 /* 32bit */
437#define D26IP_E2P 0 /* EHCI #2 Pin */
438#define D25IP 0x3118 /* 32bit */
439#define D25IP_LIP 0 /* GbE LAN Pin */
440#define D22IP 0x3124 /* 32bit */
441#define D22IP_KTIP 12 /* KT Pin */
442#define D22IP_IDERIP 8 /* IDE-R Pin */
443#define D22IP_MEI2IP 4 /* MEI #2 Pin */
444#define D22IP_MEI1IP 0 /* MEI #1 Pin */
Duncan Laurie26e7dd72012-12-19 09:12:31 -0800445#define D20IP 0x3128 /* 32bit */
446#define D20IP_XHCI 0 /* XHCI Pin */
Aaron Durbin76c37002012-10-30 09:03:43 -0500447#define D31IR 0x3140 /* 16bit */
448#define D30IR 0x3142 /* 16bit */
449#define D29IR 0x3144 /* 16bit */
450#define D28IR 0x3146 /* 16bit */
451#define D27IR 0x3148 /* 16bit */
452#define D26IR 0x314c /* 16bit */
453#define D25IR 0x3150 /* 16bit */
Duncan Laurie26e7dd72012-12-19 09:12:31 -0800454#define D23IR 0x3158 /* 16bit */
Aaron Durbin76c37002012-10-30 09:03:43 -0500455#define D22IR 0x315c /* 16bit */
Duncan Laurie26e7dd72012-12-19 09:12:31 -0800456#define D20IR 0x3160 /* 16bit */
457#define D21IR 0x3164 /* 16bit */
458#define D19IR 0x3168 /* 16bit */
Aaron Durbin76c37002012-10-30 09:03:43 -0500459#define OIC 0x31fe /* 16bit */
460#define SOFT_RESET_CTRL 0x38f4
461#define SOFT_RESET_DATA 0x38f8
462
463#define DIR_ROUTE(x,a,b,c,d) \
464 RCBA32(x) = (((d) << DIR_IDR) | ((c) << DIR_ICR) | \
465 ((b) << DIR_IBR) | ((a) << DIR_IAR))
466
467#define RC 0x3400 /* 32bit */
468#define HPTC 0x3404 /* 32bit */
469#define GCS 0x3410 /* 32bit */
470#define BUC 0x3414 /* 32bit */
471#define PCH_DISABLE_GBE (1 << 5)
472#define FD 0x3418 /* 32bit */
473#define DISPBDF 0x3424 /* 16bit */
474#define FD2 0x3428 /* 32bit */
475#define CG 0x341c /* 32bit */
476
477/* Function Disable 1 RCBA 0x3418 */
Duncan Laurie26e7dd72012-12-19 09:12:31 -0800478#define PCH_DISABLE_ALWAYS (1 << 0)
479#define PCH_DISABLE_ADSPD (1 << 1)
Aaron Durbin76c37002012-10-30 09:03:43 -0500480#define PCH_DISABLE_SATA1 (1 << 2)
481#define PCH_DISABLE_SMBUS (1 << 3)
482#define PCH_DISABLE_HD_AUDIO (1 << 4)
483#define PCH_DISABLE_EHCI2 (1 << 13)
484#define PCH_DISABLE_LPC (1 << 14)
485#define PCH_DISABLE_EHCI1 (1 << 15)
486#define PCH_DISABLE_PCIE(x) (1 << (16 + x))
487#define PCH_DISABLE_THERMAL (1 << 24)
488#define PCH_DISABLE_SATA2 (1 << 25)
Duncan Laurie26e7dd72012-12-19 09:12:31 -0800489#define PCH_DISABLE_XHCI (1 << 27)
Aaron Durbin76c37002012-10-30 09:03:43 -0500490
491/* Function Disable 2 RCBA 0x3428 */
492#define PCH_DISABLE_KT (1 << 4)
493#define PCH_DISABLE_IDER (1 << 3)
494#define PCH_DISABLE_MEI2 (1 << 2)
495#define PCH_DISABLE_MEI1 (1 << 1)
496#define PCH_ENABLE_DBDF (1 << 0)
497
Aaron Durbin76c37002012-10-30 09:03:43 -0500498/* ICH7 PMBASE */
499#define PM1_STS 0x00
500#define WAK_STS (1 << 15)
501#define PCIEXPWAK_STS (1 << 14)
502#define PRBTNOR_STS (1 << 11)
503#define RTC_STS (1 << 10)
504#define PWRBTN_STS (1 << 8)
505#define GBL_STS (1 << 5)
506#define BM_STS (1 << 4)
507#define TMROF_STS (1 << 0)
508#define PM1_EN 0x02
509#define PCIEXPWAK_DIS (1 << 14)
510#define RTC_EN (1 << 10)
511#define PWRBTN_EN (1 << 8)
512#define GBL_EN (1 << 5)
513#define TMROF_EN (1 << 0)
514#define PM1_CNT 0x04
515#define SLP_EN (1 << 13)
516#define SLP_TYP (7 << 10)
517#define SLP_TYP_S0 0
518#define SLP_TYP_S1 1
519#define SLP_TYP_S3 5
520#define SLP_TYP_S4 6
521#define SLP_TYP_S5 7
522#define GBL_RLS (1 << 2)
523#define BM_RLD (1 << 1)
524#define SCI_EN (1 << 0)
525#define PM1_TMR 0x08
526#define PROC_CNT 0x10
527#define LV2 0x14
528#define LV3 0x15
529#define LV4 0x16
530#define PM2_CNT 0x50 // mobile only
531#define GPE0_STS 0x20
532#define PME_B0_STS (1 << 13)
533#define PME_STS (1 << 11)
534#define BATLOW_STS (1 << 10)
535#define PCI_EXP_STS (1 << 9)
536#define RI_STS (1 << 8)
537#define SMB_WAK_STS (1 << 7)
538#define TCOSCI_STS (1 << 6)
539#define SWGPE_STS (1 << 2)
540#define HOT_PLUG_STS (1 << 1)
541#define GPE0_EN 0x28
542#define PME_B0_EN (1 << 13)
543#define PME_EN (1 << 11)
544#define TCOSCI_EN (1 << 6)
545#define SMI_EN 0x30
546#define INTEL_USB2_EN (1 << 18) // Intel-Specific USB2 SMI logic
547#define LEGACY_USB2_EN (1 << 17) // Legacy USB2 SMI logic
548#define PERIODIC_EN (1 << 14) // SMI on PERIODIC_STS in SMI_STS
549#define TCO_EN (1 << 13) // Enable TCO Logic (BIOSWE et al)
550#define MCSMI_EN (1 << 11) // Trap microcontroller range access
551#define BIOS_RLS (1 << 7) // asserts SCI on bit set
552#define SWSMI_TMR_EN (1 << 6) // start software smi timer on bit set
553#define APMC_EN (1 << 5) // Writes to APM_CNT cause SMI#
554#define SLP_SMI_EN (1 << 4) // Write to SLP_EN in PM1_CNT asserts SMI#
555#define LEGACY_USB_EN (1 << 3) // Legacy USB circuit SMI logic
556#define BIOS_EN (1 << 2) // Assert SMI# on setting GBL_RLS bit
557#define EOS (1 << 1) // End of SMI (deassert SMI#)
558#define GBL_SMI_EN (1 << 0) // SMI# generation at all?
559#define SMI_STS 0x34
560#define ALT_GP_SMI_EN 0x38
561#define ALT_GP_SMI_STS 0x3a
562#define GPE_CNTL 0x42
563#define DEVACT_STS 0x44
564#define SS_CNT 0x50
565#define C3_RES 0x54
566#define TCO1_STS 0x64
567#define DMISCI_STS (1 << 9)
568#define TCO2_STS 0x66
569
570/*
571 * SPI Opcode Menu setup for SPIBAR lockdown
572 * should support most common flash chips.
573 */
574
575#define SPIBAR_OFFSET 0x3800
576#define SPIBAR8(x) RCBA8(x + SPIBAR_OFFSET)
577#define SPIBAR16(x) RCBA16(x + SPIBAR_OFFSET)
578#define SPIBAR32(x) RCBA32(x + SPIBAR_OFFSET)
579
580/* Reigsters within the SPIBAR */
581#define SSFC 0x91
582#define FDOC 0xb0
583#define FDOD 0xb4
584
585#define SPI_OPMENU_0 0x01 /* WRSR: Write Status Register */
586#define SPI_OPTYPE_0 0x01 /* Write, no address */
587
588#define SPI_OPMENU_1 0x02 /* BYPR: Byte Program */
589#define SPI_OPTYPE_1 0x03 /* Write, address required */
590
591#define SPI_OPMENU_2 0x03 /* READ: Read Data */
592#define SPI_OPTYPE_2 0x02 /* Read, address required */
593
594#define SPI_OPMENU_3 0x05 /* RDSR: Read Status Register */
595#define SPI_OPTYPE_3 0x00 /* Read, no address */
596
597#define SPI_OPMENU_4 0x20 /* SE20: Sector Erase 0x20 */
598#define SPI_OPTYPE_4 0x03 /* Write, address required */
599
600#define SPI_OPMENU_5 0x9f /* RDID: Read ID */
601#define SPI_OPTYPE_5 0x00 /* Read, no address */
602
603#define SPI_OPMENU_6 0xd8 /* BED8: Block Erase 0xd8 */
604#define SPI_OPTYPE_6 0x03 /* Write, address required */
605
606#define SPI_OPMENU_7 0x0b /* FAST: Fast Read */
607#define SPI_OPTYPE_7 0x02 /* Read, address required */
608
609#define SPI_OPMENU_UPPER ((SPI_OPMENU_7 << 24) | (SPI_OPMENU_6 << 16) | \
610 (SPI_OPMENU_5 << 8) | SPI_OPMENU_4)
611#define SPI_OPMENU_LOWER ((SPI_OPMENU_3 << 24) | (SPI_OPMENU_2 << 16) | \
612 (SPI_OPMENU_1 << 8) | SPI_OPMENU_0)
613
614#define SPI_OPTYPE ((SPI_OPTYPE_7 << 14) | (SPI_OPTYPE_6 << 12) | \
615 (SPI_OPTYPE_5 << 10) | (SPI_OPTYPE_4 << 8) | \
616 (SPI_OPTYPE_3 << 6) | (SPI_OPTYPE_2 << 4) | \
617 (SPI_OPTYPE_1 << 2) | (SPI_OPTYPE_0))
618
619#define SPI_OPPREFIX ((0x50 << 8) | 0x06) /* EWSR and WREN */
620
621#define SPIBAR_HSFS 0x3804 /* SPI hardware sequence status */
622#define SPIBAR_HSFS_SCIP (1 << 5) /* SPI Cycle In Progress */
623#define SPIBAR_HSFS_AEL (1 << 2) /* SPI Access Error Log */
624#define SPIBAR_HSFS_FCERR (1 << 1) /* SPI Flash Cycle Error */
625#define SPIBAR_HSFS_FDONE (1 << 0) /* SPI Flash Cycle Done */
626#define SPIBAR_HSFC 0x3806 /* SPI hardware sequence control */
627#define SPIBAR_HSFC_BYTE_COUNT(c) (((c - 1) & 0x3f) << 8)
628#define SPIBAR_HSFC_CYCLE_READ (0 << 1) /* Read cycle */
629#define SPIBAR_HSFC_CYCLE_WRITE (2 << 1) /* Write cycle */
630#define SPIBAR_HSFC_CYCLE_ERASE (3 << 1) /* Erase cycle */
631#define SPIBAR_HSFC_GO (1 << 0) /* GO: start SPI transaction */
632#define SPIBAR_FADDR 0x3808 /* SPI flash address */
633#define SPIBAR_FDATA(n) (0x3810 + (4 * n)) /* SPI flash data */
634
635#endif /* __ACPI__ */
636#endif /* SOUTHBRIDGE_INTEL_LYNXPOINT_PCH_H */