blob: c16c0090388c5ee990acd2cea3114518c5dab936 [file] [log] [blame]
Aaron Durbin76c37002012-10-30 09:03:43 -05001/*
2 * This file is part of the coreboot project.
3 *
4 * Copyright (C) 2008-2009 coresystems GmbH
5 * Copyright (C) 2012 The Chromium OS Authors. All rights reserved.
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; version 2 of the License.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
15 *
16 * You should have received a copy of the GNU General Public License
17 * along with this program; if not, write to the Free Software
18 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
19 */
20
21#ifndef SOUTHBRIDGE_INTEL_LYNXPOINT_PCH_H
22#define SOUTHBRIDGE_INTEL_LYNXPOINT_PCH_H
23
Aaron Durbin76c37002012-10-30 09:03:43 -050024/*
25 * Lynx Point PCH PCI Devices:
26 *
27 * Bus 0:Device 31:Function 0 LPC Controller1
28 * Bus 0:Device 31:Function 2 SATA Controller #1
29 * Bus 0:Device 31:Function 3 SMBus Controller
30 * Bus 0:Device 31:Function 5 SATA Controller #22
31 * Bus 0:Device 31:Function 6 Thermal Subsystem
32 * Bus 0:Device 29:Function 03 USB EHCI Controller #1
33 * Bus 0:Device 26:Function 03 USB EHCI Controller #2
34 * Bus 0:Device 28:Function 0 PCI Express* Port 1
35 * Bus 0:Device 28:Function 1 PCI Express Port 2
36 * Bus 0:Device 28:Function 2 PCI Express Port 3
37 * Bus 0:Device 28:Function 3 PCI Express Port 4
38 * Bus 0:Device 28:Function 4 PCI Express Port 5
39 * Bus 0:Device 28:Function 5 PCI Express Port 6
40 * Bus 0:Device 28:Function 6 PCI Express Port 7
41 * Bus 0:Device 28:Function 7 PCI Express Port 8
Duncan Laurie5cc51c02013-03-07 14:06:43 -080042 * Bus 0:Device 27:Function 0 Intel High Definition Audio Controller
Aaron Durbin76c37002012-10-30 09:03:43 -050043 * Bus 0:Device 25:Function 0 Gigabit Ethernet Controller
Duncan Laurie5cc51c02013-03-07 14:06:43 -080044 * Bus 0:Device 22:Function 0 Intel Management Engine Interface #1
Aaron Durbin76c37002012-10-30 09:03:43 -050045 * Bus 0:Device 22:Function 1 Intel Management Engine Interface #2
46 * Bus 0:Device 22:Function 2 IDE-R
47 * Bus 0:Device 22:Function 3 KT
48 * Bus 0:Device 20:Function 0 xHCI Controller
49*/
50
51/* PCH types */
Duncan Laurie5cc51c02013-03-07 14:06:43 -080052#define PCH_TYPE_LPT 0x8c
53#define PCH_TYPE_LPT_LP 0x9c
Aaron Durbin76c37002012-10-30 09:03:43 -050054
55/* PCH stepping values for LPC device */
Duncan Laurie4bc107b2013-06-24 13:14:44 -070056#define LPT_H_STEP_B0 0x02
57#define LPT_H_STEP_C0 0x03
58#define LPT_H_STEP_C1 0x04
59#define LPT_H_STEP_C2 0x05
60#define LPT_LP_STEP_B0 0x02
61#define LPT_LP_STEP_B1 0x03
62#define LPT_LP_STEP_B2 0x04
Aaron Durbin76c37002012-10-30 09:03:43 -050063
64/*
65 * It does not matter where we put the SMBus I/O base, as long as we
66 * keep it consistent and don't interfere with other devices. Stage2
67 * will relocate this anyways.
68 * Our solution is to have SMB initialization move the I/O to SMBUS_IO_BASE
69 * again. But handling static BARs is a generic problem that should be
70 * solved in the device allocator.
71 */
72#define SMBUS_IO_BASE 0x0400
73#define SMBUS_SLAVE_ADDR 0x24
Aaron Durbin76c37002012-10-30 09:03:43 -050074
Duncan Laurie045f1532012-12-17 11:29:10 -080075#if CONFIG_INTEL_LYNXPOINT_LP
Duncan Laurie7922b462013-03-08 16:34:33 -080076#define DEFAULT_PMBASE 0x1000
77#define DEFAULT_GPIOBASE 0x1400
Duncan Laurie045f1532012-12-17 11:29:10 -080078#define DEFAULT_GPIOSIZE 0x400
79#else
Duncan Laurie7922b462013-03-08 16:34:33 -080080#define DEFAULT_PMBASE 0x500
Duncan Laurie045f1532012-12-17 11:29:10 -080081#define DEFAULT_GPIOBASE 0x480
82#define DEFAULT_GPIOSIZE 0x80
83#endif
84
Aaron Durbin76c37002012-10-30 09:03:43 -050085#define HPET_ADDR 0xfed00000
86#define DEFAULT_RCBA 0xfed1c000
87
88#ifndef __ACPI__
Aaron Durbin76c37002012-10-30 09:03:43 -050089
90#if defined (__SMM__) && !defined(__ASSEMBLER__)
91void intel_pch_finalize_smm(void);
Duncan Laurie1f529082013-07-30 15:53:45 -070092void usb_ehci_sleep_prepare(device_t dev, u8 slp_typ);
93void usb_ehci_disable(device_t dev);
94void usb_xhci_sleep_prepare(device_t dev, u8 slp_typ);
Aaron Durbin76c37002012-10-30 09:03:43 -050095#endif
96
Aaron Durbin239c2e82012-12-19 11:31:17 -060097
98/* State Machine configuration. */
99#define RCBA_REG_SIZE_MASK 0x8000
100#define RCBA_REG_SIZE_16 0x8000
101#define RCBA_REG_SIZE_32 0x0000
102#define RCBA_COMMAND_MASK 0x000f
103#define RCBA_COMMAND_SET 0x0001
104#define RCBA_COMMAND_READ 0x0002
105#define RCBA_COMMAND_RMW 0x0003
106#define RCBA_COMMAND_END 0x0007
107
108#define RCBA_ENCODE_COMMAND(command_, reg_, mask_, or_value_) \
109 { .command = command_, \
110 .reg = reg_, \
111 .mask = mask_, \
112 .or_value = or_value_ \
113 }
114#define RCBA_SET_REG_32(reg_, value_) \
115 RCBA_ENCODE_COMMAND(RCBA_REG_SIZE_32|RCBA_COMMAND_SET, reg_, 0, value_)
116#define RCBA_READ_REG_32(reg_) \
117 RCBA_ENCODE_COMMAND(RCBA_REG_SIZE_32|RCBA_COMMAND_READ, reg_, 0, 0)
118#define RCBA_RMW_REG_32(reg_, mask_, or_) \
119 RCBA_ENCODE_COMMAND(RCBA_REG_SIZE_32|RCBA_COMMAND_RMW, reg_, mask_, or_)
120#define RCBA_SET_REG_16(reg_, value_) \
121 RCBA_ENCODE_COMMAND(RCBA_REG_SIZE_16|RCBA_COMMAND_SET, reg_, 0, value_)
122#define RCBA_READ_REG_16(reg_) \
123 RCBA_ENCODE_COMMAND(RCBA_REG_SIZE_16|RCBA_COMMAND_READ, reg_, 0, 0)
124#define RCBA_RMW_REG_16(reg_, mask_, or_) \
125 RCBA_ENCODE_COMMAND(RCBA_REG_SIZE_16|RCBA_COMMAND_RMW, reg_, mask_, or_)
126#define RCBA_END_CONFIG \
127 RCBA_ENCODE_COMMAND(RCBA_COMMAND_END, 0, 0, 0)
128
129struct rcba_config_instruction
130{
131 u16 command;
132 u16 reg;
133 u32 mask;
134 u32 or_value;
135};
136
Stefan Reinauer3f5f6d82013-05-07 20:35:29 +0200137#if !defined(__ASSEMBLER__)
Duncan Laurie8584b222013-02-15 13:52:28 -0800138void pch_config_rcba(const struct rcba_config_instruction *rcba_config);
Duncan Laurie5cc51c02013-03-07 14:06:43 -0800139int pch_silicon_revision(void);
140int pch_silicon_type(void);
141int pch_is_lp(void);
Duncan Laurie1ad55642013-03-07 14:08:04 -0800142u16 get_pmbase(void);
143u16 get_gpiobase(void);
Duncan Laurie55cdf552013-03-08 16:01:44 -0800144
145/* Power Management register handling in pmutil.c */
146/* PM1_CNT */
147void enable_pm1_control(u32 mask);
148void disable_pm1_control(u32 mask);
149/* PM1 */
150u16 clear_pm1_status(void);
Aaron Durbind6d6db32013-03-27 21:13:02 -0500151void enable_pm1(u16 events);
Duncan Laurie55cdf552013-03-08 16:01:44 -0800152u32 clear_smi_status(void);
153/* SMI */
154void enable_smi(u32 mask);
155void disable_smi(u32 mask);
156/* ALT_GP_SMI */
157u32 clear_alt_smi_status(void);
158void enable_alt_smi(u32 mask);
159/* TCO */
160u32 clear_tco_status(void);
161void enable_tco_sci(void);
162/* GPE0 */
163u32 clear_gpe_status(void);
164void clear_gpe_enable(void);
165void enable_all_gpe(u32 set1, u32 set2, u32 set3, u32 set4);
166void disable_all_gpe(void);
167void enable_gpe(u32 mask);
168void disable_gpe(u32 mask);
Shawn Nematbakhshccb12fb2013-07-03 17:55:38 -0700169/*
170 * get GPIO pin value
171 */
172int get_gpio(int gpio_num);
173/*
174 * Get a number comprised of multiple GPIO values. gpio_num_array points to
175 * the array of gpio pin numbers to scan, terminated by -1.
176 */
177unsigned get_gpios(const int *gpio_num_array);
178/*
179 * Set GPIO pin value.
180 */
181void set_gpio(int gpio_num, int value);
182/* Return non-zero if gpio is set to native function. 0 otherwise. */
183int gpio_is_native(int gpio_num);
Duncan Laurie55cdf552013-03-08 16:01:44 -0800184
Duncan Laurie8584b222013-02-15 13:52:28 -0800185#if !defined(__PRE_RAM__) && !defined(__SMM__)
186#include <device/device.h>
187#include <arch/acpi.h>
188#include "chip.h"
Duncan Laurie8584b222013-02-15 13:52:28 -0800189void pch_enable(device_t dev);
Aaron Durbin3fcd3562013-06-19 13:20:37 -0500190void pch_disable_devfn(device_t dev);
Aaron Durbinc17aac32013-06-19 13:12:48 -0500191u32 pch_iobp_read(u32 address);
192void pch_iobp_write(u32 address, u32 data);
Duncan Laurie8584b222013-02-15 13:52:28 -0800193void pch_iobp_update(u32 address, u32 andvalue, u32 orvalue);
194#if CONFIG_ELOG
195void pch_log_state(void);
196#endif
197void acpi_create_intel_hpet(acpi_hpet_t * hpet);
Duncan Lauried7cb8d02013-05-15 15:03:57 -0700198void acpi_create_serialio_ssdt(acpi_header_t *ssdt);
Duncan Laurie8584b222013-02-15 13:52:28 -0800199
200/* These helpers are for performing SMM relocation. */
Duncan Laurie8584b222013-02-15 13:52:28 -0800201void southbridge_trigger_smi(void);
202void southbridge_clear_smi_status(void);
Aaron Durbinaf3158c2013-03-27 20:57:28 -0500203/* The initialization of the southbridge is split into 2 compoments. One is
204 * for clearing the state in the SMM registers. The other is for enabling
205 * SMIs. They are split so that other work between the 2 actions. */
206void southbridge_smm_clear_state(void);
207void southbridge_smm_enable_smi(void);
Duncan Laurie8584b222013-02-15 13:52:28 -0800208#else
209void enable_smbus(void);
210void enable_usb_bar(void);
211int smbus_read_byte(unsigned device, unsigned address);
212int early_spi_read(u32 offset, u32 size, u8 *buffer);
Aaron Durbin239c2e82012-12-19 11:31:17 -0600213int early_pch_init(const void *gpio_map,
214 const struct rcba_config_instruction *rcba_config);
Shawn Nematbakhshccb12fb2013-07-03 17:55:38 -0700215#endif /* !__PRE_RAM__ && !__SMM__ */
216#endif /* __ASSEMBLER__ */
Aaron Durbin76c37002012-10-30 09:03:43 -0500217
218#define MAINBOARD_POWER_OFF 0
219#define MAINBOARD_POWER_ON 1
220#define MAINBOARD_POWER_KEEP 2
221
222#ifndef CONFIG_MAINBOARD_POWER_ON_AFTER_POWER_FAIL
223#define CONFIG_MAINBOARD_POWER_ON_AFTER_POWER_FAIL MAINBOARD_POWER_ON
224#endif
225
226/* PCI Configuration Space (D30:F0): PCI2PCI */
227#define PSTS 0x06
228#define SMLT 0x1b
229#define SECSTS 0x1e
230#define INTR 0x3c
231#define BCTRL 0x3e
232#define SBR (1 << 6)
233#define SEE (1 << 1)
234#define PERE (1 << 0)
235
Duncan Laurie98c40622013-05-21 16:37:40 -0700236/* Power Management Control and Status */
237#define PCH_PCS 0x84
238#define PCH_PCS_PS_D3HOT 3
239
Aaron Durbin76c37002012-10-30 09:03:43 -0500240#define PCH_EHCI1_DEV PCI_DEV(0, 0x1d, 0)
241#define PCH_EHCI2_DEV PCI_DEV(0, 0x1a, 0)
Duncan Laurie2d9d39a2013-05-29 15:27:55 -0700242#define PCH_XHCI_DEV PCI_DEV(0, 0x14, 0)
Aaron Durbin76c37002012-10-30 09:03:43 -0500243#define PCH_ME_DEV PCI_DEV(0, 0x16, 0)
244#define PCH_PCIE_DEV_SLOT 28
245
246/* PCI Configuration Space (D31:F0): LPC */
247#define PCH_LPC_DEV PCI_DEV(0, 0x1f, 0)
248#define SERIRQ_CNTL 0x64
249
250#define GEN_PMCON_1 0xa0
251#define GEN_PMCON_2 0xa2
252#define GEN_PMCON_3 0xa4
Aaron Durbinb9ea8b32012-11-02 09:10:30 -0500253#define PMIR 0xac
254#define PMIR_CF9LOCK (1 << 31)
255#define PMIR_CF9GR (1 << 20)
Aaron Durbin76c37002012-10-30 09:03:43 -0500256
257/* GEN_PMCON_3 bits */
258#define RTC_BATTERY_DEAD (1 << 2)
259#define RTC_POWER_FAILED (1 << 1)
260#define SLEEP_AFTER_POWER_FAIL (1 << 0)
261
262#define PMBASE 0x40
263#define ACPI_CNTL 0x44
Paul Menzel373a20c2013-05-03 12:17:02 +0200264#define ACPI_EN (1 << 7)
Aaron Durbin76c37002012-10-30 09:03:43 -0500265#define BIOS_CNTL 0xDC
266#define GPIO_BASE 0x48 /* LPC GPIO Base Address Register */
267#define GPIO_CNTL 0x4C /* LPC GPIO Control Register */
268#define GPIO_ROUT 0xb8
269
270#define PIRQA_ROUT 0x60
271#define PIRQB_ROUT 0x61
272#define PIRQC_ROUT 0x62
273#define PIRQD_ROUT 0x63
274#define PIRQE_ROUT 0x68
275#define PIRQF_ROUT 0x69
276#define PIRQG_ROUT 0x6A
277#define PIRQH_ROUT 0x6B
278
279#define LPC_IO_DEC 0x80 /* IO Decode Ranges Register */
280#define LPC_EN 0x82 /* LPC IF Enables Register */
281#define CNF2_LPC_EN (1 << 13) /* 0x4e/0x4f */
282#define CNF1_LPC_EN (1 << 12) /* 0x2e/0x2f */
283#define MC_LPC_EN (1 << 11) /* 0x62/0x66 */
284#define KBC_LPC_EN (1 << 10) /* 0x60/0x64 */
285#define GAMEH_LPC_EN (1 << 9) /* 0x208/0x20f */
286#define GAMEL_LPC_EN (1 << 8) /* 0x200/0x207 */
287#define FDD_LPC_EN (1 << 3) /* LPC_IO_DEC[12] */
288#define LPT_LPC_EN (1 << 2) /* LPC_IO_DEC[9:8] */
289#define COMB_LPC_EN (1 << 1) /* LPC_IO_DEC[6:4] */
290#define COMA_LPC_EN (1 << 0) /* LPC_IO_DEC[2:0] */
291#define LPC_GEN1_DEC 0x84 /* LPC IF Generic Decode Range 1 */
292#define LPC_GEN2_DEC 0x88 /* LPC IF Generic Decode Range 2 */
293#define LPC_GEN3_DEC 0x8c /* LPC IF Generic Decode Range 3 */
294#define LPC_GEN4_DEC 0x90 /* LPC IF Generic Decode Range 4 */
Aaron Durbin6f561af2012-12-19 14:38:01 -0600295#define LGMR 0x98 /* LPC Generic Memory Range */
Aaron Durbin76c37002012-10-30 09:03:43 -0500296
297/* PCI Configuration Space (D31:F1): IDE */
298#define PCH_IDE_DEV PCI_DEV(0, 0x1f, 1)
299#define PCH_SATA_DEV PCI_DEV(0, 0x1f, 2)
300#define PCH_SATA2_DEV PCI_DEV(0, 0x1f, 5)
301#define INTR_LN 0x3c
302#define IDE_TIM_PRI 0x40 /* IDE timings, primary */
303#define IDE_DECODE_ENABLE (1 << 15)
304#define IDE_SITRE (1 << 14)
305#define IDE_ISP_5_CLOCKS (0 << 12)
306#define IDE_ISP_4_CLOCKS (1 << 12)
307#define IDE_ISP_3_CLOCKS (2 << 12)
308#define IDE_RCT_4_CLOCKS (0 << 8)
309#define IDE_RCT_3_CLOCKS (1 << 8)
310#define IDE_RCT_2_CLOCKS (2 << 8)
311#define IDE_RCT_1_CLOCKS (3 << 8)
312#define IDE_DTE1 (1 << 7)
313#define IDE_PPE1 (1 << 6)
314#define IDE_IE1 (1 << 5)
315#define IDE_TIME1 (1 << 4)
316#define IDE_DTE0 (1 << 3)
317#define IDE_PPE0 (1 << 2)
318#define IDE_IE0 (1 << 1)
319#define IDE_TIME0 (1 << 0)
320#define IDE_TIM_SEC 0x42 /* IDE timings, secondary */
321
322#define IDE_SDMA_CNT 0x48 /* Synchronous DMA control */
323#define IDE_SSDE1 (1 << 3)
324#define IDE_SSDE0 (1 << 2)
325#define IDE_PSDE1 (1 << 1)
326#define IDE_PSDE0 (1 << 0)
327
328#define IDE_SDMA_TIM 0x4a
329
330#define IDE_CONFIG 0x54 /* IDE I/O Configuration Register */
331#define SIG_MODE_SEC_NORMAL (0 << 18)
332#define SIG_MODE_SEC_TRISTATE (1 << 18)
333#define SIG_MODE_SEC_DRIVELOW (2 << 18)
334#define SIG_MODE_PRI_NORMAL (0 << 16)
335#define SIG_MODE_PRI_TRISTATE (1 << 16)
336#define SIG_MODE_PRI_DRIVELOW (2 << 16)
337#define FAST_SCB1 (1 << 15)
338#define FAST_SCB0 (1 << 14)
339#define FAST_PCB1 (1 << 13)
340#define FAST_PCB0 (1 << 12)
341#define SCB1 (1 << 3)
342#define SCB0 (1 << 2)
343#define PCB1 (1 << 1)
344#define PCB0 (1 << 0)
345
346#define SATA_SIRI 0xa0 /* SATA Indexed Register Index */
347#define SATA_SIRD 0xa4 /* SATA Indexed Register Data */
348#define SATA_SP 0xd0 /* Scratchpad */
349
350/* SATA IOBP Registers */
351#define SATA_IOBP_SP0G3IR 0xea000151
352#define SATA_IOBP_SP1G3IR 0xea000051
Shawn Nematbakhsh28752272013-08-13 10:45:21 -0700353#define SATA_IOBP_SP0DTLE_DATA 0xea002550
354#define SATA_IOBP_SP0DTLE_EDGE 0xea002554
355#define SATA_IOBP_SP1DTLE_DATA 0xea002750
356#define SATA_IOBP_SP1DTLE_EDGE 0xea002754
357
358#define SATA_DTLE_MASK 0xF
359#define SATA_DTLE_DATA_SHIFT 24
360#define SATA_DTLE_EDGE_SHIFT 16
Aaron Durbin76c37002012-10-30 09:03:43 -0500361
Duncan Laurie1f529082013-07-30 15:53:45 -0700362/* EHCI PCI Registers */
363#define EHCI_PWR_CTL_STS 0x54
364#define PWR_CTL_SET_MASK 0x3
365#define PWR_CTL_SET_D0 0x0
366#define PWR_CTL_SET_D3 0x3
367#define PWR_CTL_ENABLE_PME (1 << 8)
368
369/* EHCI Memory Registers */
370#define EHCI_USB_CMD 0x20
371#define EHCI_USB_CMD_RUN (1 << 0)
372#define EHCI_USB_CMD_PSE (1 << 4)
373#define EHCI_USB_CMD_ASE (1 << 5)
374#define EHCI_PORTSC(port) (0x64 + (port * 4))
375#define EHCI_PORTSC_ENABLED (1 << 2)
376#define EHCI_PORTSC_SUSPEND (1 << 7)
377
378/* XHCI PCI Registers */
379#define XHCI_PWR_CTL_STS 0x74
380#define XHCI_USB2PR 0xd0
381#define XHCI_USB2PRM 0xd4
382#define XHCI_USB2PR_HCSEL 0x7fff
383#define XHCI_USB3PR 0xd8
384#define XHCI_USB3PR_SSEN 0x3f
385#define XHCI_USB3PRM 0xdc
386#define XHCI_USB3FUS 0xe0
387#define XHCI_USB3FUS_SS_MASK 3
388#define XHCI_USB3FUS_SS_SHIFT 3
389#define XHCI_USB3PDO 0xe8
390
391/* XHCI Memory Registers */
392#define XHCI_USB3_PORTSC(port) ((pch_is_lp() ? 0x510 : 0x570) + (port * 0x10))
393#define XHCI_USB3_PORTSC_CHST (0x7f << 17)
394#define XHCI_USB3_PORTSC_WCE (1 << 25) /* Wake on Connect */
395#define XHCI_USB3_PORTSC_WDE (1 << 26) /* Wake on Disconnect */
396#define XHCI_USB3_PORTSC_WOE (1 << 27) /* Wake on Overcurrent */
397#define XHCI_USB3_PORTSC_WRC (1 << 19) /* Warm Reset Complete */
398#define XHCI_USB3_PORTSC_LWS (1 << 16) /* Link Write Strobe */
399#define XHCI_USB3_PORTSC_WPR (1 << 31) /* Warm Port Reset */
400#define XHCI_USB3_PORTSC_PLS (0xf << 5) /* Port Link State */
401#define XHCI_PLSR_DISABLED (4 << 5) /* Port is disabled */
402#define XHCI_PLSR_RXDETECT (5 << 5) /* Port is disconnected */
403#define XHCI_PLSR_POLLING (7 << 5) /* Port is polling */
404#define XHCI_PLSW_ENABLE (5 << 5) /* Transition from disabled */
Duncan Laurie2d9d39a2013-05-29 15:27:55 -0700405
Duncan Laurie71346c02013-01-10 13:20:40 -0800406/* Serial IO IOBP Registers */
407#define SIO_IOBP_PORTCTRL0 0xcb000000 /* SDIO D23:F0 */
408#define SIO_IOBP_PORTCTRL0_ACPI_IRQ_EN (1 << 5)
409#define SIO_IOBP_PORTCTRL0_PCI_CONF_DIS (1 << 4)
410#define SIO_IOBP_PORTCTRL1 0xcb000014 /* SDIO D23:F0 */
411#define SIO_IOBP_PORTCTRL1_SNOOP_SELECT(x) (((x) & 3) << 13)
412#define SIO_IOBP_GPIODF 0xcb000154
413#define SIO_IOBP_GPIODF_SDIO_IDLE_DET_EN (1 << 4)
414#define SIO_IOBP_GPIODF_DMA_IDLE_DET_EN (1 << 3)
415#define SIO_IOBP_GPIODF_UART_IDLE_DET_EN (1 << 2)
416#define SIO_IOBP_GPIODF_I2C_IDLE_DET_EN (1 << 1)
417#define SIO_IOBP_GPIODF_SPI_IDLE_DET_EN (1 << 0)
418#define SIO_IOBP_PORTCTRL2 0xcb000240 /* DMA D21:F0 */
419#define SIO_IOBP_PORTCTRL3 0xcb000248 /* I2C0 D21:F1 */
420#define SIO_IOBP_PORTCTRL4 0xcb000250 /* I2C1 D21:F2 */
421#define SIO_IOBP_PORTCTRL5 0xcb000258 /* SPI0 D21:F3 */
422#define SIO_IOBP_PORTCTRL6 0xcb000260 /* SPI1 D21:F4 */
423#define SIO_IOBP_PORTCTRL7 0xcb000268 /* UART0 D21:F5 */
424#define SIO_IOBP_PORTCTRL8 0xcb000270 /* UART1 D21:F6 */
Duncan Laurieb39ba2e2013-03-22 11:21:14 -0700425#define SIO_IOBP_PORTCTRLX(x) (0xcb000240 + ((x) * 8))
Duncan Laurie71346c02013-01-10 13:20:40 -0800426/* PORTCTRL 2-8 have the same layout */
427#define SIO_IOBP_PORTCTRL_ACPI_IRQ_EN (1 << 21)
428#define SIO_IOBP_PORTCTRL_PCI_CONF_DIS (1 << 20)
429#define SIO_IOBP_PORTCTRL_SNOOP_SELECT(x) (((x) & 3) << 18)
430#define SIO_IOBP_PORTCTRL_INT_PIN(x) (((x) & 0xf) << 2)
Duncan Laurieb39ba2e2013-03-22 11:21:14 -0700431#define SIO_IOBP_PORTCTRL_PM_CAP_PRSNT (1 << 1)
Duncan Laurie71346c02013-01-10 13:20:40 -0800432#define SIO_IOBP_FUNCDIS0 0xce00aa07 /* DMA D21:F0 */
433#define SIO_IOBP_FUNCDIS1 0xce00aa47 /* I2C0 D21:F1 */
434#define SIO_IOBP_FUNCDIS2 0xce00aa87 /* I2C1 D21:F2 */
435#define SIO_IOBP_FUNCDIS3 0xce00aac7 /* SPI0 D21:F3 */
436#define SIO_IOBP_FUNCDIS4 0xce00ab07 /* SPI1 D21:F4 */
437#define SIO_IOBP_FUNCDIS5 0xce00ab47 /* UART0 D21:F5 */
438#define SIO_IOBP_FUNCDIS6 0xce00ab87 /* UART1 D21:F6 */
439#define SIO_IOBP_FUNCDIS7 0xce00ae07 /* SDIO D23:F0 */
440#define SIO_IOBP_FUNCDIS_DIS (1 << 8)
441
Duncan Laurieb39ba2e2013-03-22 11:21:14 -0700442/* Serial IO Devices */
443#define SIO_ID_SDMA 0 /* D21:F0 */
444#define SIO_ID_I2C0 1 /* D21:F1 */
445#define SIO_ID_I2C1 2 /* D21:F2 */
446#define SIO_ID_SPI0 3 /* D21:F3 */
447#define SIO_ID_SPI1 4 /* D21:F4 */
448#define SIO_ID_UART0 5 /* D21:F5 */
449#define SIO_ID_UART1 6 /* D21:F6 */
450#define SIO_ID_SDIO 7 /* D23:F0 */
451
Duncan Laurie98c40622013-05-21 16:37:40 -0700452#define SIO_REG_PPR_CLOCK 0x800
453#define SIO_REG_PPR_CLOCK_EN (1 << 0)
Duncan Laurieb39ba2e2013-03-22 11:21:14 -0700454#define SIO_REG_PPR_RST 0x804
455#define SIO_REG_PPR_RST_ASSERT 0x3
456#define SIO_REG_PPR_GEN 0x808
457#define SIO_REG_PPR_GEN_LTR_MODE_MASK (1 << 2)
458#define SIO_REG_PPR_GEN_VOLTAGE_MASK (1 << 3)
459#define SIO_REG_PPR_GEN_VOLTAGE(x) ((x & 1) << 3)
460#define SIO_REG_AUTO_LTR 0x814
461
462#define SIO_REG_SDIO_PPR_GEN 0x1008
463#define SIO_REG_SDIO_PPR_SW_LTR 0x1010
464#define SIO_REG_SDIO_PPR_CMD12 0x3c
465#define SIO_REG_SDIO_PPR_CMD12_B30 (1 << 30)
466
467#define SIO_PIN_INTA 1 /* IRQ5 in ACPI mode */
468#define SIO_PIN_INTB 2 /* IRQ6 in ACPI mode */
469#define SIO_PIN_INTC 3 /* IRQ7 in ACPI mode */
470#define SIO_PIN_INTD 4 /* IRQ13 in ACPI mode */
471
Aaron Durbin76c37002012-10-30 09:03:43 -0500472/* PCI Configuration Space (D31:F3): SMBus */
473#define PCH_SMBUS_DEV PCI_DEV(0, 0x1f, 3)
474#define SMB_BASE 0x20
475#define HOSTC 0x40
476#define SMB_RCV_SLVA 0x09
477
478/* HOSTC bits */
479#define I2C_EN (1 << 2)
480#define SMB_SMI_EN (1 << 1)
481#define HST_EN (1 << 0)
482
483/* SMBus I/O bits. */
484#define SMBHSTSTAT 0x0
485#define SMBHSTCTL 0x2
486#define SMBHSTCMD 0x3
487#define SMBXMITADD 0x4
488#define SMBHSTDAT0 0x5
489#define SMBHSTDAT1 0x6
490#define SMBBLKDAT 0x7
491#define SMBTRNSADD 0x9
492#define SMBSLVDATA 0xa
493#define SMLINK_PIN_CTL 0xe
494#define SMBUS_PIN_CTL 0xf
495
496#define SMBUS_TIMEOUT (10 * 1000 * 100)
497
498
499/* Southbridge IO BARs */
500
501#define GPIOBASE 0x48
502
503#define PMBASE 0x40
504
505/* Root Complex Register Block */
506#define RCBA 0xf0
507
508#define RCBA8(x) *((volatile u8 *)(DEFAULT_RCBA + x))
509#define RCBA16(x) *((volatile u16 *)(DEFAULT_RCBA + x))
510#define RCBA32(x) *((volatile u32 *)(DEFAULT_RCBA + x))
511
512#define RCBA_AND_OR(bits, x, and, or) \
513 RCBA##bits(x) = ((RCBA##bits(x) & (and)) | (or))
514#define RCBA8_AND_OR(x, and, or) RCBA_AND_OR(8, x, and, or)
515#define RCBA16_AND_OR(x, and, or) RCBA_AND_OR(16, x, and, or)
516#define RCBA32_AND_OR(x, and, or) RCBA_AND_OR(32, x, and, or)
517#define RCBA32_OR(x, or) RCBA_AND_OR(32, x, ~0UL, or)
518
519#define VCH 0x0000 /* 32bit */
520#define VCAP1 0x0004 /* 32bit */
521#define VCAP2 0x0008 /* 32bit */
522#define PVC 0x000c /* 16bit */
523#define PVS 0x000e /* 16bit */
524
525#define V0CAP 0x0010 /* 32bit */
526#define V0CTL 0x0014 /* 32bit */
527#define V0STS 0x001a /* 16bit */
528
529#define V1CAP 0x001c /* 32bit */
530#define V1CTL 0x0020 /* 32bit */
531#define V1STS 0x0026 /* 16bit */
532
533#define RCTCL 0x0100 /* 32bit */
534#define ESD 0x0104 /* 32bit */
535#define ULD 0x0110 /* 32bit */
536#define ULBA 0x0118 /* 64bit */
537
538#define RP1D 0x0120 /* 32bit */
539#define RP1BA 0x0128 /* 64bit */
540#define RP2D 0x0130 /* 32bit */
541#define RP2BA 0x0138 /* 64bit */
542#define RP3D 0x0140 /* 32bit */
543#define RP3BA 0x0148 /* 64bit */
544#define RP4D 0x0150 /* 32bit */
545#define RP4BA 0x0158 /* 64bit */
546#define HDD 0x0160 /* 32bit */
547#define HDBA 0x0168 /* 64bit */
548#define RP5D 0x0170 /* 32bit */
549#define RP5BA 0x0178 /* 64bit */
550#define RP6D 0x0180 /* 32bit */
551#define RP6BA 0x0188 /* 64bit */
552
Aaron Durbinc0254e62013-06-20 01:20:30 -0500553#define RPC 0x0400 /* 32bit */
Aaron Durbin76c37002012-10-30 09:03:43 -0500554#define RPFN 0x0404 /* 32bit */
555
556/* Root Port configuratinon space hide */
557#define RPFN_HIDE(port) (1 << (((port) * 4) + 3))
558/* Get the function number assigned to a Root Port */
559#define RPFN_FNGET(reg,port) (((reg) >> ((port) * 4)) & 7)
560/* Set the function number for a Root Port */
561#define RPFN_FNSET(port,func) (((func) & 7) << ((port) * 4))
562/* Root Port function number mask */
563#define RPFN_FNMASK(port) (7 << ((port) * 4))
564
565#define TRSR 0x1e00 /* 8bit */
566#define TRCR 0x1e10 /* 64bit */
567#define TWDR 0x1e18 /* 64bit */
568
569#define IOTR0 0x1e80 /* 64bit */
570#define IOTR1 0x1e88 /* 64bit */
571#define IOTR2 0x1e90 /* 64bit */
572#define IOTR3 0x1e98 /* 64bit */
573
574#define TCTL 0x3000 /* 8bit */
575
576#define NOINT 0
577#define INTA 1
578#define INTB 2
579#define INTC 3
580#define INTD 4
581
582#define DIR_IDR 12 /* Interrupt D Pin Offset */
583#define DIR_ICR 8 /* Interrupt C Pin Offset */
584#define DIR_IBR 4 /* Interrupt B Pin Offset */
585#define DIR_IAR 0 /* Interrupt A Pin Offset */
586
587#define PIRQA 0
588#define PIRQB 1
589#define PIRQC 2
590#define PIRQD 3
591#define PIRQE 4
592#define PIRQF 5
593#define PIRQG 6
594#define PIRQH 7
595
596/* IO Buffer Programming */
597#define IOBPIRI 0x2330
598#define IOBPD 0x2334
599#define IOBPS 0x2338
Duncan Laurie7302d1e2013-01-10 13:19:23 -0800600#define IOBPS_READY 0x0001
601#define IOBPS_TX_MASK 0x0006
602#define IOBPS_MASK 0xff00
603#define IOBPS_READ 0x0600
604#define IOBPS_WRITE 0x0700
605#define IOBPU 0x233a
606#define IOBPU_MAGIC 0xf000
Aaron Durbin76c37002012-10-30 09:03:43 -0500607
608#define D31IP 0x3100 /* 32bit */
609#define D31IP_TTIP 24 /* Thermal Throttle Pin */
610#define D31IP_SIP2 20 /* SATA Pin 2 */
611#define D31IP_SMIP 12 /* SMBUS Pin */
612#define D31IP_SIP 8 /* SATA Pin */
613#define D30IP 0x3104 /* 32bit */
614#define D30IP_PIP 0 /* PCI Bridge Pin */
615#define D29IP 0x3108 /* 32bit */
616#define D29IP_E1P 0 /* EHCI #1 Pin */
617#define D28IP 0x310c /* 32bit */
618#define D28IP_P8IP 28 /* PCI Express Port 8 */
619#define D28IP_P7IP 24 /* PCI Express Port 7 */
620#define D28IP_P6IP 20 /* PCI Express Port 6 */
621#define D28IP_P5IP 16 /* PCI Express Port 5 */
622#define D28IP_P4IP 12 /* PCI Express Port 4 */
623#define D28IP_P3IP 8 /* PCI Express Port 3 */
624#define D28IP_P2IP 4 /* PCI Express Port 2 */
625#define D28IP_P1IP 0 /* PCI Express Port 1 */
626#define D27IP 0x3110 /* 32bit */
627#define D27IP_ZIP 0 /* HD Audio Pin */
628#define D26IP 0x3114 /* 32bit */
629#define D26IP_E2P 0 /* EHCI #2 Pin */
630#define D25IP 0x3118 /* 32bit */
631#define D25IP_LIP 0 /* GbE LAN Pin */
632#define D22IP 0x3124 /* 32bit */
633#define D22IP_KTIP 12 /* KT Pin */
634#define D22IP_IDERIP 8 /* IDE-R Pin */
635#define D22IP_MEI2IP 4 /* MEI #2 Pin */
636#define D22IP_MEI1IP 0 /* MEI #1 Pin */
Duncan Laurie26e7dd72012-12-19 09:12:31 -0800637#define D20IP 0x3128 /* 32bit */
638#define D20IP_XHCI 0 /* XHCI Pin */
Aaron Durbin76c37002012-10-30 09:03:43 -0500639#define D31IR 0x3140 /* 16bit */
640#define D30IR 0x3142 /* 16bit */
641#define D29IR 0x3144 /* 16bit */
642#define D28IR 0x3146 /* 16bit */
643#define D27IR 0x3148 /* 16bit */
644#define D26IR 0x314c /* 16bit */
645#define D25IR 0x3150 /* 16bit */
Duncan Laurie26e7dd72012-12-19 09:12:31 -0800646#define D23IR 0x3158 /* 16bit */
Aaron Durbin76c37002012-10-30 09:03:43 -0500647#define D22IR 0x315c /* 16bit */
Duncan Laurie26e7dd72012-12-19 09:12:31 -0800648#define D20IR 0x3160 /* 16bit */
649#define D21IR 0x3164 /* 16bit */
650#define D19IR 0x3168 /* 16bit */
Duncan Laurieb39ba2e2013-03-22 11:21:14 -0700651#define ACPIIRQEN 0x31e0 /* 32bit */
Aaron Durbin76c37002012-10-30 09:03:43 -0500652#define OIC 0x31fe /* 16bit */
Duncan Lauriee1e87e02013-04-26 10:35:19 -0700653#define PMSYNC_CONFIG 0x33c4 /* 32bit */
654#define PMSYNC_CONFIG2 0x33cc /* 32bit */
Aaron Durbin76c37002012-10-30 09:03:43 -0500655#define SOFT_RESET_CTRL 0x38f4
656#define SOFT_RESET_DATA 0x38f8
657
Aaron Durbin239c2e82012-12-19 11:31:17 -0600658#define DIR_ROUTE(a,b,c,d) \
659 (((d) << DIR_IDR) | ((c) << DIR_ICR) | \
660 ((b) << DIR_IBR) | ((a) << DIR_IAR))
Aaron Durbin76c37002012-10-30 09:03:43 -0500661
662#define RC 0x3400 /* 32bit */
663#define HPTC 0x3404 /* 32bit */
664#define GCS 0x3410 /* 32bit */
665#define BUC 0x3414 /* 32bit */
666#define PCH_DISABLE_GBE (1 << 5)
667#define FD 0x3418 /* 32bit */
668#define DISPBDF 0x3424 /* 16bit */
669#define FD2 0x3428 /* 32bit */
670#define CG 0x341c /* 32bit */
671
672/* Function Disable 1 RCBA 0x3418 */
Duncan Laurie26e7dd72012-12-19 09:12:31 -0800673#define PCH_DISABLE_ALWAYS (1 << 0)
674#define PCH_DISABLE_ADSPD (1 << 1)
Aaron Durbin76c37002012-10-30 09:03:43 -0500675#define PCH_DISABLE_SATA1 (1 << 2)
676#define PCH_DISABLE_SMBUS (1 << 3)
677#define PCH_DISABLE_HD_AUDIO (1 << 4)
678#define PCH_DISABLE_EHCI2 (1 << 13)
679#define PCH_DISABLE_LPC (1 << 14)
680#define PCH_DISABLE_EHCI1 (1 << 15)
681#define PCH_DISABLE_PCIE(x) (1 << (16 + x))
682#define PCH_DISABLE_THERMAL (1 << 24)
683#define PCH_DISABLE_SATA2 (1 << 25)
Duncan Laurie26e7dd72012-12-19 09:12:31 -0800684#define PCH_DISABLE_XHCI (1 << 27)
Aaron Durbin76c37002012-10-30 09:03:43 -0500685
686/* Function Disable 2 RCBA 0x3428 */
687#define PCH_DISABLE_KT (1 << 4)
688#define PCH_DISABLE_IDER (1 << 3)
689#define PCH_DISABLE_MEI2 (1 << 2)
690#define PCH_DISABLE_MEI1 (1 << 1)
691#define PCH_ENABLE_DBDF (1 << 0)
692
Aaron Durbin76c37002012-10-30 09:03:43 -0500693/* ICH7 PMBASE */
694#define PM1_STS 0x00
695#define WAK_STS (1 << 15)
696#define PCIEXPWAK_STS (1 << 14)
697#define PRBTNOR_STS (1 << 11)
698#define RTC_STS (1 << 10)
699#define PWRBTN_STS (1 << 8)
700#define GBL_STS (1 << 5)
701#define BM_STS (1 << 4)
702#define TMROF_STS (1 << 0)
703#define PM1_EN 0x02
704#define PCIEXPWAK_DIS (1 << 14)
705#define RTC_EN (1 << 10)
706#define PWRBTN_EN (1 << 8)
707#define GBL_EN (1 << 5)
708#define TMROF_EN (1 << 0)
709#define PM1_CNT 0x04
710#define SLP_EN (1 << 13)
711#define SLP_TYP (7 << 10)
712#define SLP_TYP_S0 0
713#define SLP_TYP_S1 1
714#define SLP_TYP_S3 5
715#define SLP_TYP_S4 6
716#define SLP_TYP_S5 7
717#define GBL_RLS (1 << 2)
718#define BM_RLD (1 << 1)
719#define SCI_EN (1 << 0)
720#define PM1_TMR 0x08
721#define PROC_CNT 0x10
722#define LV2 0x14
723#define LV3 0x15
724#define LV4 0x16
725#define PM2_CNT 0x50 // mobile only
726#define GPE0_STS 0x20
727#define PME_B0_STS (1 << 13)
728#define PME_STS (1 << 11)
729#define BATLOW_STS (1 << 10)
730#define PCI_EXP_STS (1 << 9)
731#define RI_STS (1 << 8)
732#define SMB_WAK_STS (1 << 7)
733#define TCOSCI_STS (1 << 6)
734#define SWGPE_STS (1 << 2)
735#define HOT_PLUG_STS (1 << 1)
Duncan Laurie55cdf552013-03-08 16:01:44 -0800736#define GPE0_STS_2 0x24
Aaron Durbin76c37002012-10-30 09:03:43 -0500737#define GPE0_EN 0x28
738#define PME_B0_EN (1 << 13)
739#define PME_EN (1 << 11)
740#define TCOSCI_EN (1 << 6)
Duncan Laurie55cdf552013-03-08 16:01:44 -0800741#define GPE0_EN_2 0x2c
Aaron Durbin76c37002012-10-30 09:03:43 -0500742#define SMI_EN 0x30
743#define INTEL_USB2_EN (1 << 18) // Intel-Specific USB2 SMI logic
744#define LEGACY_USB2_EN (1 << 17) // Legacy USB2 SMI logic
745#define PERIODIC_EN (1 << 14) // SMI on PERIODIC_STS in SMI_STS
746#define TCO_EN (1 << 13) // Enable TCO Logic (BIOSWE et al)
747#define MCSMI_EN (1 << 11) // Trap microcontroller range access
748#define BIOS_RLS (1 << 7) // asserts SCI on bit set
749#define SWSMI_TMR_EN (1 << 6) // start software smi timer on bit set
750#define APMC_EN (1 << 5) // Writes to APM_CNT cause SMI#
751#define SLP_SMI_EN (1 << 4) // Write to SLP_EN in PM1_CNT asserts SMI#
752#define LEGACY_USB_EN (1 << 3) // Legacy USB circuit SMI logic
753#define BIOS_EN (1 << 2) // Assert SMI# on setting GBL_RLS bit
754#define EOS (1 << 1) // End of SMI (deassert SMI#)
755#define GBL_SMI_EN (1 << 0) // SMI# generation at all?
756#define SMI_STS 0x34
757#define ALT_GP_SMI_EN 0x38
758#define ALT_GP_SMI_STS 0x3a
759#define GPE_CNTL 0x42
760#define DEVACT_STS 0x44
761#define SS_CNT 0x50
762#define C3_RES 0x54
763#define TCO1_STS 0x64
764#define DMISCI_STS (1 << 9)
765#define TCO2_STS 0x66
Duncan Laurie55cdf552013-03-08 16:01:44 -0800766#define ALT_GP_SMI_EN2 0x5c
767#define ALT_GP_SMI_STS2 0x5e
768
769/* Lynxpoint LP */
770#define LP_GPE0_STS_1 0x80 /* GPIO 0-31 */
771#define LP_GPE0_STS_2 0x84 /* GPIO 32-63 */
772#define LP_GPE0_STS_3 0x88 /* GPIO 64-94 */
773#define LP_GPE0_STS_4 0x8c /* Standard GPE */
774#define LP_GPE0_EN_1 0x90
775#define LP_GPE0_EN_2 0x94
776#define LP_GPE0_EN_3 0x98
777#define LP_GPE0_EN_4 0x9c
Aaron Durbin76c37002012-10-30 09:03:43 -0500778
779/*
780 * SPI Opcode Menu setup for SPIBAR lockdown
781 * should support most common flash chips.
782 */
783
784#define SPIBAR_OFFSET 0x3800
785#define SPIBAR8(x) RCBA8(x + SPIBAR_OFFSET)
786#define SPIBAR16(x) RCBA16(x + SPIBAR_OFFSET)
787#define SPIBAR32(x) RCBA32(x + SPIBAR_OFFSET)
788
789/* Reigsters within the SPIBAR */
790#define SSFC 0x91
791#define FDOC 0xb0
792#define FDOD 0xb4
793
794#define SPI_OPMENU_0 0x01 /* WRSR: Write Status Register */
795#define SPI_OPTYPE_0 0x01 /* Write, no address */
796
797#define SPI_OPMENU_1 0x02 /* BYPR: Byte Program */
798#define SPI_OPTYPE_1 0x03 /* Write, address required */
799
800#define SPI_OPMENU_2 0x03 /* READ: Read Data */
801#define SPI_OPTYPE_2 0x02 /* Read, address required */
802
803#define SPI_OPMENU_3 0x05 /* RDSR: Read Status Register */
804#define SPI_OPTYPE_3 0x00 /* Read, no address */
805
806#define SPI_OPMENU_4 0x20 /* SE20: Sector Erase 0x20 */
807#define SPI_OPTYPE_4 0x03 /* Write, address required */
808
809#define SPI_OPMENU_5 0x9f /* RDID: Read ID */
810#define SPI_OPTYPE_5 0x00 /* Read, no address */
811
812#define SPI_OPMENU_6 0xd8 /* BED8: Block Erase 0xd8 */
813#define SPI_OPTYPE_6 0x03 /* Write, address required */
814
815#define SPI_OPMENU_7 0x0b /* FAST: Fast Read */
816#define SPI_OPTYPE_7 0x02 /* Read, address required */
817
818#define SPI_OPMENU_UPPER ((SPI_OPMENU_7 << 24) | (SPI_OPMENU_6 << 16) | \
819 (SPI_OPMENU_5 << 8) | SPI_OPMENU_4)
820#define SPI_OPMENU_LOWER ((SPI_OPMENU_3 << 24) | (SPI_OPMENU_2 << 16) | \
821 (SPI_OPMENU_1 << 8) | SPI_OPMENU_0)
822
823#define SPI_OPTYPE ((SPI_OPTYPE_7 << 14) | (SPI_OPTYPE_6 << 12) | \
824 (SPI_OPTYPE_5 << 10) | (SPI_OPTYPE_4 << 8) | \
825 (SPI_OPTYPE_3 << 6) | (SPI_OPTYPE_2 << 4) | \
826 (SPI_OPTYPE_1 << 2) | (SPI_OPTYPE_0))
827
828#define SPI_OPPREFIX ((0x50 << 8) | 0x06) /* EWSR and WREN */
829
830#define SPIBAR_HSFS 0x3804 /* SPI hardware sequence status */
831#define SPIBAR_HSFS_SCIP (1 << 5) /* SPI Cycle In Progress */
832#define SPIBAR_HSFS_AEL (1 << 2) /* SPI Access Error Log */
833#define SPIBAR_HSFS_FCERR (1 << 1) /* SPI Flash Cycle Error */
834#define SPIBAR_HSFS_FDONE (1 << 0) /* SPI Flash Cycle Done */
835#define SPIBAR_HSFC 0x3806 /* SPI hardware sequence control */
836#define SPIBAR_HSFC_BYTE_COUNT(c) (((c - 1) & 0x3f) << 8)
837#define SPIBAR_HSFC_CYCLE_READ (0 << 1) /* Read cycle */
838#define SPIBAR_HSFC_CYCLE_WRITE (2 << 1) /* Write cycle */
839#define SPIBAR_HSFC_CYCLE_ERASE (3 << 1) /* Erase cycle */
840#define SPIBAR_HSFC_GO (1 << 0) /* GO: start SPI transaction */
841#define SPIBAR_FADDR 0x3808 /* SPI flash address */
842#define SPIBAR_FDATA(n) (0x3810 + (4 * n)) /* SPI flash data */
843
844#endif /* __ACPI__ */
Shawn Nematbakhshccb12fb2013-07-03 17:55:38 -0700845#endif /* SOUTHBRIDGE_INTEL_LYNXPOINT_PCH_H */