blob: aa4d6eebeba73c4430ad27ea99abc33ae7f9553b [file] [log] [blame]
Patrick Georgi0588d192009-08-12 15:00:51 +00001##
Stefan Reinauer16f515a2010-01-20 18:44:30 +00002## This file is part of the coreboot project.
Patrick Georgi0588d192009-08-12 15:00:51 +00003##
Alexandru Gagniuc70c660f2012-08-23 02:32:58 -05004## Copyright (C) 2012 Alexandru Gagniuc <mr.nuke.me@gmail.com>
Stefan Reinauer16f515a2010-01-20 18:44:30 +00005## Copyright (C) 2009-2010 coresystems GmbH
Patrick Georgi0588d192009-08-12 15:00:51 +00006##
Stefan Reinauer16f515a2010-01-20 18:44:30 +00007## This program is free software; you can redistribute it and/or modify
8## it under the terms of the GNU General Public License as published by
9## the Free Software Foundation; version 2 of the License.
10##
11## This program is distributed in the hope that it will be useful,
12## but WITHOUT ANY WARRANTY; without even the implied warranty of
13## MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14## GNU General Public License for more details.
15##
16## You should have received a copy of the GNU General Public License
17## along with this program; if not, write to the Free Software
Paul Menzela46a7122013-02-23 18:37:27 +010018## Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
Patrick Georgi0588d192009-08-12 15:00:51 +000019##
20
Uwe Hermannad8c95f2012-04-12 22:00:03 +020021mainmenu "coreboot configuration"
Patrick Georgi0588d192009-08-12 15:00:51 +000022
Uwe Hermannc04be932009-10-05 13:55:28 +000023menu "General setup"
24
Uwe Hermanna29ad5c2009-10-18 18:35:50 +000025config EXPERT
26 bool "Expert mode"
27 help
28 This allows you to select certain advanced configuration options.
29
30 Warning: Only enable this option if you really know what you are
31 doing! You have been warned!
32
Uwe Hermannc04be932009-10-05 13:55:28 +000033config LOCALVERSION
Uwe Hermann168b11b2009-10-07 16:15:40 +000034 string "Local version string"
Uwe Hermannc04be932009-10-05 13:55:28 +000035 help
36 Append an extra string to the end of the coreboot version.
37
Uwe Hermann168b11b2009-10-07 16:15:40 +000038 This can be useful if, for instance, you want to append the
39 respective board's hostname or some other identifying string to
40 the coreboot version number, so that you can easily distinguish
41 boot logs of different boards from each other.
42
Patrick Georgi4b8a2412010-02-09 19:35:16 +000043config CBFS_PREFIX
44 string "CBFS prefix to use"
45 default "fallback"
46 help
47 Select the prefix to all files put into the image. It's "fallback"
48 by default, "normal" is a common alternative.
49
Vadim Bendeburyadcb0952014-05-01 12:23:09 -070050config COMMON_CBFS_SPI_WRAPPER
51 bool
52 default n
53 depends on SPI_FLASH
54 depends on !ARCH_X86
55 help
56 Use common wrapper to interface CBFS to SPI bootrom.
57
Patrick Georgi23d89cc2010-03-16 01:17:19 +000058choice
Uwe Hermannad8c95f2012-04-12 22:00:03 +020059 prompt "Compiler to use"
Patrick Georgi23d89cc2010-03-16 01:17:19 +000060 default COMPILER_GCC
61 help
62 This option allows you to select the compiler used for building
63 coreboot.
64
65config COMPILER_GCC
66 bool "GCC"
Uwe Hermannad8c95f2012-04-12 22:00:03 +020067 help
68 Use the GNU Compiler Collection (GCC) to build coreboot.
69
70 For details see http://gcc.gnu.org.
71
Patrick Georgi23d89cc2010-03-16 01:17:19 +000072config COMPILER_LLVM_CLANG
73 bool "LLVM/clang"
Uwe Hermannad8c95f2012-04-12 22:00:03 +020074 help
75 Use LLVM/clang to build coreboot.
76
77 For details see http://clang.llvm.org.
78
Patrick Georgi23d89cc2010-03-16 01:17:19 +000079endchoice
80
Patrick Georgi9b0de712013-12-29 18:45:23 +010081config ANY_TOOLCHAIN
82 bool "Allow building with any toolchain"
83 default n
84 depends on COMPILER_GCC
85 help
86 Many toolchains break when building coreboot since it uses quite
87 unusual linker features. Unless developers explicitely request it,
88 we'll have to assume that they use their distro compiler by mistake.
89 Make sure that using patched compilers is a conscious decision.
90
Patrick Georgi516a2a72010-03-25 21:45:25 +000091config CCACHE
Uwe Hermannad8c95f2012-04-12 22:00:03 +020092 bool "Use ccache to speed up (re)compilation"
Patrick Georgi516a2a72010-03-25 21:45:25 +000093 default n
94 help
95 Enables the use of ccache for faster builds.
Uwe Hermannad8c95f2012-04-12 22:00:03 +020096
97 Requires the ccache utility in your system $PATH.
98
99 For details see https://ccache.samba.org.
Patrick Georgi516a2a72010-03-25 21:45:25 +0000100
Stefan Reinauer9bf78102010-08-09 13:28:18 +0000101config SCONFIG_GENPARSER
102 bool "Generate SCONFIG parser using flex and bison"
103 default n
104 depends on EXPERT
105 help
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200106 Enable this option if you are working on the sconfig device tree
107 parser and made changes to sconfig.l and sconfig.y.
108
Stefan Reinauer9bf78102010-08-09 13:28:18 +0000109 Otherwise, say N.
110
Joe Korty6d772522010-05-19 18:41:15 +0000111config USE_OPTION_TABLE
112 bool "Use CMOS for configuration values"
113 default n
Edwin Beasanteb50c7d2010-07-06 21:05:04 +0000114 depends on HAVE_OPTION_TABLE
Joe Korty6d772522010-05-19 18:41:15 +0000115 help
116 Enable this option if coreboot shall read options from the "CMOS"
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200117 NVRAM instead of using hard-coded values.
Joe Korty6d772522010-05-19 18:41:15 +0000118
Timothy Pearsonf20c6e82015-02-14 16:15:31 -0600119config STATIC_OPTION_TABLE
120 bool "Load default configuration values into CMOS on each boot"
121 default n
122 depends on USE_OPTION_TABLE
123 help
124 Enable this option to reset "CMOS" NVRAM values to default on
125 every boot. Use this if you want the NVRAM configuration to
126 never be modified from its default values.
127
Sven Schnelle8eee19d2011-05-02 19:53:04 +0000128config COMPRESS_RAMSTAGE
129 bool "Compress ramstage with LZMA"
130 default y
131 help
132 Compress ramstage to save memory in the flash image. Note
133 that decompression might slow down booting if the boot flash
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200134 is connected through a slow link (i.e. SPI).
Sven Schnelle8eee19d2011-05-02 19:53:04 +0000135
Cristian Măgherușan-Stanciud367b002011-06-19 03:03:28 +0200136config INCLUDE_CONFIG_FILE
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200137 bool "Include the coreboot .config file into the ROM image"
Cristian Măgherușan-Stanciud367b002011-06-19 03:03:28 +0200138 default y
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200139 help
140 Include the .config file that was used to compile coreboot
141 in the (CBFS) ROM image. This is useful if you want to know which
142 options were used to build a specific coreboot.rom image.
143
Daniele Forsi53847a22014-07-22 18:00:56 +0200144 Saying Y here will increase the image size by 2-3KB.
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200145
146 You can use the following command to easily list the options:
147
148 grep -a CONFIG_ coreboot.rom
149
150 Alternatively, you can also use cbfstool to print the image
151 contents (including the raw 'config' item we're looking for).
152
153 Example:
154
155 $ cbfstool coreboot.rom print
156 coreboot.rom: 4096 kB, bootblocksize 1008, romsize 4194304,
157 offset 0x0
158 Alignment: 64 bytes
Steve Goodrichf0269122012-05-18 11:18:47 -0600159
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200160 Name Offset Type Size
161 cmos_layout.bin 0x0 cmos layout 1159
162 fallback/romstage 0x4c0 stage 339756
Daniele Forsi53847a22014-07-22 18:00:56 +0200163 fallback/ramstage 0x53440 stage 186664
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200164 fallback/payload 0x80dc0 payload 51526
165 config 0x8d740 raw 3324
166 (empty) 0x8e480 null 3610440
Cristian Măgherușan-Stanciud367b002011-06-19 03:03:28 +0200167
Kyösti Mälkkif8bf5a12013-10-11 22:08:02 +0300168config EARLY_CBMEM_INIT
Kyösti Mälkki3bf38542014-12-18 22:22:04 +0200169 def_bool !LATE_CBMEM_INIT
170
Vadim Bendebury9202473d2011-09-21 14:46:43 -0700171config COLLECT_TIMESTAMPS
172 bool "Create a table of timestamps collected during boot"
Kyösti Mälkki26447932013-10-11 21:14:59 +0300173 default n
Vadim Bendebury9202473d2011-09-21 14:46:43 -0700174 help
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200175 Make coreboot create a table of timer-ID/timer-value pairs to
176 allow measuring time spent at different phases of the boot process.
177
Patrick Georgi7e9b9d82012-04-30 21:06:10 +0200178config USE_BLOBS
179 bool "Allow use of binary-only repository"
180 default n
181 help
182 This draws in the blobs repository, which contains binary files that
183 might be required for some chipsets or boards.
184 This flag ensures that a "Free" option remains available for users.
185
Stefan Reinauerd37ab452012-12-18 16:23:28 -0800186config COVERAGE
187 bool "Code coverage support"
188 depends on COMPILER_GCC
189 default n
190 help
191 Add code coverage support for coreboot. This will store code
192 coverage information in CBMEM for extraction from user space.
193 If unsure, say N.
194
Stefan Reinauer58470e32014-10-17 13:08:36 +0200195config RELOCATABLE_MODULES
196 bool "Relocatable Modules"
197 default n
198 help
199 If RELOCATABLE_MODULES is selected then support is enabled for
200 building relocatable modules in the RAM stage. Those modules can be
201 loaded anywhere and all the relocations are handled automatically.
202
203config RELOCATABLE_RAMSTAGE
Kyösti Mälkkiae98e832014-11-28 11:24:19 +0200204 depends on (RELOCATABLE_MODULES && EARLY_CBMEM_INIT)
Stefan Reinauer58470e32014-10-17 13:08:36 +0200205 bool "Build the ramstage to be relocatable in 32-bit address space."
206 default n
207 help
208 The reloctable ramstage support allows for the ramstage to be built
209 as a relocatable module. The stage loader can identify a place
210 out of the OS way so that copying memory is unnecessary during an S3
211 wake. When selecting this option the romstage is responsible for
212 determing a stack location to use for loading the ramstage.
213
214config CACHE_RELOCATED_RAMSTAGE_OUTSIDE_CBMEM
215 depends on RELOCATABLE_RAMSTAGE
216 bool "Cache the relocated ramstage outside of cbmem."
217 default n
218 help
219 The relocated ramstage is saved in an area specified by the
220 by the board and/or chipset.
221
222choice
223 prompt "Bootblock behaviour"
224 default BOOTBLOCK_SIMPLE
225
226config BOOTBLOCK_SIMPLE
227 bool "Always load fallback"
228
229config BOOTBLOCK_NORMAL
230 bool "Switch to normal if CMOS says so"
231
232endchoice
233
234config BOOTBLOCK_SOURCE
235 string
236 default "bootblock_simple.c" if BOOTBLOCK_SIMPLE
237 default "bootblock_normal.c" if BOOTBLOCK_NORMAL
238
Timothy Pearson44724082015-03-16 11:47:45 -0500239config SKIP_MAX_REBOOT_CNT_CLEAR
240 bool "Do not clear reboot count after successful boot"
241 default n
242 depends on EXPERT
243 help
244 Do not clear the reboot count immediately after successful boot.
245 Set to allow the payload to control normal/fallback image recovery.
246
Stefan Reinauer58470e32014-10-17 13:08:36 +0200247config UPDATE_IMAGE
248 bool "Update existing coreboot.rom image"
249 default n
250 help
251 If this option is enabled, no new coreboot.rom file
252 is created. Instead it is expected that there already
253 is a suitable file for further processing.
254 The bootblock will not be modified.
255
Uwe Hermannc04be932009-10-05 13:55:28 +0000256endmenu
257
Patrick Georgi0588d192009-08-12 15:00:51 +0000258source src/mainboard/Kconfig
Stefan Reinauer8aedcbc2010-12-16 23:37:17 +0000259
260# This option is used to set the architecture of a mainboard to X86.
261# It is usually set in mainboard/*/Kconfig.
262config ARCH_X86
263 bool
264 default n
Ronald G. Minnich78a16672012-11-29 16:28:21 -0800265 select PCI
266
Gabe Black51edd542013-09-30 23:00:33 -0700267config ARCH_ARM
David Hendricks5367e472012-11-28 20:16:28 -0800268 bool
269 default n
270
Furquan Shaikh2af76f42014-04-28 16:39:40 -0700271config ARCH_ARM64
272 bool
273 default n
274
Ronald G. Minniche0e784a2014-11-26 19:25:47 +0000275config ARCH_RISCV
276 bool
277 default n
Ronald G. Minnich6d822852014-12-31 19:40:54 -0800278 select ANY_TOOLCHAIN
Ronald G. Minniche0e784a2014-11-26 19:25:47 +0000279
Paul Burtone8530032014-06-14 00:00:10 +0100280config ARCH_MIPS
281 bool
282 default n
283
Stefan Reinauer8677a232010-12-11 20:33:41 +0000284source src/arch/x86/Kconfig
Gabe Black51edd542013-09-30 23:00:33 -0700285source src/arch/arm/Kconfig
Furquan Shaikh2af76f42014-04-28 16:39:40 -0700286source src/arch/arm64/Kconfig
Ronald G. Minniche0e784a2014-11-26 19:25:47 +0000287source src/arch/riscv/Kconfig
Paul Burtone8530032014-06-14 00:00:10 +0100288source src/arch/mips/Kconfig
Gabe Black545c0ca2013-07-07 14:04:26 -0700289
Peter Stuge4d77ed92014-02-07 03:58:24 +0100290source src/vendorcode/Kconfig
291
Vladimir Serbinenkoa9db82f2014-10-16 13:21:47 +0200292config SYSTEM_TYPE_LAPTOP
293 default n
294 bool
295
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000296menu "Chipset"
297
298comment "CPU"
Patrick Georgi0588d192009-08-12 15:00:51 +0000299source src/cpu/Kconfig
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000300comment "Northbridge"
301source src/northbridge/Kconfig
302comment "Southbridge"
303source src/southbridge/Kconfig
304comment "Super I/O"
305source src/superio/Kconfig
Sven Schnelle7592e8b2011-01-27 11:43:03 +0000306comment "Embedded Controllers"
307source src/ec/Kconfig
Aaron Durbin9a7d7bc2013-09-07 00:41:48 -0500308comment "SoC"
309source src/soc/Kconfig
Martin Rotha6427162014-04-25 14:12:13 -0600310source src/drivers/intel/fsp/Kconfig
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000311
312endmenu
Patrick Georgi0588d192009-08-12 15:00:51 +0000313
Julius Wernerc3e7c4e2014-09-19 13:18:16 -0700314config CPU_HAS_BOOTBLOCK_INIT
315 bool
316 default n
317
318config MAINBOARD_HAS_BOOTBLOCK_INIT
319 bool
320 default n
321
Stefan Reinauer8d711552012-11-30 12:34:04 -0800322source src/device/Kconfig
Stefan Reinauer95a63962012-11-13 17:00:01 -0800323
Rudolf Marekd9c25492010-05-16 15:31:53 +0000324menu "Generic Drivers"
325source src/drivers/Kconfig
326endmenu
327
Stefan Reinauer7cb01e02013-08-29 16:05:02 -0700328config TPM
329 bool
330 default n
331 select LPC_TPM if ARCH_X86
Gabe Black51edd542013-09-30 23:00:33 -0700332 select I2C_TPM if ARCH_ARM
Furquan Shaikh2af76f42014-04-28 16:39:40 -0700333 select I2C_TPM if ARCH_ARM64
Stefan Reinauer7cb01e02013-08-29 16:05:02 -0700334 help
335 Enable this option to enable TPM support in coreboot.
336
337 If unsure, say N.
338
Kyösti Mälkkieaee6e22014-04-30 01:35:29 +0300339config RAMTOP
340 hex
341 default 0x200000
342 depends on ARCH_X86
343
Patrick Georgi0588d192009-08-12 15:00:51 +0000344config HEAP_SIZE
345 hex
Myles Watson04000f42009-10-16 19:12:49 +0000346 default 0x4000
Patrick Georgi0588d192009-08-12 15:00:51 +0000347
Julius Wernerc3e7c4e2014-09-19 13:18:16 -0700348config STACK_SIZE
349 hex
350 default 0x1000
351
Patrick Georgi0588d192009-08-12 15:00:51 +0000352config MAX_CPUS
353 int
354 default 1
355
356config MMCONF_SUPPORT_DEFAULT
357 bool
358 default n
359
360config MMCONF_SUPPORT
361 bool
362 default n
363
Kyösti Mälkki5687fc92013-11-28 18:11:49 +0200364config BOOTMODE_STRAPS
365 bool
366 default n
367
Patrick Georgi0588d192009-08-12 15:00:51 +0000368source src/console/Kconfig
369
370config HAVE_ACPI_RESUME
371 bool
372 default n
373
Stefan Reinauerc4f1a772010-06-05 10:03:08 +0000374config HAVE_ACPI_SLIC
375 bool
376 default n
377
Patrick Georgi0588d192009-08-12 15:00:51 +0000378config HAVE_HARD_RESET
379 bool
Uwe Hermann748475b2009-10-09 11:47:21 +0000380 default n
Patrick Georgi37bdb872010-02-27 08:39:04 +0000381 help
382 This variable specifies whether a given board has a hard_reset
383 function, no matter if it's provided by board code or chipset code.
384
Aaron Durbina4217912013-04-29 22:31:51 -0500385config HAVE_MONOTONIC_TIMER
386 def_bool n
387 help
388 The board/chipset provides a monotonic timer.
389
Aaron Durbin340ca912013-04-30 09:58:12 -0500390config TIMER_QUEUE
391 def_bool n
392 depends on HAVE_MONOTONIC_TIMER
393 help
Kyösti Mälkkiecd84242013-09-13 07:57:49 +0300394 Provide a timer queue for performing time-based callbacks.
Aaron Durbin340ca912013-04-30 09:58:12 -0500395
Aaron Durbin4409a5e2013-05-06 12:20:52 -0500396config COOP_MULTITASKING
397 def_bool n
Aaron Durbin38c326d2013-05-06 12:22:23 -0500398 depends on TIMER_QUEUE && ARCH_X86
Aaron Durbin4409a5e2013-05-06 12:20:52 -0500399 help
400 Cooperative multitasking allows callbacks to be multiplexed on the
401 main thread of ramstage. With this enabled it allows for multiple
402 execution paths to take place when they have udelay() calls within
403 their code.
404
405config NUM_THREADS
406 int
407 default 4
408 depends on COOP_MULTITASKING
409 help
410 How many execution threads to cooperatively multitask with.
411
Patrick Georgi0588d192009-08-12 15:00:51 +0000412config HAVE_OPTION_TABLE
413 bool
Edwin Beasanteb50c7d2010-07-06 21:05:04 +0000414 default n
Uwe Hermann6ba13bb2009-10-15 17:49:07 +0000415 help
416 This variable specifies whether a given board has a cmos.layout
417 file containing NVRAM/CMOS bit definitions.
Edwin Beasanteb50c7d2010-07-06 21:05:04 +0000418 It defaults to 'n' but can be selected in mainboard/*/Kconfig.
Patrick Georgi0588d192009-08-12 15:00:51 +0000419
Patrick Georgi0588d192009-08-12 15:00:51 +0000420config PIRQ_ROUTE
421 bool
422 default n
423
424config HAVE_SMI_HANDLER
425 bool
426 default n
427
428config PCI_IO_CFG_EXT
429 bool
430 default n
431
432config IOAPIC
433 bool
434 default n
435
Stefan Reinauer5b635792012-08-16 14:05:42 -0700436config CBFS_SIZE
437 hex
438 default ROM_SIZE
439
Kyösti Mälkki107f72e2014-01-06 11:06:26 +0200440config CACHE_ROM_SIZE_OVERRIDE
Stefan Reinauer5b635792012-08-16 14:05:42 -0700441 hex
Kyösti Mälkki107f72e2014-01-06 11:06:26 +0200442 default 0
Stefan Reinauer5b635792012-08-16 14:05:42 -0700443
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000444# TODO: Can probably be removed once all chipsets have kconfig options for it.
Uwe Hermann70b0cf22009-10-04 17:15:39 +0000445config VIDEO_MB
446 int
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000447 default 0
Uwe Hermann70b0cf22009-10-04 17:15:39 +0000448
Myles Watson45bb25f2009-09-22 18:49:08 +0000449config USE_WATCHDOG_ON_BOOT
450 bool
451 default n
452
453config VGA
454 bool
455 default n
456 help
457 Build board-specific VGA code.
458
459config GFXUMA
460 bool
Myles Watsond73c1b52009-10-26 15:14:07 +0000461 default n
Myles Watson45bb25f2009-09-22 18:49:08 +0000462 help
463 Enable Unified Memory Architecture for graphics.
464
Myles Watsonb8e20272009-10-15 13:35:47 +0000465config HAVE_ACPI_TABLES
466 bool
Uwe Hermann6ba13bb2009-10-15 17:49:07 +0000467 help
468 This variable specifies whether a given board has ACPI table support.
469 It is usually set in mainboard/*/Kconfig.
Myles Watsonb8e20272009-10-15 13:35:47 +0000470
471config HAVE_MP_TABLE
472 bool
Uwe Hermann6ba13bb2009-10-15 17:49:07 +0000473 help
474 This variable specifies whether a given board has MP table support.
475 It is usually set in mainboard/*/Kconfig.
476 Whether or not the MP table is actually generated by coreboot
477 is configurable by the user via GENERATE_MP_TABLE.
Myles Watsonb8e20272009-10-15 13:35:47 +0000478
479config HAVE_PIRQ_TABLE
480 bool
Uwe Hermann6ba13bb2009-10-15 17:49:07 +0000481 help
482 This variable specifies whether a given board has PIRQ table support.
483 It is usually set in mainboard/*/Kconfig.
484 Whether or not the PIRQ table is actually generated by coreboot
485 is configurable by the user via GENERATE_PIRQ_TABLE.
Myles Watsonb8e20272009-10-15 13:35:47 +0000486
Alexandru Gagniuc70c660f2012-08-23 02:32:58 -0500487config MAX_PIRQ_LINKS
488 int
489 default 4
490 help
491 This variable specifies the number of PIRQ interrupt links which are
492 routable. On most chipsets, this is 4, INTA through INTD. Some
493 chipsets offer more than four links, commonly up to INTH. They may
494 also have a separate link for ATA or IOAPIC interrupts. When the PIRQ
495 table specifies links greater than 4, pirq_route_irqs will not
496 function properly, unless this variable is correctly set.
497
Vladimir Serbinenko2d7bd8a2014-08-30 19:28:05 +0200498config PER_DEVICE_ACPI_TABLES
499 bool
500 default n
501
Vladimir Serbinenkoc21e0732014-10-16 12:48:19 +0200502config COMMON_FADT
503 bool
504 default n
505
Myles Watsond73c1b52009-10-26 15:14:07 +0000506#These Options are here to avoid "undefined" warnings.
507#The actual selection and help texts are in the following menu.
508
Uwe Hermann168b11b2009-10-07 16:15:40 +0000509menu "System tables"
Myles Watson45bb25f2009-09-22 18:49:08 +0000510
Myles Watsonb8e20272009-10-15 13:35:47 +0000511config GENERATE_MP_TABLE
Stefan Reinauer56cd70b2012-11-13 17:33:08 -0800512 prompt "Generate an MP table" if HAVE_MP_TABLE || DRIVERS_GENERIC_IOAPIC
513 bool
514 default HAVE_MP_TABLE || DRIVERS_GENERIC_IOAPIC
Uwe Hermann6ba13bb2009-10-15 17:49:07 +0000515 help
516 Generate an MP table (conforming to the Intel MultiProcessor
517 specification 1.4) for this board.
518
519 If unsure, say Y.
Myles Watson45bb25f2009-09-22 18:49:08 +0000520
Myles Watsonb8e20272009-10-15 13:35:47 +0000521config GENERATE_PIRQ_TABLE
Stefan Reinauer56cd70b2012-11-13 17:33:08 -0800522 prompt "Generate a PIRQ table" if HAVE_PIRQ_TABLE
523 bool
524 default HAVE_PIRQ_TABLE
Uwe Hermann6ba13bb2009-10-15 17:49:07 +0000525 help
526 Generate a PIRQ table for this board.
527
528 If unsure, say Y.
Myles Watson45bb25f2009-09-22 18:49:08 +0000529
Sven Schnelle164bcfd2011-08-14 20:56:34 +0200530config GENERATE_SMBIOS_TABLES
531 depends on ARCH_X86
532 bool "Generate SMBIOS tables"
533 default y
534 help
535 Generate SMBIOS tables for this board.
536
537 If unsure, say Y.
538
Stefan Reinauer6023ca42014-10-17 13:28:15 +0200539config MAINBOARD_SERIAL_NUMBER
540 string "SMBIOS Serial Number"
541 depends on GENERATE_SMBIOS_TABLES
542 default "123456789"
543 help
544 The Serial Number to store in SMBIOS structures.
545
546config MAINBOARD_VERSION
547 string "SMBIOS Version Number"
548 depends on GENERATE_SMBIOS_TABLES
549 default "1.0"
550 help
551 The Version Number to store in SMBIOS structures.
552
553config MAINBOARD_SMBIOS_MANUFACTURER
554 string "SMBIOS Manufacturer"
555 depends on GENERATE_SMBIOS_TABLES
556 default MAINBOARD_VENDOR
557 help
558 Override the default Manufacturer stored in SMBIOS structures.
559
560config MAINBOARD_SMBIOS_PRODUCT_NAME
561 string "SMBIOS Product name"
562 depends on GENERATE_SMBIOS_TABLES
563 default MAINBOARD_PART_NUMBER
564 help
565 Override the default Product name stored in SMBIOS structures.
566
Myles Watson45bb25f2009-09-22 18:49:08 +0000567endmenu
568
Patrick Georgi0588d192009-08-12 15:00:51 +0000569menu "Payload"
570
Patrick Georgi0588d192009-08-12 15:00:51 +0000571choice
Uwe Hermann168b11b2009-10-07 16:15:40 +0000572 prompt "Add a payload"
Stefan Reinauerf1939bb2010-12-30 17:39:50 +0000573 default PAYLOAD_NONE if !ARCH_X86
574 default PAYLOAD_SEABIOS if ARCH_X86
Patrick Georgi0588d192009-08-12 15:00:51 +0000575
Uwe Hermann168b11b2009-10-07 16:15:40 +0000576config PAYLOAD_NONE
577 bool "None"
578 help
579 Select this option if you want to create an "empty" coreboot
580 ROM image for a certain mainboard, i.e. a coreboot ROM image
581 which does not yet contain a payload.
582
583 For such an image to be useful, you have to use 'cbfstool'
584 to add a payload to the ROM image later.
585
Patrick Georgi0588d192009-08-12 15:00:51 +0000586config PAYLOAD_ELF
Uwe Hermann168b11b2009-10-07 16:15:40 +0000587 bool "An ELF executable payload"
Patrick Georgi0588d192009-08-12 15:00:51 +0000588 help
589 Select this option if you have a payload image (an ELF file)
590 which coreboot should run as soon as the basic hardware
591 initialization is completed.
592
593 You will be able to specify the location and file name of the
594 payload image later.
Patrick Georgi0588d192009-08-12 15:00:51 +0000595
Patrick Georgi16ae95c2013-08-31 08:26:52 +0200596config PAYLOAD_LINUX
597 bool "A Linux payload"
598 help
599 Select this option if you have a Linux bzImage which coreboot
600 should run as soon as the basic hardware initialization
601 is completed.
602
603 You will be able to specify the location and file name of the
604 payload image later.
605
Stefan Reinauerf1939bb2010-12-30 17:39:50 +0000606config PAYLOAD_SEABIOS
607 bool "SeaBIOS"
608 depends on ARCH_X86
609 help
610 Select this option if you want to build a coreboot image
611 with a SeaBIOS payload. If you don't know what this is
612 about, just leave it enabled.
613
614 See http://coreboot.org/Payloads for more information.
615
Stefan Reinauere50952f2011-04-15 03:34:05 +0000616config PAYLOAD_FILO
617 bool "FILO"
618 help
619 Select this option if you want to build a coreboot image
620 with a FILO payload. If you don't know what this is
621 about, just leave it enabled.
622
623 See http://coreboot.org/Payloads for more information.
624
Vladimir Serbinenko113a3662013-11-14 12:10:08 +0100625config PAYLOAD_GRUB2
626 bool "GRUB2"
627 help
628 Select this option if you want to build a coreboot image
629 with a GRUB2 payload. If you don't know what this is
630 about, just leave it enabled.
631
632 See http://coreboot.org/Payloads for more information.
633
Stefan Reinauercc5b3442013-01-15 17:02:58 -0800634config PAYLOAD_TIANOCORE
635 bool "Tiano Core"
636 help
637 Select this option if you want to build a coreboot image
638 with a Tiano Core payload. If you don't know what this is
639 about, just leave it enabled.
640
641 See http://coreboot.org/Payloads for more information.
642
Stefan Reinauerf1939bb2010-12-30 17:39:50 +0000643endchoice
644
645choice
646 prompt "SeaBIOS version"
647 default SEABIOS_STABLE
648 depends on PAYLOAD_SEABIOS
649
650config SEABIOS_STABLE
Edward O'Callaghanaca67ed2014-09-13 20:43:45 +1000651 bool "1.7.5"
Stefan Reinauerf1939bb2010-12-30 17:39:50 +0000652 help
653 Stable SeaBIOS version
654config SEABIOS_MASTER
655 bool "master"
656 help
657 Newest SeaBIOS version
Daniele Forsi53847a22014-07-22 18:00:56 +0200658
Patrick Georgi0588d192009-08-12 15:00:51 +0000659endchoice
660
Peter Stugef0408582013-07-09 19:43:09 +0200661config SEABIOS_PS2_TIMEOUT
662 prompt "PS/2 keyboard controller initialization timeout (milliseconds)" if PAYLOAD_SEABIOS
Patrick Georgi1e44c3f2013-08-16 10:14:38 +0200663 default 0
Peter Stugef0408582013-07-09 19:43:09 +0200664 depends on EXPERT
665 int
666 help
667 Some PS/2 keyboard controllers don't respond to commands immediately
668 after powering on. This specifies how long SeaBIOS will wait for the
669 keyboard controller to become ready before giving up.
670
Idwer Vollering7c1a49b2014-04-01 22:47:33 +0000671config SEABIOS_THREAD_OPTIONROMS
672 prompt "Hardware init during option ROM execution" if PAYLOAD_SEABIOS
673 default n
674 bool
675 help
676 Allow hardware init to run in parallel with optionrom execution.
677
678 This can reduce boot time, but can cause some timing
679 variations during option ROM code execution. It is not
680 known if all option ROMs will behave properly with this option.
681
Martin Roth4d7d25f2014-07-25 14:39:05 -0600682config SEABIOS_MALLOC_UPPERMEMORY
683 bool
684 default y
685 depends on PAYLOAD_SEABIOS
686 help
687 Use the "Upper Memory Block" area (0xc0000-0xf0000) for internal
688 "low memory" allocations. If this is not selected, the memory is
689 instead allocated from the "9-segment" (0x90000-0xa0000).
690 This is not typically needed, but may be required on some platforms
691 to allow USB and SATA buffers to be written correctly by the
692 hardware. In general, if this is desired, the option will be
693 set to 'N' by the chipset Kconfig.
694
Edward O'Callaghana296f9e2014-09-13 03:43:49 +1000695config SEABIOS_VGA_COREBOOT
696 prompt "Include generated option rom that implements legacy VGA BIOS compatibility" if PAYLOAD_SEABIOS
697 default n
Timothy Pearsonadb59082015-02-05 10:47:40 -0600698 depends on !VGA_BIOS && (MAINBOARD_DO_NATIVE_VGA_INIT || MAINBOARD_HAS_NATIVE_VGA_INIT_TEXTMODECFG)
Edward O'Callaghana296f9e2014-09-13 03:43:49 +1000699 bool
700 help
701 Coreboot can initialize the GPU of some mainboards.
702
703 After initializing the GPU, the information about it can be passed to the payload.
704 Provide an option rom that implements this legacy VGA BIOS compatibility requirement.
705
Stefan Reinauere50952f2011-04-15 03:34:05 +0000706choice
Vladimir Serbinenko113a3662013-11-14 12:10:08 +0100707 prompt "GRUB2 version"
708 default GRUB2_MASTER
709 depends on PAYLOAD_GRUB2
710
711config GRUB2_MASTER
712 bool "HEAD"
713 help
714 Newest GRUB2 version
Daniele Forsi53847a22014-07-22 18:00:56 +0200715
Vladimir Serbinenko113a3662013-11-14 12:10:08 +0100716endchoice
717
718choice
Stefan Reinauere50952f2011-04-15 03:34:05 +0000719 prompt "FILO version"
720 default FILO_STABLE
721 depends on PAYLOAD_FILO
722
723config FILO_STABLE
724 bool "0.6.0"
725 help
726 Stable FILO version
Daniele Forsi53847a22014-07-22 18:00:56 +0200727
Stefan Reinauere50952f2011-04-15 03:34:05 +0000728config FILO_MASTER
729 bool "HEAD"
730 help
731 Newest FILO version
Daniele Forsi53847a22014-07-22 18:00:56 +0200732
Stefan Reinauere50952f2011-04-15 03:34:05 +0000733endchoice
734
Stefan Reinauerbccbbe62010-12-19 21:20:14 +0000735config PAYLOAD_FILE
Cristi Magherusanb5034d42009-08-17 14:47:32 +0000736 string "Payload path and filename"
Patrick Georgi0588d192009-08-12 15:00:51 +0000737 depends on PAYLOAD_ELF
738 default "payload.elf"
739 help
Uwe Hermann5ec2c2b2009-08-25 00:53:22 +0000740 The path and filename of the ELF executable file to use as payload.
Patrick Georgi0588d192009-08-12 15:00:51 +0000741
Stefan Reinauerf1939bb2010-12-30 17:39:50 +0000742config PAYLOAD_FILE
Patrick Georgi16ae95c2013-08-31 08:26:52 +0200743 string "Linux path and filename"
744 depends on PAYLOAD_LINUX
745 default "bzImage"
746 help
747 The path and filename of the bzImage kernel to use as payload.
748
749config PAYLOAD_FILE
Stefan Reinauerf1939bb2010-12-30 17:39:50 +0000750 depends on PAYLOAD_SEABIOS
Idwer Volleringab11a6a92014-08-11 16:09:07 +0200751 default "payloads/external/SeaBIOS/seabios/out/bios.bin.elf"
Stefan Reinauerf1939bb2010-12-30 17:39:50 +0000752
Edward O'Callaghana296f9e2014-09-13 03:43:49 +1000753config PAYLOAD_VGABIOS_FILE
754 string
755 depends on PAYLOAD_SEABIOS && SEABIOS_VGA_COREBOOT
756 default "payloads/external/SeaBIOS/seabios/out/vgabios.bin"
757
Stefan Reinauere50952f2011-04-15 03:34:05 +0000758config PAYLOAD_FILE
759 depends on PAYLOAD_FILO
760 default "payloads/external/FILO/filo/build/filo.elf"
761
Stefan Reinauer275fb632013-02-05 13:58:29 -0800762config PAYLOAD_FILE
Vladimir Serbinenko113a3662013-11-14 12:10:08 +0100763 depends on PAYLOAD_GRUB2
764 default "payloads/external/GRUB2/grub2/build/default_payload.elf"
765
766config PAYLOAD_FILE
Stefan Reinauer275fb632013-02-05 13:58:29 -0800767 string "Tianocore firmware volume"
768 depends on PAYLOAD_TIANOCORE
769 default "COREBOOT.fd"
770 help
771 The result of a corebootPkg build
772
Uwe Hermann168b11b2009-10-07 16:15:40 +0000773# TODO: Defined if no payload? Breaks build?
774config COMPRESSED_PAYLOAD_LZMA
775 bool "Use LZMA compression for payloads"
776 default y
Vladimir Serbinenko113a3662013-11-14 12:10:08 +0100777 depends on PAYLOAD_ELF || PAYLOAD_SEABIOS || PAYLOAD_FILO || PAYLOAD_TIANOCORE || PAYLOAD_GRUB2
Uwe Hermann168b11b2009-10-07 16:15:40 +0000778 help
779 In order to reduce the size payloads take up in the ROM chip
780 coreboot can compress them using the LZMA algorithm.
781
Patrick Georgi16ae95c2013-08-31 08:26:52 +0200782config LINUX_COMMAND_LINE
783 string "Linux command line"
784 depends on PAYLOAD_LINUX
785 default ""
786 help
787 A command line to add to the Linux kernel.
788
789config LINUX_INITRD
790 string "Linux initrd"
791 depends on PAYLOAD_LINUX
792 default ""
793 help
794 An initrd image to add to the Linux kernel.
795
Peter Stugea758ca22009-09-17 16:21:31 +0000796endmenu
797
Uwe Hermann168b11b2009-10-07 16:15:40 +0000798menu "Debugging"
799
800# TODO: Better help text and detailed instructions.
Patrick Georgi0588d192009-08-12 15:00:51 +0000801config GDB_STUB
Uwe Hermann5ec2c2b2009-08-25 00:53:22 +0000802 bool "GDB debugging support"
Rudolf Marek65888022012-03-25 20:51:16 +0200803 default n
Patrick Georgi0588d192009-08-12 15:00:51 +0000804 help
Uwe Hermann5ec2c2b2009-08-25 00:53:22 +0000805 If enabled, you will be able to set breakpoints for gdb debugging.
Stefan Reinauer8677a232010-12-11 20:33:41 +0000806 See src/arch/x86/lib/c_start.S for details.
Patrick Georgi0588d192009-08-12 15:00:51 +0000807
Denis 'GNUtoo' Cariklie4cece02012-06-22 15:56:37 +0200808config GDB_WAIT
809 bool "Wait for a GDB connection"
810 default n
811 depends on GDB_STUB
812 help
813 If enabled, coreboot will wait for a GDB connection.
814
Stefan Reinauerfe422182012-05-02 16:33:18 -0700815config DEBUG_CBFS
816 bool "Output verbose CBFS debug messages"
817 default n
Stefan Reinauerfe422182012-05-02 16:33:18 -0700818 help
819 This option enables additional CBFS related debug messages.
820
Jens Rottmann0d11f2d2010-08-26 12:46:02 +0000821config HAVE_DEBUG_RAM_SETUP
822 def_bool n
823
Uwe Hermann01ce6012010-03-05 10:03:50 +0000824config DEBUG_RAM_SETUP
825 bool "Output verbose RAM init debug messages"
826 default n
Jens Rottmann0d11f2d2010-08-26 12:46:02 +0000827 depends on HAVE_DEBUG_RAM_SETUP
Uwe Hermann01ce6012010-03-05 10:03:50 +0000828 help
829 This option enables additional RAM init related debug messages.
830 It is recommended to enable this when debugging issues on your
831 board which might be RAM init related.
832
833 Note: This option will increase the size of the coreboot image.
834
835 If unsure, say N.
836
Patrick Georgie82618d2010-10-01 14:50:12 +0000837config HAVE_DEBUG_CAR
838 def_bool n
839
Peter Stuge5015f792010-11-10 02:00:32 +0000840config DEBUG_CAR
841 def_bool n
842 depends on HAVE_DEBUG_CAR
843
844if DEFAULT_CONSOLE_LOGLEVEL_7 || DEFAULT_CONSOLE_LOGLEVEL_8
Uwe Hermanna953f372010-11-10 00:14:32 +0000845# Only visible if debug level is DEBUG (7) or SPEW (8) as it does additional
846# printk(BIOS_DEBUG, ...) calls.
Patrick Georgie82618d2010-10-01 14:50:12 +0000847config DEBUG_CAR
848 bool "Output verbose Cache-as-RAM debug messages"
849 default n
Peter Stuge5015f792010-11-10 02:00:32 +0000850 depends on HAVE_DEBUG_CAR
Patrick Georgie82618d2010-10-01 14:50:12 +0000851 help
852 This option enables additional CAR related debug messages.
Peter Stuge5015f792010-11-10 02:00:32 +0000853endif
Patrick Georgie82618d2010-10-01 14:50:12 +0000854
Myles Watson80e914ff2010-06-01 19:25:31 +0000855config DEBUG_PIRQ
856 bool "Check PIRQ table consistency"
857 default n
858 depends on GENERATE_PIRQ_TABLE
859 help
860 If unsure, say N.
861
Jens Rottmann0d11f2d2010-08-26 12:46:02 +0000862config HAVE_DEBUG_SMBUS
863 def_bool n
864
Uwe Hermann01ce6012010-03-05 10:03:50 +0000865config DEBUG_SMBUS
866 bool "Output verbose SMBus debug messages"
867 default n
Jens Rottmann0d11f2d2010-08-26 12:46:02 +0000868 depends on HAVE_DEBUG_SMBUS
Uwe Hermann01ce6012010-03-05 10:03:50 +0000869 help
870 This option enables additional SMBus (and SPD) debug messages.
871
872 Note: This option will increase the size of the coreboot image.
873
874 If unsure, say N.
875
876config DEBUG_SMI
877 bool "Output verbose SMI debug messages"
878 default n
879 depends on HAVE_SMI_HANDLER
880 help
881 This option enables additional SMI related debug messages.
882
883 Note: This option will increase the size of the coreboot image.
884
885 If unsure, say N.
886
Stefan Reinauerbc0f7a62010-08-01 15:41:14 +0000887config DEBUG_SMM_RELOCATION
888 bool "Debug SMM relocation code"
889 default n
890 depends on HAVE_SMI_HANDLER
891 help
892 This option enables additional SMM handler relocation related
893 debug messages.
894
895 Note: This option will increase the size of the coreboot image.
896
897 If unsure, say N.
898
Uwe Hermanna953f372010-11-10 00:14:32 +0000899# Only visible if debug level is DEBUG (7) or SPEW (8) as it does additional
900# printk(BIOS_DEBUG, ...) calls.
901config DEBUG_MALLOC
Stefan Reinauer95a63962012-11-13 17:00:01 -0800902 prompt "Output verbose malloc debug messages" if DEFAULT_CONSOLE_LOGLEVEL_7 || DEFAULT_CONSOLE_LOGLEVEL_8
903 bool
Uwe Hermanna953f372010-11-10 00:14:32 +0000904 default n
Uwe Hermanna953f372010-11-10 00:14:32 +0000905 help
906 This option enables additional malloc related debug messages.
907
908 Note: This option will increase the size of the coreboot image.
909
910 If unsure, say N.
Cristian Măgherușan-Stanciu9f52ea42011-07-02 00:44:39 +0300911
912# Only visible if debug level is DEBUG (7) or SPEW (8) as it does additional
913# printk(BIOS_DEBUG, ...) calls.
Cristian Măgherușan-Stanciu9f52ea42011-07-02 00:44:39 +0300914config DEBUG_ACPI
Stefan Reinauer95a63962012-11-13 17:00:01 -0800915 prompt "Output verbose ACPI debug messages" if DEFAULT_CONSOLE_LOGLEVEL_7 || DEFAULT_CONSOLE_LOGLEVEL_8
916 bool
Cristian Măgherușan-Stanciu9f52ea42011-07-02 00:44:39 +0300917 default n
918 help
919 This option enables additional ACPI related debug messages.
920
921 Note: This option will slightly increase the size of the coreboot image.
922
923 If unsure, say N.
Cristian Măgherușan-Stanciu9f52ea42011-07-02 00:44:39 +0300924
Uwe Hermanna953f372010-11-10 00:14:32 +0000925# Only visible if debug level is DEBUG (7) or SPEW (8) as it does additional
926# printk(BIOS_DEBUG, ...) calls.
Myles Watson6c9bc012010-09-07 22:30:15 +0000927config REALMODE_DEBUG
Stefan Reinauer95a63962012-11-13 17:00:01 -0800928 prompt "Enable debug messages for option ROM execution" if DEFAULT_CONSOLE_LOGLEVEL_7 || DEFAULT_CONSOLE_LOGLEVEL_8
929 bool
Myles Watson6c9bc012010-09-07 22:30:15 +0000930 default n
Peter Stuge5015f792010-11-10 02:00:32 +0000931 depends on PCI_OPTION_ROM_RUN_REALMODE
Myles Watson6c9bc012010-09-07 22:30:15 +0000932 help
933 This option enables additional x86emu related debug messages.
934
935 Note: This option will increase the time to emulate a ROM.
936
937 If unsure, say N.
938
Uwe Hermann01ce6012010-03-05 10:03:50 +0000939config X86EMU_DEBUG
940 bool "Output verbose x86emu debug messages"
941 default n
942 depends on PCI_OPTION_ROM_RUN_YABEL
943 help
944 This option enables additional x86emu related debug messages.
945
946 Note: This option will increase the size of the coreboot image.
947
948 If unsure, say N.
949
950config X86EMU_DEBUG_JMP
951 bool "Trace JMP/RETF"
952 default n
953 depends on X86EMU_DEBUG
954 help
955 Print information about JMP and RETF opcodes from x86emu.
956
957 Note: This option will increase the size of the coreboot image.
958
959 If unsure, say N.
960
961config X86EMU_DEBUG_TRACE
962 bool "Trace all opcodes"
963 default n
964 depends on X86EMU_DEBUG
965 help
966 Print _all_ opcodes that are executed by x86emu.
Stefan Reinauer14e22772010-04-27 06:56:47 +0000967
Uwe Hermann01ce6012010-03-05 10:03:50 +0000968 WARNING: This will produce a LOT of output and take a long time.
969
970 Note: This option will increase the size of the coreboot image.
971
972 If unsure, say N.
973
974config X86EMU_DEBUG_PNP
975 bool "Log Plug&Play accesses"
976 default n
977 depends on X86EMU_DEBUG
978 help
979 Print Plug And Play accesses made by option ROMs.
980
981 Note: This option will increase the size of the coreboot image.
982
983 If unsure, say N.
984
985config X86EMU_DEBUG_DISK
986 bool "Log Disk I/O"
987 default n
988 depends on X86EMU_DEBUG
989 help
990 Print Disk I/O related messages.
991
992 Note: This option will increase the size of the coreboot image.
993
994 If unsure, say N.
995
996config X86EMU_DEBUG_PMM
997 bool "Log PMM"
998 default n
999 depends on X86EMU_DEBUG
1000 help
1001 Print messages related to POST Memory Manager (PMM).
1002
1003 Note: This option will increase the size of the coreboot image.
1004
1005 If unsure, say N.
1006
1007
1008config X86EMU_DEBUG_VBE
1009 bool "Debug VESA BIOS Extensions"
1010 default n
1011 depends on X86EMU_DEBUG
1012 help
1013 Print messages related to VESA BIOS Extension (VBE) functions.
1014
1015 Note: This option will increase the size of the coreboot image.
1016
1017 If unsure, say N.
1018
1019config X86EMU_DEBUG_INT10
1020 bool "Redirect INT10 output to console"
1021 default n
1022 depends on X86EMU_DEBUG
1023 help
1024 Let INT10 (i.e. character output) calls print messages to debug output.
1025
1026 Note: This option will increase the size of the coreboot image.
1027
1028 If unsure, say N.
1029
1030config X86EMU_DEBUG_INTERRUPTS
1031 bool "Log intXX calls"
1032 default n
1033 depends on X86EMU_DEBUG
1034 help
1035 Print messages related to interrupt handling.
1036
1037 Note: This option will increase the size of the coreboot image.
1038
1039 If unsure, say N.
1040
1041config X86EMU_DEBUG_CHECK_VMEM_ACCESS
1042 bool "Log special memory accesses"
1043 default n
1044 depends on X86EMU_DEBUG
1045 help
1046 Print messages related to accesses to certain areas of the virtual
1047 memory (e.g. BDA (BIOS Data Area) or interrupt vectors)
1048
1049 Note: This option will increase the size of the coreboot image.
1050
1051 If unsure, say N.
1052
1053config X86EMU_DEBUG_MEM
1054 bool "Log all memory accesses"
1055 default n
1056 depends on X86EMU_DEBUG
1057 help
1058 Print memory accesses made by option ROM.
1059 Note: This also includes accesses to fetch instructions.
1060
1061 Note: This option will increase the size of the coreboot image.
1062
1063 If unsure, say N.
1064
1065config X86EMU_DEBUG_IO
1066 bool "Log IO accesses"
1067 default n
1068 depends on X86EMU_DEBUG
1069 help
1070 Print I/O accesses made by option ROM.
1071
1072 Note: This option will increase the size of the coreboot image.
1073
1074 If unsure, say N.
1075
Denis 'GNUtoo' Carikli4cdc5d62013-05-15 00:19:49 +02001076config X86EMU_DEBUG_TIMINGS
1077 bool "Output timing information"
1078 default n
1079 depends on X86EMU_DEBUG && UDELAY_LAPIC && HAVE_MONOTONIC_TIMER
1080 help
1081 Print timing information needed by i915tool.
1082
1083 If unsure, say N.
1084
Stefan Reinauerdfb098d2011-11-17 12:50:54 -08001085config DEBUG_TPM
1086 bool "Output verbose TPM debug messages"
1087 default n
1088 depends on TPM
1089 help
1090 This option enables additional TPM related debug messages.
1091
Stefan Reinauer1c56d9b2012-05-10 11:27:32 -07001092config DEBUG_SPI_FLASH
1093 bool "Output verbose SPI flash debug messages"
1094 default n
1095 depends on SPI_FLASH
1096 help
1097 This option enables additional SPI flash related debug messages.
1098
Kyösti Mälkki3be80cc2013-06-06 10:46:37 +03001099config DEBUG_USBDEBUG
1100 bool "Output verbose USB 2.0 EHCI debug dongle messages"
1101 default n
1102 depends on USBDEBUG
1103 help
1104 This option enables additional USB 2.0 debug dongle related messages.
1105
1106 Select this to debug the connection of usbdebug dongle. Note that
1107 you need some other working console to receive the messages.
1108
Stefan Reinauer8e073822012-04-04 00:07:22 +02001109if SOUTHBRIDGE_INTEL_BD82X6X && DEFAULT_CONSOLE_LOGLEVEL_8
1110# Only visible with the right southbridge and loglevel.
1111config DEBUG_INTEL_ME
1112 bool "Verbose logging for Intel Management Engine"
1113 default n
1114 help
1115 Enable verbose logging for Intel Management Engine driver that
1116 is present on Intel 6-series chipsets.
1117endif
1118
Rudolf Marek7f0e9302011-09-02 23:23:41 +02001119config TRACE
1120 bool "Trace function calls"
1121 default n
1122 help
1123 If enabled, every function will print information to console once
1124 the function is entered. The syntax is ~0xaaaabbbb(0xccccdddd)
1125 the 0xaaaabbbb is the actual function and 0xccccdddd is EIP
1126 of calling function. Please note some printk releated functions
1127 are omitted from trace to have good looking console dumps.
Stefan Reinauerd37ab452012-12-18 16:23:28 -08001128
1129config DEBUG_COVERAGE
1130 bool "Debug code coverage"
1131 default n
1132 depends on COVERAGE
1133 help
1134 If enabled, the code coverage hooks in coreboot will output some
1135 information about the coverage data that is dumped.
1136
Vadim Bendeburyb0c302f2014-07-28 16:03:07 -07001137config BOARD_ID_SUPPORT
1138 bool "Discover board ID and store it in coreboot table"
1139 default n
1140 help
1141 If enabled, coreboot discovers the board id of the hardware it is
1142 running on and reports it through the coreboot table to the rest of
1143 the system.
1144
Vadim Bendebury9c9c3362014-07-23 09:40:02 -07001145config TERTIARY_BOARD_ID
1146 bool "Interpret board ID GPIOs as tertiary inputs"
1147 default n
Vadim Bendebury052b7fe2014-07-28 17:19:26 -07001148 depends on BOARD_ID_SUPPORT
Vadim Bendebury9c9c3362014-07-23 09:40:02 -07001149 help
1150 Consider each GPIO as being in one of three states: pulled down (0),
1151 pulled up (1), or not connected (2)
1152
Uwe Hermann168b11b2009-10-07 16:15:40 +00001153endmenu
1154
Myles Watsond73c1b52009-10-26 15:14:07 +00001155# These probably belong somewhere else, but they are needed somewhere.
Myles Watsond73c1b52009-10-26 15:14:07 +00001156config ENABLE_APIC_EXT_ID
1157 bool
1158 default n
Myles Watson2e672732009-11-12 16:38:03 +00001159
1160config WARNINGS_ARE_ERRORS
1161 bool
Edward O'Callaghan63f6dc72014-11-18 03:17:54 +11001162 default y
Patrick Georgi436f99b2009-11-27 16:55:13 +00001163
Peter Stuge51eafde2010-10-13 06:23:02 +00001164# The four POWER_BUTTON_DEFAULT_ENABLE, POWER_BUTTON_DEFAULT_DISABLE,
1165# POWER_BUTTON_FORCE_ENABLE and POWER_BUTTON_FORCE_DISABLE options are
1166# mutually exclusive. One of these options must be selected in the
1167# mainboard Kconfig if the chipset supports enabling and disabling of
1168# the power button. Chipset code uses the ENABLE_POWER_BUTTON option set
1169# in mainboard/Kconfig to know if the button should be enabled or not.
1170
1171config POWER_BUTTON_DEFAULT_ENABLE
1172 def_bool n
1173 help
1174 Select when the board has a power button which can optionally be
1175 disabled by the user.
1176
1177config POWER_BUTTON_DEFAULT_DISABLE
1178 def_bool n
1179 help
1180 Select when the board has a power button which can optionally be
1181 enabled by the user, e.g. when the board ships with a jumper over
1182 the power switch contacts.
1183
1184config POWER_BUTTON_FORCE_ENABLE
1185 def_bool n
1186 help
1187 Select when the board requires that the power button is always
1188 enabled.
1189
1190config POWER_BUTTON_FORCE_DISABLE
1191 def_bool n
1192 help
1193 Select when the board requires that the power button is always
1194 disabled, e.g. when it has been hardwired to ground.
1195
1196config POWER_BUTTON_IS_OPTIONAL
1197 bool
1198 default y if POWER_BUTTON_DEFAULT_ENABLE || POWER_BUTTON_DEFAULT_DISABLE
1199 default n if !(POWER_BUTTON_DEFAULT_ENABLE || POWER_BUTTON_DEFAULT_DISABLE)
1200 help
1201 Internal option that controls ENABLE_POWER_BUTTON visibility.
Duncan Laurie72748002013-10-31 08:26:23 -07001202
1203config REG_SCRIPT
1204 bool
Duncan Laurie72748002013-10-31 08:26:23 -07001205 default n
1206 help
1207 Internal option that controls whether we compile in register scripts.
Furquan Shaikh99ac98f2014-04-23 10:18:48 -07001208
Furquan Shaikh99ac98f2014-04-23 10:18:48 -07001209config MAX_REBOOT_CNT
1210 int
1211 default 3
Timothy Pearson17ada2e2015-03-18 01:31:34 -05001212 help
1213 Internal option that sets the maximum number of bootblock executions allowed
1214 with the normal image enabled before assuming the normal image is defective
Vadim Bendebury9c9c3362014-07-23 09:40:02 -07001215 and switching to the fallback image.