blob: 7e303c712afc7d9ad8334ef01c4fb5bf630ad05a [file] [log] [blame]
Patrick Georgi02363b52020-05-05 20:48:50 +02001/* This file is part of the coreboot project. */
Andrey Petrov70efecd2016-03-04 21:41:13 -08002/*
Andrey Petrov70efecd2016-03-04 21:41:13 -08003 *
4 * This program is free software; you can redistribute it and/or modify
5 * it under the terms of the GNU General Public License as published by
6 * the Free Software Foundation; either version 2 of the License, or
7 * (at your option) any later version.
Martin Rothebabfad2016-04-10 11:09:16 -06008 *
9 * This program is distributed in the hope that it will be useful,
10 * but WITHOUT ANY WARRANTY; without even the implied warranty of
11 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
12 * GNU General Public License for more details.
Andrey Petrov70efecd2016-03-04 21:41:13 -080013 */
14
Furquan Shaikh76cedd22020-05-02 10:24:23 -070015#include <acpi/acpi.h>
Andrey Petrov70efecd2016-03-04 21:41:13 -080016#include <bootstate.h>
Lance Zhao1bd0c0c2016-04-19 18:04:21 -070017#include <cbmem.h>
Andrey Petrov70efecd2016-03-04 21:41:13 -080018#include <console/console.h>
Andrey Petrova697c192016-12-07 10:47:46 -080019#include <cpu/x86/mp.h>
Barnali Sarkar66fe0c42017-05-23 18:17:14 +053020#include <cpu/x86/msr.h>
Kyösti Mälkki13f66502019-03-03 08:01:05 +020021#include <device/mmio.h>
Andrey Petrov70efecd2016-03-04 21:41:13 -080022#include <device/device.h>
23#include <device/pci.h>
Kyösti Mälkkif1b58b72019-03-01 13:43:02 +020024#include <device/pci_ops.h>
Mario Scheithauer841416f2017-09-18 17:08:48 +020025#include <intelblocks/acpi.h>
Kyösti Mälkki32d47eb2019-09-28 00:00:30 +030026#include <intelblocks/cfg.h>
Barnali Sarkare70142c2017-03-28 16:32:33 +053027#include <intelblocks/fast_spi.h>
Barnali Sarkar66fe0c42017-05-23 18:17:14 +053028#include <intelblocks/msr.h>
Subrata Banikf699c142018-06-08 17:57:37 +053029#include <intelblocks/p2sb.h>
Duncan Laurie4c8fbc02018-03-26 02:19:58 -070030#include <intelblocks/xdci.h>
Andrey Petrov70efecd2016-03-04 21:41:13 -080031#include <fsp/api.h>
32#include <fsp/util.h>
Barnali Sarkar66fe0c42017-05-23 18:17:14 +053033#include <intelblocks/cpulib.h>
Bora Guvendik33117ec2017-04-10 15:49:02 -070034#include <intelblocks/itss.h>
Shaunak Saha93cdc8b2017-04-18 15:42:09 -070035#include <intelblocks/pmclib.h>
Brandon Breitensteinc6ec8dd2016-11-17 12:23:04 -080036#include <romstage_handoff.h>
Furquan Shaikhd2c2f832018-11-07 10:24:31 -080037#include <soc/cpu.h>
38#include <soc/heci.h>
39#include <soc/intel/common/vbt.h>
Andrey Petrove07e13d2016-03-18 14:43:00 -070040#include <soc/iomap.h>
Bora Guvendik33117ec2017-04-10 15:49:02 -070041#include <soc/itss.h>
Lance Zhao1bd0c0c2016-04-19 18:04:21 -070042#include <soc/nvs.h>
Andrey Petrov70efecd2016-03-04 21:41:13 -080043#include <soc/pci_devs.h>
Andrey Petrov3dbea292016-06-14 22:20:28 -070044#include <soc/pm.h>
Subrata Banik7952e282017-03-14 18:26:27 +053045#include <soc/systemagent.h>
Furquan Shaikhd2c2f832018-11-07 10:24:31 -080046#include <spi-generic.h>
John Zhao7dff7262018-07-30 13:54:25 -070047#include <timer.h>
Felix Singere59ae102019-05-02 13:57:57 +020048#include <soc/ramstage.h>
Andrey Petrov70efecd2016-03-04 21:41:13 -080049
50#include "chip.h"
51
John Zhao7dff7262018-07-30 13:54:25 -070052#define DUAL_ROLE_CFG0 0x80d8
53#define SW_VBUS_VALID_MASK (1 << 24)
54#define SW_IDPIN_EN_MASK (1 << 21)
55#define SW_IDPIN_MASK (1 << 20)
56#define SW_IDPIN_HOST (0 << 20)
57#define DUAL_ROLE_CFG1 0x80dc
58#define DRD_MODE_MASK (1 << 29)
59#define DRD_MODE_HOST (1 << 29)
60
John Zhao57aa8b62019-01-14 09:15:50 -080061#define CFG_XHCLKGTEN 0x8650
62/* Naking USB2.0 EPs for Backbone Clock Gating and PLL Shutdown */
63#define NUEFBCGPS (1 << 28)
64/* SRAM Power Gate Enable */
65#define SRAMPGTEN (1 << 27)
66/* SS Link PLL Shutdown Enable */
67#define SSLSE (1 << 26)
68/* USB2 PLL Shutdown Enable */
69#define USB2PLLSE (1 << 25)
70/* IOSF Sideband Trunk Clock Gating Enable */
71#define IOSFSTCGE (1 << 24)
72/* BIT[23:20] HS Backbone PXP Trunk Clock Gate Enable */
73#define HSTCGE (1 << 23 | 1 << 22)
74/* BIT[19:16] SS Backbone PXP Trunk Clock Gate Enable */
75#define SSTCGE (1 << 19 | 1 << 18 | 1 << 17)
76/* XHC Ignore_EU3S */
77#define XHCIGEU3S (1 << 15)
78/* XHC Frame Timer Clock Shutdown Enable */
79#define XHCFTCLKSE (1 << 14)
80/* XHC Backbone PXP Trunk Clock Gate In Presence of ISOCH EP */
81#define XHCBBTCGIPISO (1 << 13)
82/* XHC HS Backbone PXP Trunk Clock Gate U2 non RWE */
83#define XHCHSTCGU2NRWE (1 << 12)
84/* BIT[11:10] XHC USB2 PLL Shutdown Lx Enable */
85#define XHCUSB2PLLSDLE (1 << 11 | 1 << 10)
86/* BIT[9:8] HS Backbone PXP PLL Shutdown Ux Enable */
87#define HSUXDMIPLLSE (1 << 9)
88/* BIT[7:5] SS Backbone PXP PLL shutdown Ux Enable */
89#define SSPLLSUE (1 << 6)
90/* XHC Backbone Local Clock Gating Enable */
91#define XHCBLCGE (1 << 4)
92/* HS Link Trunk Clock Gating Enable */
93#define HSLTCGE (1 << 3)
94/* SS Link Trunk Clock Gating Enable */
95#define SSLTCGE (1 << 2)
96/* IOSF Backbone Trunk Clock Gating Enable */
97#define IOSFBTCGE (1 << 1)
98/* IOSF Gasket Backbone Local Clock Gating Enable */
99#define IOSFGBLCGE (1 << 0)
100
Marx Wangabc17d12020-04-07 16:58:38 +0800101#define CFG_XHCPMCTRL 0x80a4
102/* BIT[7:4] LFPS periodic sampling for USB3 Ports */
103#define LFPS_PM_DISABLE_MASK 0xFFFFFF0F
104
Duncan Lauriebf713b02018-05-07 15:33:18 -0700105const char *soc_acpi_name(const struct device *dev)
Duncan Laurie02fcc882016-06-27 10:51:17 -0700106{
107 if (dev->path.type == DEVICE_PATH_DOMAIN)
108 return "PCI0";
109
Duncan Lauriebf713b02018-05-07 15:33:18 -0700110 if (dev->path.type == DEVICE_PATH_USB) {
111 switch (dev->path.usb.port_type) {
112 case 0:
113 /* Root Hub */
114 return "RHUB";
115 case 2:
116 /* USB2 ports */
117 switch (dev->path.usb.port_id) {
118 case 0: return "HS01";
119 case 1: return "HS02";
120 case 2: return "HS03";
121 case 3: return "HS04";
122 case 4: return "HS05";
123 case 5: return "HS06";
124 case 6: return "HS07";
125 case 7: return "HS08";
Furquan Shaikhad62b9a2019-01-30 22:47:17 -0800126 case 8:
Julius Wernercd49cce2019-03-05 16:53:33 -0800127 if (CONFIG(SOC_INTEL_GLK))
Furquan Shaikhad62b9a2019-01-30 22:47:17 -0800128 return "HS09";
Duncan Lauriebf713b02018-05-07 15:33:18 -0700129 }
130 break;
131 case 3:
132 /* USB3 ports */
133 switch (dev->path.usb.port_id) {
134 case 0: return "SS01";
135 case 1: return "SS02";
136 case 2: return "SS03";
137 case 3: return "SS04";
138 case 4: return "SS05";
139 case 5: return "SS06";
140 }
141 break;
142 }
143 return NULL;
144 }
145
Duncan Laurie02fcc882016-06-27 10:51:17 -0700146 if (dev->path.type != DEVICE_PATH_PCI)
147 return NULL;
148
149 switch (dev->path.pci.devfn) {
150 /* DSDT: acpi/northbridge.asl */
Subrata Banik2ee54db2017-03-05 12:37:00 +0530151 case SA_DEVFN_ROOT:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700152 return "MCHC";
153 /* DSDT: acpi/lpc.asl */
Subrata Banik2ee54db2017-03-05 12:37:00 +0530154 case PCH_DEVFN_LPC:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700155 return "LPCB";
156 /* DSDT: acpi/xhci.asl */
Subrata Banik2ee54db2017-03-05 12:37:00 +0530157 case PCH_DEVFN_XHCI:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700158 return "XHCI";
159 /* DSDT: acpi/pch_hda.asl */
Subrata Banik2ee54db2017-03-05 12:37:00 +0530160 case PCH_DEVFN_HDA:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700161 return "HDAS";
162 /* DSDT: acpi/lpss.asl */
Subrata Banik2ee54db2017-03-05 12:37:00 +0530163 case PCH_DEVFN_UART0:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700164 return "URT1";
Subrata Banik2ee54db2017-03-05 12:37:00 +0530165 case PCH_DEVFN_UART1:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700166 return "URT2";
Subrata Banik2ee54db2017-03-05 12:37:00 +0530167 case PCH_DEVFN_UART2:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700168 return "URT3";
Subrata Banik2ee54db2017-03-05 12:37:00 +0530169 case PCH_DEVFN_UART3:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700170 return "URT4";
Subrata Banik2ee54db2017-03-05 12:37:00 +0530171 case PCH_DEVFN_SPI0:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700172 return "SPI1";
Subrata Banik2ee54db2017-03-05 12:37:00 +0530173 case PCH_DEVFN_SPI1:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700174 return "SPI2";
Subrata Banik2ee54db2017-03-05 12:37:00 +0530175 case PCH_DEVFN_SPI2:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700176 return "SPI3";
Subrata Banik2ee54db2017-03-05 12:37:00 +0530177 case PCH_DEVFN_PWM:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700178 return "PWM";
Subrata Banik2ee54db2017-03-05 12:37:00 +0530179 case PCH_DEVFN_I2C0:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700180 return "I2C0";
Subrata Banik2ee54db2017-03-05 12:37:00 +0530181 case PCH_DEVFN_I2C1:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700182 return "I2C1";
Subrata Banik2ee54db2017-03-05 12:37:00 +0530183 case PCH_DEVFN_I2C2:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700184 return "I2C2";
Subrata Banik2ee54db2017-03-05 12:37:00 +0530185 case PCH_DEVFN_I2C3:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700186 return "I2C3";
Subrata Banik2ee54db2017-03-05 12:37:00 +0530187 case PCH_DEVFN_I2C4:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700188 return "I2C4";
Subrata Banik2ee54db2017-03-05 12:37:00 +0530189 case PCH_DEVFN_I2C5:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700190 return "I2C5";
Subrata Banik2ee54db2017-03-05 12:37:00 +0530191 case PCH_DEVFN_I2C6:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700192 return "I2C6";
Subrata Banik2ee54db2017-03-05 12:37:00 +0530193 case PCH_DEVFN_I2C7:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700194 return "I2C7";
195 /* Storage */
Subrata Banik2ee54db2017-03-05 12:37:00 +0530196 case PCH_DEVFN_SDCARD:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700197 return "SDCD";
Subrata Banik2ee54db2017-03-05 12:37:00 +0530198 case PCH_DEVFN_EMMC:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700199 return "EMMC";
Subrata Banik2ee54db2017-03-05 12:37:00 +0530200 case PCH_DEVFN_SDIO:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700201 return "SDIO";
Vaibhav Shankarec9168f2016-09-16 14:20:53 -0700202 /* PCIe */
Venkateswarlu Vinjamurif03c63e2018-04-12 10:13:43 -0700203 case PCH_DEVFN_PCIE1:
204 return "RP03";
Venkateswarlu Vinjamuriefeb6902018-04-09 11:14:42 -0700205 case PCH_DEVFN_PCIE5:
Vaibhav Shankarec9168f2016-09-16 14:20:53 -0700206 return "RP01";
Duncan Laurie02fcc882016-06-27 10:51:17 -0700207 }
208
209 return NULL;
210}
211
Elyes HAOUAS06e83152018-05-24 22:48:14 +0200212static void pci_domain_set_resources(struct device *dev)
Andrey Petrov70efecd2016-03-04 21:41:13 -0800213{
Lee Leahy1d20fe72017-03-09 09:50:28 -0800214 assign_resources(dev->link_list);
Andrey Petrov70efecd2016-03-04 21:41:13 -0800215}
216
217static struct device_operations pci_domain_ops = {
218 .read_resources = pci_domain_read_resources,
219 .set_resources = pci_domain_set_resources,
Andrey Petrov70efecd2016-03-04 21:41:13 -0800220 .scan_bus = pci_domain_scan_bus,
Duncan Laurie02fcc882016-06-27 10:51:17 -0700221 .acpi_name = &soc_acpi_name,
Andrey Petrov70efecd2016-03-04 21:41:13 -0800222};
223
224static struct device_operations cpu_bus_ops = {
Nico Huber2f8ba692020-04-05 14:05:24 +0200225 .read_resources = noop_read_resources,
226 .set_resources = noop_set_resources,
Aaron Durbinac3e4822017-06-14 13:21:00 -0500227 .init = apollolake_init_cpus,
Nico Huber68680dd2020-03-31 17:34:52 +0200228 .acpi_fill_ssdt = generate_cpu_entries,
Andrey Petrov70efecd2016-03-04 21:41:13 -0800229};
230
Elyes HAOUAS06e83152018-05-24 22:48:14 +0200231static void enable_dev(struct device *dev)
Andrey Petrov70efecd2016-03-04 21:41:13 -0800232{
233 /* Set the operations if it is a special bus type */
Lee Leahy4430f9f2017-03-09 10:00:30 -0800234 if (dev->path.type == DEVICE_PATH_DOMAIN)
Andrey Petrov70efecd2016-03-04 21:41:13 -0800235 dev->ops = &pci_domain_ops;
Lee Leahy4430f9f2017-03-09 10:00:30 -0800236 else if (dev->path.type == DEVICE_PATH_CPU_CLUSTER)
Andrey Petrov70efecd2016-03-04 21:41:13 -0800237 dev->ops = &cpu_bus_ops;
Andrey Petrov70efecd2016-03-04 21:41:13 -0800238}
239
Kane Chend7796052016-07-11 12:17:13 +0800240/*
241 * If the PCIe root port at function 0 is disabled,
242 * the PCIe root ports might be coalesced after FSP silicon init.
243 * The below function will swap the devfn of the first enabled device
244 * in devicetree and function 0 resides a pci device
245 * so that it won't confuse coreboot.
246 */
247static void pcie_update_device_tree(unsigned int devfn0, int num_funcs)
248{
Elyes HAOUAS06e83152018-05-24 22:48:14 +0200249 struct device *func0;
Kane Chend7796052016-07-11 12:17:13 +0800250 unsigned int devfn;
251 int i;
252 unsigned int inc = PCI_DEVFN(0, 1);
253
Kyösti Mälkki903b40a2019-07-03 07:25:59 +0300254 func0 = pcidev_path_on_root(devfn0);
Kane Chend7796052016-07-11 12:17:13 +0800255 if (func0 == NULL)
256 return;
257
258 /* No more functions if function 0 is disabled. */
259 if (pci_read_config32(func0, PCI_VENDOR_ID) == 0xffffffff)
260 return;
261
262 devfn = devfn0 + inc;
263
264 /*
Elyes HAOUAS0f82c122019-12-04 19:23:50 +0100265 * Increase function by 1.
Kane Chend7796052016-07-11 12:17:13 +0800266 * Then find first enabled device to replace func0
267 * as that port was move to func0.
268 */
269 for (i = 1; i < num_funcs; i++, devfn += inc) {
Kyösti Mälkki903b40a2019-07-03 07:25:59 +0300270 struct device *dev = pcidev_path_on_root(devfn);
Kane Chend7796052016-07-11 12:17:13 +0800271 if (dev == NULL)
272 continue;
273
274 if (!dev->enabled)
275 continue;
276 /* Found the first enabled device in given dev number */
277 func0->path.pci.devfn = dev->path.pci.devfn;
278 dev->path.pci.devfn = devfn0;
279 break;
280 }
281}
282
283static void pcie_override_devicetree_after_silicon_init(void)
284{
Subrata Banik2ee54db2017-03-05 12:37:00 +0530285 pcie_update_device_tree(PCH_DEVFN_PCIE1, 4);
286 pcie_update_device_tree(PCH_DEVFN_PCIE5, 2);
Kane Chend7796052016-07-11 12:17:13 +0800287}
288
Sumeet Pawnikara247d8e2016-09-27 23:18:35 +0530289/* Configure package power limits */
290static void set_power_limits(void)
Sumeet Pawnikar35240eb2016-08-23 11:20:20 +0530291{
Kyösti Mälkki4af4e7f2019-07-14 05:50:20 +0300292 struct soc_intel_apollolake_config *cfg;
Sumeet Pawnikara247d8e2016-09-27 23:18:35 +0530293 msr_t rapl_msr_reg, limit;
294 uint32_t power_unit;
295 uint32_t tdp, min_power, max_power;
Sumeet Pawnikar428f90a2016-12-02 18:14:19 +0530296 uint32_t pl2_val;
Sumeet Pawnikar35240eb2016-08-23 11:20:20 +0530297
Kyösti Mälkkid5f645c2019-09-28 00:20:27 +0300298 cfg = config_of_soc();
Kyösti Mälkki28dc7dc2019-07-12 13:10:19 +0300299
Julius Wernercd49cce2019-03-05 16:53:33 -0800300 if (CONFIG(APL_SKIP_SET_POWER_LIMITS)) {
Mario Scheithauer38b61002017-07-25 10:52:41 +0200301 printk(BIOS_INFO, "Skip the RAPL settings.\n");
302 return;
303 }
304
Sumeet Pawnikara247d8e2016-09-27 23:18:35 +0530305 /* Get units */
306 rapl_msr_reg = rdmsr(MSR_PKG_POWER_SKU_UNIT);
307 power_unit = 1 << (rapl_msr_reg.lo & 0xf);
308
309 /* Get power defaults for this SKU */
310 rapl_msr_reg = rdmsr(MSR_PKG_POWER_SKU);
311 tdp = rapl_msr_reg.lo & PKG_POWER_LIMIT_MASK;
Sumeet Pawnikar428f90a2016-12-02 18:14:19 +0530312 pl2_val = rapl_msr_reg.hi & PKG_POWER_LIMIT_MASK;
Sumeet Pawnikara247d8e2016-09-27 23:18:35 +0530313 min_power = (rapl_msr_reg.lo >> 16) & PKG_POWER_LIMIT_MASK;
314 max_power = rapl_msr_reg.hi & PKG_POWER_LIMIT_MASK;
315
316 if (min_power > 0 && tdp < min_power)
317 tdp = min_power;
318
319 if (max_power > 0 && tdp > max_power)
320 tdp = max_power;
321
322 /* Set PL1 override value */
323 tdp = (cfg->tdp_pl1_override_mw == 0) ?
324 tdp : (cfg->tdp_pl1_override_mw * power_unit) / 1000;
Sumeet Pawnikar428f90a2016-12-02 18:14:19 +0530325 /* Set PL2 override value */
326 pl2_val = (cfg->tdp_pl2_override_mw == 0) ?
327 pl2_val : (cfg->tdp_pl2_override_mw * power_unit) / 1000;
Sumeet Pawnikara247d8e2016-09-27 23:18:35 +0530328
329 /* Set long term power limit to TDP */
330 limit.lo = tdp & PKG_POWER_LIMIT_MASK;
Sumeet Pawnikara247d8e2016-09-27 23:18:35 +0530331 /* Set PL1 Pkg Power clamp bit */
332 limit.lo |= PKG_POWER_LIMIT_CLAMP;
333
334 limit.lo |= PKG_POWER_LIMIT_EN;
335 limit.lo |= (MB_POWER_LIMIT1_TIME_DEFAULT &
336 PKG_POWER_LIMIT_TIME_MASK) << PKG_POWER_LIMIT_TIME_SHIFT;
337
Sumeet Pawnikar428f90a2016-12-02 18:14:19 +0530338 /* Set short term power limit PL2 */
339 limit.hi = pl2_val & PKG_POWER_LIMIT_MASK;
340 limit.hi |= PKG_POWER_LIMIT_EN;
341
Sumeet Pawnikara247d8e2016-09-27 23:18:35 +0530342 /* Program package power limits in RAPL MSR */
343 wrmsr(MSR_PKG_POWER_LIMIT, limit);
344 printk(BIOS_INFO, "RAPL PL1 %d.%dW\n", tdp / power_unit,
345 100 * (tdp % power_unit) / power_unit);
Sumeet Pawnikar428f90a2016-12-02 18:14:19 +0530346 printk(BIOS_INFO, "RAPL PL2 %d.%dW\n", pl2_val / power_unit,
347 100 * (pl2_val % power_unit) / power_unit);
Sumeet Pawnikara247d8e2016-09-27 23:18:35 +0530348
Sumeet Pawnikar428f90a2016-12-02 18:14:19 +0530349 /* Setting RAPL MMIO register for Power limits.
350 * RAPL driver is using MSR instead of MMIO.
351 * So, disabled LIMIT_EN bit for MMIO. */
Subrata Banik208587e2017-05-19 18:38:24 +0530352 MCHBAR32(MCHBAR_RAPL_PPL) = limit.lo & ~PKG_POWER_LIMIT_EN;
353 MCHBAR32(MCHBAR_RAPL_PPL + 4) = limit.hi & ~PKG_POWER_LIMIT_EN;
Sumeet Pawnikar35240eb2016-08-23 11:20:20 +0530354}
355
Mario Scheithauer841416f2017-09-18 17:08:48 +0200356/* Overwrites the SCI IRQ if another IRQ number is given by device tree. */
357static void set_sci_irq(void)
358{
Kyösti Mälkki4af4e7f2019-07-14 05:50:20 +0300359 struct soc_intel_apollolake_config *cfg;
Mario Scheithauer841416f2017-09-18 17:08:48 +0200360 uint32_t scis;
361
Kyösti Mälkkid5f645c2019-09-28 00:20:27 +0300362 cfg = config_of_soc();
Mario Scheithauer841416f2017-09-18 17:08:48 +0200363
364 /* Change only if a device tree entry exists. */
365 if (cfg->sci_irq) {
366 scis = soc_read_sci_irq_select();
367 scis &= ~SCI_IRQ_SEL;
368 scis |= (cfg->sci_irq << SCI_IRQ_ADJUST) & SCI_IRQ_SEL;
369 soc_write_sci_irq_select(scis);
370 }
371}
372
Andrey Petrov70efecd2016-03-04 21:41:13 -0800373static void soc_init(void *data)
374{
Aaron Durbin81d1e092016-07-13 01:49:10 -0500375 /* Snapshot the current GPIO IRQ polarities. FSP is setting a
376 * default policy that doesn't honor boards' requirements. */
377 itss_snapshot_irq_polarities(GPIO_IRQ_START, GPIO_IRQ_END);
378
Karthikeyan Ramasubramanian6629b4b2019-05-01 10:22:22 -0600379 /*
380 * Clear the GPI interrupt status and enable registers. These
381 * registers do not get reset to default state when booting from S5.
382 */
383 gpi_clear_int_cfg();
384
Aaron Durbin6c191d82016-11-29 21:22:42 -0600385 fsp_silicon_init(romstage_handoff_is_resume());
Lance Zhao1bd0c0c2016-04-19 18:04:21 -0700386
Aaron Durbin81d1e092016-07-13 01:49:10 -0500387 /* Restore GPIO IRQ polarities back to previous settings. */
388 itss_restore_irq_polarities(GPIO_IRQ_START, GPIO_IRQ_END);
389
Kane Chend7796052016-07-11 12:17:13 +0800390 /* override 'enabled' setting in device tree if needed */
391 pcie_override_devicetree_after_silicon_init();
392
Aaron Durbinfadfc2e2016-07-01 16:36:03 -0500393 /*
394 * Keep the P2SB device visible so it and the other devices are
395 * visible in coreboot for driver support and PCI resource allocation.
396 * There is a UPD setting for this, but it's more consistent to use
397 * hide and unhide symmetrically.
398 */
399 p2sb_unhide();
400
Lance Zhao1bd0c0c2016-04-19 18:04:21 -0700401 /* Allocate ACPI NVS in CBMEM */
John Zhao57448842019-05-20 16:10:16 -0700402 cbmem_add(CBMEM_ID_ACPI_GNVS, sizeof(struct global_nvs_t));
Sumeet Pawnikar35240eb2016-08-23 11:20:20 +0530403
Sumeet Pawnikara247d8e2016-09-27 23:18:35 +0530404 /* Set RAPL MSR for Package power limits*/
405 set_power_limits();
Mario Scheithauer841416f2017-09-18 17:08:48 +0200406
407 /*
408 * FSP-S routes SCI to IRQ 9. With the help of this function you can
409 * select another IRQ for SCI.
410 */
411 set_sci_irq();
Andrey Petrov70efecd2016-03-04 21:41:13 -0800412}
413
Andrey Petrov868679f2016-05-12 19:11:48 -0700414static void soc_final(void *data)
415{
Andrey Petrov3dbea292016-06-14 22:20:28 -0700416 /* Make sure payload/OS can't trigger global reset */
Michael Niewöhner1c6ea922019-11-02 12:20:53 +0100417 pmc_global_reset_disable_and_lock();
Andrey Petrov868679f2016-05-12 19:11:48 -0700418}
419
Lee Leahybab8be22017-03-09 09:53:58 -0800420static void disable_dev(struct device *dev, FSP_S_CONFIG *silconfig)
421{
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700422 switch (dev->path.pci.devfn) {
Maxim Polyakov7b98e3e2020-02-16 11:51:57 +0300423 case PCH_DEVFN_NPK:
424 /*
425 * Disable this device in the parse_devicetree_setting() function
426 * in romstage.c
427 */
428 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530429 case PCH_DEVFN_ISH:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700430 silconfig->IshEnable = 0;
431 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530432 case PCH_DEVFN_SATA:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700433 silconfig->EnableSata = 0;
434 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530435 case PCH_DEVFN_PCIE5:
Kane Chend7796052016-07-11 12:17:13 +0800436 silconfig->PcieRootPortEn[0] = 0;
437 silconfig->PcieRpHotPlug[0] = 0;
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700438 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530439 case PCH_DEVFN_PCIE6:
Kane Chend7796052016-07-11 12:17:13 +0800440 silconfig->PcieRootPortEn[1] = 0;
441 silconfig->PcieRpHotPlug[1] = 0;
442 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530443 case PCH_DEVFN_PCIE1:
Kane Chend7796052016-07-11 12:17:13 +0800444 silconfig->PcieRootPortEn[2] = 0;
445 silconfig->PcieRpHotPlug[2] = 0;
446 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530447 case PCH_DEVFN_PCIE2:
Kane Chend7796052016-07-11 12:17:13 +0800448 silconfig->PcieRootPortEn[3] = 0;
449 silconfig->PcieRpHotPlug[3] = 0;
450 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530451 case PCH_DEVFN_PCIE3:
Kane Chend7796052016-07-11 12:17:13 +0800452 silconfig->PcieRootPortEn[4] = 0;
453 silconfig->PcieRpHotPlug[4] = 0;
454 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530455 case PCH_DEVFN_PCIE4:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700456 silconfig->PcieRootPortEn[5] = 0;
Kane Chend7796052016-07-11 12:17:13 +0800457 silconfig->PcieRpHotPlug[5] = 0;
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700458 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530459 case PCH_DEVFN_XHCI:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700460 silconfig->Usb30Mode = 0;
461 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530462 case PCH_DEVFN_XDCI:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700463 silconfig->UsbOtg = 0;
464 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530465 case PCH_DEVFN_I2C0:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700466 silconfig->I2c0Enable = 0;
467 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530468 case PCH_DEVFN_I2C1:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700469 silconfig->I2c1Enable = 0;
470 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530471 case PCH_DEVFN_I2C2:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700472 silconfig->I2c2Enable = 0;
473 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530474 case PCH_DEVFN_I2C3:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700475 silconfig->I2c3Enable = 0;
476 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530477 case PCH_DEVFN_I2C4:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700478 silconfig->I2c4Enable = 0;
479 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530480 case PCH_DEVFN_I2C5:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700481 silconfig->I2c5Enable = 0;
482 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530483 case PCH_DEVFN_I2C6:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700484 silconfig->I2c6Enable = 0;
485 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530486 case PCH_DEVFN_I2C7:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700487 silconfig->I2c7Enable = 0;
488 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530489 case PCH_DEVFN_UART0:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700490 silconfig->Hsuart0Enable = 0;
491 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530492 case PCH_DEVFN_UART1:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700493 silconfig->Hsuart1Enable = 0;
494 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530495 case PCH_DEVFN_UART2:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700496 silconfig->Hsuart2Enable = 0;
497 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530498 case PCH_DEVFN_UART3:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700499 silconfig->Hsuart3Enable = 0;
500 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530501 case PCH_DEVFN_SPI0:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700502 silconfig->Spi0Enable = 0;
503 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530504 case PCH_DEVFN_SPI1:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700505 silconfig->Spi1Enable = 0;
506 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530507 case PCH_DEVFN_SPI2:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700508 silconfig->Spi2Enable = 0;
509 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530510 case PCH_DEVFN_SDCARD:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700511 silconfig->SdcardEnabled = 0;
512 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530513 case PCH_DEVFN_EMMC:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700514 silconfig->eMMCEnabled = 0;
515 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530516 case PCH_DEVFN_SDIO:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700517 silconfig->SdioEnabled = 0;
518 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530519 case PCH_DEVFN_SMBUS:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700520 silconfig->SmbusEnable = 0;
521 break;
Julius Wernercd49cce2019-03-05 16:53:33 -0800522#if !CONFIG(SOC_INTEL_GLK)
Werner Zehde3ace02019-01-15 08:03:43 +0100523 case SA_DEVFN_IPU:
524 silconfig->IpuEn = 0;
525 break;
526#endif
Nico Huber4074ce02019-01-31 16:45:04 +0100527 case PCH_DEVFN_HDA:
528 silconfig->HdaEnable = 0;
529 break;
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700530 default:
531 printk(BIOS_WARNING, "PCI:%02x.%01x: Could not disable the device\n",
532 PCI_SLOT(dev->path.pci.devfn),
533 PCI_FUNC(dev->path.pci.devfn));
534 break;
535 }
536}
537
Brandon Breitensteinc31ba0e2016-07-27 17:34:45 -0700538static void parse_devicetree(FSP_S_CONFIG *silconfig)
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700539{
Kyösti Mälkki28dc7dc2019-07-12 13:10:19 +0300540 struct device *dev = pcidev_path_on_root(SA_DEVFN_ROOT);
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700541
542 if (!dev) {
543 printk(BIOS_ERR, "Could not find root device\n");
544 return;
545 }
546 /* Only disable bus 0 devices. */
547 for (dev = dev->bus->children; dev; dev = dev->sibling) {
548 if (!dev->enabled)
549 disable_dev(dev, silconfig);
550 }
551}
552
Hannah Williams3ff14a02017-05-05 16:30:22 -0700553static void apl_fsp_silicon_init_params_cb(struct soc_intel_apollolake_config
554 *cfg, FSP_S_CONFIG *silconfig)
555{
Maxim Polyakov67040492020-02-16 11:51:57 +0300556#if !CONFIG(SOC_INTEL_GLK) /* GLK FSP does not have these fields in FspsUpd.h yet */
Hannah Williams3ff14a02017-05-05 16:30:22 -0700557 uint8_t port;
558
559 for (port = 0; port < APOLLOLAKE_USB2_PORT_MAX; port++) {
Maxim Polyakov67040492020-02-16 11:51:57 +0300560 if (cfg->usb_config_override) {
561 if (!cfg->usb2_port[port].enable)
562 continue;
563
564 silconfig->PortUsb20Enable[port] = 1;
565 silconfig->PortUs20bOverCurrentPin[port] = cfg->usb2_port[port].oc_pin;
566 }
567
Hannah Williams3ff14a02017-05-05 16:30:22 -0700568 if (cfg->usb2eye[port].Usb20PerPortTxPeHalf != 0)
569 silconfig->PortUsb20PerPortTxPeHalf[port] =
570 cfg->usb2eye[port].Usb20PerPortTxPeHalf;
571
572 if (cfg->usb2eye[port].Usb20PerPortPeTxiSet != 0)
573 silconfig->PortUsb20PerPortPeTxiSet[port] =
574 cfg->usb2eye[port].Usb20PerPortPeTxiSet;
575
576 if (cfg->usb2eye[port].Usb20PerPortTxiSet != 0)
577 silconfig->PortUsb20PerPortTxiSet[port] =
578 cfg->usb2eye[port].Usb20PerPortTxiSet;
579
580 if (cfg->usb2eye[port].Usb20HsSkewSel != 0)
581 silconfig->PortUsb20HsSkewSel[port] =
582 cfg->usb2eye[port].Usb20HsSkewSel;
583
584 if (cfg->usb2eye[port].Usb20IUsbTxEmphasisEn != 0)
585 silconfig->PortUsb20IUsbTxEmphasisEn[port] =
586 cfg->usb2eye[port].Usb20IUsbTxEmphasisEn;
587
588 if (cfg->usb2eye[port].Usb20PerPortRXISet != 0)
589 silconfig->PortUsb20PerPortRXISet[port] =
590 cfg->usb2eye[port].Usb20PerPortRXISet;
591
592 if (cfg->usb2eye[port].Usb20HsNpreDrvSel != 0)
593 silconfig->PortUsb20HsNpreDrvSel[port] =
594 cfg->usb2eye[port].Usb20HsNpreDrvSel;
595 }
Maxim Polyakov67040492020-02-16 11:51:57 +0300596
597 if (cfg->usb_config_override) {
598 for (port = 0; port < APOLLOLAKE_USB3_PORT_MAX; port++) {
599 if (!cfg->usb3_port[port].enable)
600 continue;
601
602 silconfig->PortUsb30Enable[port] = 1;
603 silconfig->PortUs30bOverCurrentPin[port] = cfg->usb3_port[port].oc_pin;
604 }
605 }
Hannah Williams3ff14a02017-05-05 16:30:22 -0700606#endif
607}
608
609static void glk_fsp_silicon_init_params_cb(
610 struct soc_intel_apollolake_config *cfg, FSP_S_CONFIG *silconfig)
611{
Julius Wernercd49cce2019-03-05 16:53:33 -0800612#if CONFIG(SOC_INTEL_GLK)
Seunghwan Kimf7fd9b12019-01-24 16:17:44 +0900613 uint8_t port;
Franklin He117a6602020-03-16 12:31:01 +1100614 struct device *dev;
Seunghwan Kimf7fd9b12019-01-24 16:17:44 +0900615
616 for (port = 0; port < APOLLOLAKE_USB2_PORT_MAX; port++) {
617 if (!cfg->usb2eye[port].Usb20OverrideEn)
618 continue;
619
620 silconfig->Usb2AfePehalfbit[port] =
621 cfg->usb2eye[port].Usb20PerPortTxPeHalf;
622 silconfig->Usb2AfePetxiset[port] =
623 cfg->usb2eye[port].Usb20PerPortPeTxiSet;
624 silconfig->Usb2AfeTxiset[port] =
625 cfg->usb2eye[port].Usb20PerPortTxiSet;
626 silconfig->Usb2AfePredeemp[port] =
627 cfg->usb2eye[port].Usb20IUsbTxEmphasisEn;
628 }
629
Franklin He117a6602020-03-16 12:31:01 +1100630 dev = pcidev_path_on_root(SA_GLK_DEVFN_GMM);
631 silconfig->Gmm = dev ? dev->enabled : 0;
Shamile Khanc4276a32018-03-14 18:09:19 -0700632
633 /* On Geminilake, we need to override the default FSP PCIe de-emphasis
634 * settings using the device tree settings. This is because PCIe
635 * de-emphasis is enabled by default and Thunderpeak PCIe WiFi detection
636 * requires de-emphasis disabled. If we make this change common to both
637 * Apollolake and Geminilake, then we need to add mainboard device tree
638 * de-emphasis settings of 1 to Apollolake systems.
639 */
640 memcpy(silconfig->PcieRpSelectableDeemphasis,
641 cfg->pcie_rp_deemphasis_enable,
642 sizeof(silconfig->PcieRpSelectableDeemphasis));
Srinidhi N Kaushik5af546c2018-05-14 23:33:55 -0700643 /*
644 * FSP does not know what the clock requirements are for the
645 * device on SPI bus, hence it should not modify what coreboot
646 * has set up. Hence skipping in FSP.
647 */
648 silconfig->SkipSpiPCP = 1;
John Zhaoe673e5c2018-10-30 15:12:11 -0700649
650 /*
651 * FSP provides UPD interface to execute IPC command. In order to
652 * improve boot performance, configure PmicPmcIpcCtrl for PMC to program
653 * PMIC PCH_PWROK delay.
John Zhao91600a32019-01-10 12:13:38 -0800654 */
John Zhaoe673e5c2018-10-30 15:12:11 -0700655 silconfig->PmicPmcIpcCtrl = cfg->PmicPmcIpcCtrl;
John Zhao91600a32019-01-10 12:13:38 -0800656
657 /*
658 * Options to disable XHCI Link Compliance Mode.
659 */
660 silconfig->DisableComplianceMode = cfg->DisableComplianceMode;
John Zhao9a4beb42019-01-28 16:04:35 -0800661
662 /*
663 * Options to change USB3 ModPhy setting for Integrated Filter value.
664 */
665 silconfig->ModPhyIfValue = cfg->ModPhyIfValue;
666
667 /*
668 * Options to bump USB3 LDO voltage with 40mv.
669 */
670 silconfig->ModPhyVoltageBump = cfg->ModPhyVoltageBump;
671
672 /*
673 * Options to adjust PMIC Vdd2 voltage.
674 */
675 silconfig->PmicVdd2Voltage = cfg->PmicVdd2Voltage;
Srinidhi N Kaushik5af546c2018-05-14 23:33:55 -0700676#endif
Hannah Williams3ff14a02017-05-05 16:30:22 -0700677}
678
Aaron Durbin64031672018-04-21 14:45:32 -0600679void __weak mainboard_devtree_update(struct device *dev)
Kane Chen5bddcc42017-08-22 11:37:18 +0800680{
Elyes HAOUAS88607a42018-10-05 10:36:45 +0200681 /* Override dev tree settings per board */
Kane Chen5bddcc42017-08-22 11:37:18 +0800682}
683
Brandon Breitensteinc31ba0e2016-07-27 17:34:45 -0700684void platform_fsp_silicon_init_params_cb(FSPS_UPD *silupd)
Andrey Petrov70efecd2016-03-04 21:41:13 -0800685{
Lee Leahy1d20fe72017-03-09 09:50:28 -0800686 FSP_S_CONFIG *silconfig = &silupd->FspsConfig;
Kyösti Mälkki4af4e7f2019-07-14 05:50:20 +0300687 struct soc_intel_apollolake_config *cfg;
Kyösti Mälkki28dc7dc2019-07-12 13:10:19 +0300688 struct device *dev;
Andrey Petrov70efecd2016-03-04 21:41:13 -0800689
690 /* Load VBT before devicetree-specific config. */
Patrick Georgi22579592017-10-06 17:36:09 +0200691 silconfig->GraphicsConfigPtr = (uintptr_t)vbt_get();
Andrey Petrov70efecd2016-03-04 21:41:13 -0800692
Kyösti Mälkki28dc7dc2019-07-12 13:10:19 +0300693 dev = pcidev_path_on_root(SA_DEVFN_ROOT);
694 cfg = config_of(dev);
Andrey Petrov70efecd2016-03-04 21:41:13 -0800695
Kane Chen5bddcc42017-08-22 11:37:18 +0800696 mainboard_devtree_update(dev);
697
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700698 /* Parse device tree and disable unused device*/
699 parse_devicetree(silconfig);
700
Furquan Shaikh6d5e10c2018-03-14 19:57:16 -0700701 memcpy(silconfig->PcieRpClkReqNumber, cfg->pcie_rp_clkreq_pin,
702 sizeof(silconfig->PcieRpClkReqNumber));
Andrey Petrove07e13d2016-03-18 14:43:00 -0700703
Furquan Shaikh2cfc8622018-03-14 21:43:04 -0700704 memcpy(silconfig->PcieRpHotPlug, cfg->pcie_rp_hotplug_enable,
705 sizeof(silconfig->PcieRpHotPlug));
706
Nico Huber88855292018-11-27 15:13:22 +0100707 switch (cfg->serirq_mode) {
708 case SERIRQ_QUIET:
709 silconfig->SirqEnable = 1;
710 silconfig->SirqMode = 0;
711 break;
712 case SERIRQ_CONTINUOUS:
713 silconfig->SirqEnable = 1;
714 silconfig->SirqMode = 1;
715 break;
716 case SERIRQ_OFF:
717 default:
718 silconfig->SirqEnable = 0;
719 break;
720 }
721
Zhao, Lijian1b8ee0b2016-05-17 19:01:34 -0700722 if (cfg->emmc_tx_cmd_cntl != 0)
723 silconfig->EmmcTxCmdCntl = cfg->emmc_tx_cmd_cntl;
724 if (cfg->emmc_tx_data_cntl1 != 0)
725 silconfig->EmmcTxDataCntl1 = cfg->emmc_tx_data_cntl1;
726 if (cfg->emmc_tx_data_cntl2 != 0)
727 silconfig->EmmcTxDataCntl2 = cfg->emmc_tx_data_cntl2;
728 if (cfg->emmc_rx_cmd_data_cntl1 != 0)
729 silconfig->EmmcRxCmdDataCntl1 = cfg->emmc_rx_cmd_data_cntl1;
730 if (cfg->emmc_rx_strobe_cntl != 0)
731 silconfig->EmmcRxStrobeCntl = cfg->emmc_rx_strobe_cntl;
732 if (cfg->emmc_rx_cmd_data_cntl2 != 0)
733 silconfig->EmmcRxCmdDataCntl2 = cfg->emmc_rx_cmd_data_cntl2;
Mario Scheithauer9116eb62018-08-23 11:39:19 +0200734 if (cfg->emmc_host_max_speed != 0)
735 silconfig->eMMCHostMaxSpeed = cfg->emmc_host_max_speed;
Zhao, Lijian1b8ee0b2016-05-17 19:01:34 -0700736
Saurabh Satijae46dbcc2016-05-03 15:15:31 -0700737 silconfig->LPSS_S0ixEnable = cfg->lpss_s0ix_enable;
738
Lee Leahy07441b52017-03-09 10:59:25 -0800739 /* Disable monitor mwait since it is broken due to a hardware bug
Cole Nelsonf357c252017-05-16 11:38:59 -0700740 * without a fix. Specific to Apollolake.
Lee Leahy07441b52017-03-09 10:59:25 -0800741 */
Julius Wernercd49cce2019-03-05 16:53:33 -0800742 if (!CONFIG(SOC_INTEL_GLK))
Cole Nelsonf357c252017-05-16 11:38:59 -0700743 silconfig->MonitorMwaitEnable = 0;
Bora Guvendik60cc75d2016-07-25 14:44:51 -0700744
Subrata Banikcf32fd12018-12-19 18:02:17 +0530745 silconfig->SkipMpInit = !CONFIG_USE_INTEL_FSP_MP_INIT;
Venkateswarlu Vinjamuri1a5e32c2016-10-31 17:15:30 -0700746
Furquan Shaikhcad9b632016-06-20 16:08:42 -0700747 /* Disable setting of EISS bit in FSP. */
748 silconfig->SpiEiss = 0;
Ravi Sarawadi3a21d0f2016-08-10 11:33:56 -0700749
750 /* Disable FSP from locking access to the RTC NVRAM */
751 silconfig->RtcLock = 0;
Venkateswarlu Vinjamuri88df48c2016-09-02 16:04:27 -0700752
753 /* Enable Audio clk gate and power gate */
754 silconfig->HDAudioClkGate = cfg->hdaudio_clk_gate_enable;
755 silconfig->HDAudioPwrGate = cfg->hdaudio_pwr_gate_enable;
Elyes HAOUAS6dc9d032020-02-16 16:22:52 +0100756 /* BIOS config lockdown Audio clk and power gate */
Venkateswarlu Vinjamuri88df48c2016-09-02 16:04:27 -0700757 silconfig->BiosCfgLockDown = cfg->hdaudio_bios_config_lockdown;
Julius Wernercd49cce2019-03-05 16:53:33 -0800758 if (CONFIG(SOC_INTEL_GLK))
Hannah Williams3ff14a02017-05-05 16:30:22 -0700759 glk_fsp_silicon_init_params_cb(cfg, silconfig);
760 else
761 apl_fsp_silicon_init_params_cb(cfg, silconfig);
Duncan Laurie4c8fbc02018-03-26 02:19:58 -0700762
763 /* Enable xDCI controller if enabled in devicetree and allowed */
Kyösti Mälkki903b40a2019-07-03 07:25:59 +0300764 dev = pcidev_path_on_root(PCH_DEVFN_XDCI);
Duncan Laurie4c8fbc02018-03-26 02:19:58 -0700765 if (!xdci_can_enable())
766 dev->enabled = 0;
767 silconfig->UsbOtg = dev->enabled;
Werner Zeh279afdc2019-02-01 12:32:51 +0100768
769 /* Set VTD feature according to devicetree */
770 silconfig->VtdEnable = cfg->enable_vtd;
Felix Singere59ae102019-05-02 13:57:57 +0200771
Michael Niewöhner9b8d28f2019-10-26 10:44:33 +0200772 dev = pcidev_path_on_root(SA_DEVFN_IGD);
773 if (CONFIG(RUN_FSP_GOP) && dev && dev->enabled)
774 silconfig->PeiGraphicsPeimInit = 1;
775 else
776 silconfig->PeiGraphicsPeimInit = 0;
777
Felix Singere59ae102019-05-02 13:57:57 +0200778 mainboard_silicon_init_params(silconfig);
Andrey Petrov70efecd2016-03-04 21:41:13 -0800779}
780
781struct chip_operations soc_intel_apollolake_ops = {
782 CHIP_NAME("Intel Apollolake SOC")
John Zhao57aa8b62019-01-14 09:15:50 -0800783 .enable_dev = &enable_dev,
784 .init = &soc_init,
785 .final = &soc_final
Andrey Petrov70efecd2016-03-04 21:41:13 -0800786};
787
Andrey Petrova697c192016-12-07 10:47:46 -0800788static void drop_privilege_all(void)
789{
790 /* Drop privilege level on all the CPUs */
Patrick Rudolph5ec97ce2019-07-26 14:47:32 +0200791 if (mp_run_on_all_cpus(&cpu_enable_untrusted_mode, NULL) < 0)
Andrey Petrova697c192016-12-07 10:47:46 -0800792 printk(BIOS_ERR, "failed to enable untrusted mode\n");
793}
794
John Zhao7dff7262018-07-30 13:54:25 -0700795static void configure_xhci_host_mode_port0(void)
796{
797 uint32_t *cfg0;
798 uint32_t *cfg1;
799 const struct resource *res;
800 uint32_t reg;
801 struct stopwatch sw;
802 struct device *xhci_dev = PCH_DEV_XHCI;
803
804 printk(BIOS_INFO, "Putting xHCI port 0 into host mode.\n");
805 res = find_resource(xhci_dev, PCI_BASE_ADDRESS_0);
806 cfg0 = (void *)(uintptr_t)(res->base + DUAL_ROLE_CFG0);
807 cfg1 = (void *)(uintptr_t)(res->base + DUAL_ROLE_CFG1);
808 reg = read32(cfg0);
John Zhaodb2f91b2018-08-21 15:02:54 -0700809 if (!(reg & SW_IDPIN_EN_MASK))
John Zhao7dff7262018-07-30 13:54:25 -0700810 return;
811
812 reg &= ~(SW_IDPIN_MASK | SW_VBUS_VALID_MASK);
813 write32(cfg0, reg);
814
815 stopwatch_init_msecs_expire(&sw, 10);
816 /* Wait for the host mode status bit. */
817 while ((read32(cfg1) & DRD_MODE_MASK) != DRD_MODE_HOST) {
818 if (stopwatch_expired(&sw)) {
819 printk(BIOS_ERR, "Timed out waiting for host mode.\n");
820 return;
821 }
822 }
823
824 printk(BIOS_INFO, "xHCI port 0 host switch over took %lu ms\n",
825 stopwatch_duration_msecs(&sw));
826}
827
828static int check_xdci_enable(void)
829{
830 struct device *dev = PCH_DEV_XDCI;
831
832 return !!dev->enabled;
833}
834
Marx Wangabc17d12020-04-07 16:58:38 +0800835static void disable_xhci_lfps_pm(void)
836{
837 struct soc_intel_apollolake_config *cfg;
838
839 cfg = config_of_soc();
840
841 if (cfg->disable_xhci_lfps_pm) {
842 void *addr;
843 const struct resource *res;
844 uint32_t reg;
845 struct device *xhci_dev = PCH_DEV_XHCI;
846
847 res = find_resource(xhci_dev, PCI_BASE_ADDRESS_0);
848 addr = (void *)(uintptr_t)(res->base + CFG_XHCPMCTRL);
849 reg = read32(addr);
850 printk(BIOS_DEBUG, "XHCI PM: control reg=0x%x.\n", reg);
851 if (reg) {
852 reg &= LFPS_PM_DISABLE_MASK;
853 write32(addr, reg);
854 printk(BIOS_INFO, "XHCI PM: Disable xHCI LFPS as configured in devicetree.\n");
855 }
856 }
857}
858
Lee Leahy806fa242016-08-01 13:55:02 -0700859void platform_fsp_notify_status(enum fsp_notify_phase phase)
Andrey Petrov70efecd2016-03-04 21:41:13 -0800860{
Andrey Petrova697c192016-12-07 10:47:46 -0800861 if (phase == END_OF_FIRMWARE) {
Furquan Shaikhd2c2f832018-11-07 10:24:31 -0800862
863 /*
864 * Before hiding P2SB device and dropping privilege level,
865 * dump CSE status and disable HECI1 interface.
866 */
867 heci_cse_lockdown();
868
Andrey Petrova697c192016-12-07 10:47:46 -0800869 /* Hide the P2SB device to align with previous behavior. */
Aaron Durbinfadfc2e2016-07-01 16:36:03 -0500870 p2sb_hide();
Furquan Shaikhd2c2f832018-11-07 10:24:31 -0800871
Andrey Petrova697c192016-12-07 10:47:46 -0800872 /*
873 * As per guidelines BIOS is recommended to drop CPU privilege
874 * level to IA_UNTRUSTED. After that certain device registers
875 * and MSRs become inaccessible supposedly increasing system
876 * security.
877 */
878 drop_privilege_all();
John Zhao7dff7262018-07-30 13:54:25 -0700879
880 /*
881 * When USB OTG is set, GLK FSP enables xHCI SW ID pin and
882 * configures USB-C as device mode. Force USB-C into host mode.
883 */
884 if (check_xdci_enable())
885 configure_xhci_host_mode_port0();
John Zhao57aa8b62019-01-14 09:15:50 -0800886
887 /*
888 * Override GLK xhci clock gating register(XHCLKGTEN) to
Elyes HAOUAS44f558e2020-02-24 13:26:04 +0100889 * mitigate USB device suspend and resume failure.
John Zhao57aa8b62019-01-14 09:15:50 -0800890 */
Julius Wernercd49cce2019-03-05 16:53:33 -0800891 if (CONFIG(SOC_INTEL_GLK)) {
John Zhao57aa8b62019-01-14 09:15:50 -0800892 uint32_t *cfg;
893 const struct resource *res;
894 uint32_t reg;
895 struct device *xhci_dev = PCH_DEV_XHCI;
896
897 res = find_resource(xhci_dev, PCI_BASE_ADDRESS_0);
898 cfg = (void *)(uintptr_t)(res->base + CFG_XHCLKGTEN);
899 reg = SRAMPGTEN | SSLSE | USB2PLLSE | IOSFSTCGE |
900 HSTCGE | HSUXDMIPLLSE | SSTCGE | XHCFTCLKSE |
901 XHCBBTCGIPISO | XHCUSB2PLLSDLE | SSPLLSUE |
902 XHCBLCGE | HSLTCGE | SSLTCGE | IOSFBTCGE |
903 IOSFGBLCGE;
904 write32(cfg, reg);
905 }
Marx Wangabc17d12020-04-07 16:58:38 +0800906
907 /* Disable XHCI LFPS power management if the option in dev tree is set. */
908 disable_xhci_lfps_pm();
Andrey Petrova697c192016-12-07 10:47:46 -0800909 }
Andrey Petrov70efecd2016-03-04 21:41:13 -0800910}
911
Furquan Shaikh6ac226d2016-06-15 17:13:20 -0700912/*
Furquan Shaikhd6c55592016-11-21 12:41:20 -0800913 * spi_flash init() needs to run unconditionally on every boot (including
914 * resume) to allow write protect to be disabled for eventlog and nvram
915 * updates. This needs to be done as early as possible in ramstage. Thus, add a
916 * callback for entry into BS_PRE_DEVICE.
Furquan Shaikh6ac226d2016-06-15 17:13:20 -0700917 */
Furquan Shaikhd6c55592016-11-21 12:41:20 -0800918static void spi_flash_init_cb(void *unused)
Furquan Shaikh6ac226d2016-06-15 17:13:20 -0700919{
Barnali Sarkare70142c2017-03-28 16:32:33 +0530920 fast_spi_init();
Furquan Shaikh6ac226d2016-06-15 17:13:20 -0700921}
922
Felix Singere59ae102019-05-02 13:57:57 +0200923__weak
924void mainboard_silicon_init_params(FSP_S_CONFIG *silconfig)
925{
926 printk(BIOS_DEBUG, "WEAK: %s/%s called\n", __FILE__, __func__);
927}
928
Wim Vervoornd1371502019-12-17 14:10:16 +0100929/* Handle FSP logo params */
930const struct cbmem_entry *soc_load_logo(FSPS_UPD *supd)
931{
932 return fsp_load_logo(&supd->FspsConfig.LogoPtr, &supd->FspsConfig.LogoSize);
933}
934
Furquan Shaikhd6c55592016-11-21 12:41:20 -0800935BOOT_STATE_INIT_ENTRY(BS_PRE_DEVICE, BS_ON_ENTRY, spi_flash_init_cb, NULL);