blob: 91129e921d7392e971dc794c3b2f48eed4b71a5f [file] [log] [blame]
Felix Helddc2d3562020-12-02 14:38:53 +01001# SPDX-License-Identifier: GPL-2.0-only
2
3config SOC_AMD_CEZANNE
4 bool
5 help
6 AMD Cezanne support
7
8if SOC_AMD_CEZANNE
9
10config SOC_SPECIFIC_OPTIONS
11 def_bool y
Raul E Rangel24d024a2021-02-12 16:07:43 -070012 select ACPI_SOC_NVS
Felix Helddc2d3562020-12-02 14:38:53 +010013 select ARCH_BOOTBLOCK_X86_32
Kangheui Won66c5f252021-04-20 17:30:29 +100014 select ARCH_VERSTAGE_X86_32 if !VBOOT_STARTS_BEFORE_BOOTBLOCK
Felix Helddc2d3562020-12-02 14:38:53 +010015 select ARCH_ROMSTAGE_X86_32
16 select ARCH_RAMSTAGE_X86_32
Angel Pons8e035e32021-06-22 12:58:20 +020017 select ARCH_X86
Raul E Rangel54616622021-02-05 17:29:12 -070018 select BOOT_DEVICE_SUPPORTS_WRITES if BOOT_DEVICE_SPI_FLASH
Mathew Kingc519bff2021-03-04 08:26:51 -070019 select DRIVERS_USB_ACPI
20 select DRIVERS_USB_PCI_XHCI
Raul E Rangel2bcf99f2021-11-08 16:58:26 -070021 select FSP_COMPRESS_FSP_M_LZMA if !ASYNC_FILE_LOADING
22 select FSP_COMPRESS_FSP_M_LZ4 if ASYNC_FILE_LOADING
Raul E Rangeldc63bbd2021-11-08 14:10:45 -070023 select FSP_COMPRESS_FSP_S_LZ4
Raul E Rangele925af22021-03-30 16:32:20 -060024 select GENERIC_GPIO_LIB
Felix Held86024952021-02-03 23:44:28 +010025 select HAVE_ACPI_TABLES
Felix Held44f41532020-12-09 02:01:16 +010026 select HAVE_CF9_RESET
Felix Held227c6492021-03-22 14:44:58 +010027 select HAVE_EM100_SUPPORT
Nikolai Vyssotski0671d732021-03-11 19:12:38 -060028 select HAVE_FSP_GOP
Felix Heldee2a3652021-02-09 23:43:17 +010029 select HAVE_SMI_HANDLER
Felix Heldcb977342021-01-19 20:36:38 +010030 select IDT_IN_EVERY_STAGE
Felix Held7aacdd12021-02-10 23:27:47 +010031 select PARALLEL_MP_AP_WORK
Felix Held8d0a6092021-01-14 01:40:50 +010032 select PLATFORM_USES_FSP2_0
Raul E Rangel95b3dc32021-03-24 16:53:37 -060033 select PROVIDES_ROM_SHARING
Karthikeyan Ramasubramanian1140b7c2021-09-17 16:33:35 -060034 select PSP_VERSTAGE_CCP_DMA if VBOOT_STARTS_BEFORE_BOOTBLOCK
Felix Helddc2d3562020-12-02 14:38:53 +010035 select RESET_VECTOR_IN_RAM
Felix Held7cd81b92021-02-11 14:58:08 +010036 select RTC
Felix Helddc2d3562020-12-02 14:38:53 +010037 select SOC_AMD_COMMON
Fred Reitberger6f0b5b32022-02-08 11:55:48 -050038 select SOC_AMD_COMMON_BLOCK_ACP_GEN1
Felix Heldbb4bee852021-02-10 16:53:53 +010039 select SOC_AMD_COMMON_BLOCK_ACPI
Felix Held64de2c12020-12-05 20:53:59 +010040 select SOC_AMD_COMMON_BLOCK_ACPIMMIO
Felix Helddd882f32021-05-12 01:23:50 +020041 select SOC_AMD_COMMON_BLOCK_ACPI_ALIB
Eric Lai65b0afe2021-04-09 11:50:48 +080042 select SOC_AMD_COMMON_BLOCK_ACPI_GPIO
Jason Glenesk8d354282021-07-20 05:21:54 -070043 select SOC_AMD_COMMON_BLOCK_ACPI_IVRS
Felix Held62ef88f2020-12-08 23:18:19 +010044 select SOC_AMD_COMMON_BLOCK_AOAC
Felix Held9a6bc072021-03-05 00:14:08 +010045 select SOC_AMD_COMMON_BLOCK_APOB
Felix Held07462ef2020-12-11 15:55:45 +010046 select SOC_AMD_COMMON_BLOCK_BANKED_GPIOS
Felix Heldea32c522021-02-13 01:42:44 +010047 select SOC_AMD_COMMON_BLOCK_DATA_FABRIC
Nikolai Vyssotski0671d732021-03-11 19:12:38 -060048 select SOC_AMD_COMMON_BLOCK_GRAPHICS
Felix Held28e23532021-02-24 20:52:08 +010049 select SOC_AMD_COMMON_BLOCK_HAS_ESPI
Zheng Baob0f00ed2021-03-16 15:28:49 +080050 select SOC_AMD_COMMON_BLOCK_I2C
Felix Held556d1cc2022-02-02 22:11:52 +010051 select SOC_AMD_COMMON_BLOCK_I2C_PAD_CTRL
Raul E Rangel3acc5152021-06-09 13:36:10 -060052 select SOC_AMD_COMMON_BLOCK_IOMMU
Zheng Bao3da55692021-01-26 18:30:18 +080053 select SOC_AMD_COMMON_BLOCK_LPC
Felix Held1e1d4902021-07-14 00:05:39 +020054 select SOC_AMD_COMMON_BLOCK_MCAX
Felix Helddc2d3562020-12-02 14:38:53 +010055 select SOC_AMD_COMMON_BLOCK_NONCAR
Raul E Rangela6529e72021-02-09 14:38:36 -070056 select SOC_AMD_COMMON_BLOCK_PCI
Felix Helddc2d3562020-12-02 14:38:53 +010057 select SOC_AMD_COMMON_BLOCK_PCI_MMCONF
Raul E Rangele4f83172021-05-10 14:49:55 -060058 select SOC_AMD_COMMON_BLOCK_PCIE_GPP_DRIVER
Karthikeyan Ramasubramanianf62bbc82021-03-30 15:19:12 -060059 select SOC_AMD_COMMON_BLOCK_PM
Martin Roth31f7a722021-03-23 14:53:58 -060060 select SOC_AMD_COMMON_BLOCK_PM_CHIPSET_STATE_SAVE
Felix Held338d6702021-01-29 23:13:56 +010061 select SOC_AMD_COMMON_BLOCK_PSP_GEN2
Felix Held4be064a2020-12-08 17:21:04 +010062 select SOC_AMD_COMMON_BLOCK_SMBUS
Zheng Bao02a5ddd2020-12-15 22:16:51 +080063 select SOC_AMD_COMMON_BLOCK_SMI
Felix Heldbc134812021-02-10 02:26:10 +010064 select SOC_AMD_COMMON_BLOCK_SMM
Felix Held7f3f52d2021-03-03 18:56:41 +010065 select SOC_AMD_COMMON_BLOCK_SMU
Raul E Rangel54616622021-02-05 17:29:12 -070066 select SOC_AMD_COMMON_BLOCK_SPI
Felix Held65783fb2020-12-04 17:38:46 +010067 select SOC_AMD_COMMON_BLOCK_TSC_FAM17H_19H
Felix Held8a3d4d52021-01-13 03:06:21 +010068 select SOC_AMD_COMMON_BLOCK_UART
Raul E Rangel35dc4b02021-02-12 16:04:27 -070069 select SOC_AMD_COMMON_BLOCK_UCODE
Nikolai Vyssotskicbc7c502021-04-28 18:24:28 -050070 select SOC_AMD_COMMON_FSP_DMI_TABLES
Raul E Rangelfd7ed872021-05-04 15:42:09 -060071 select SOC_AMD_COMMON_FSP_PCI
Felix Heldcc975c52021-01-23 00:18:08 +010072 select SSE2
Felix Held8d0a6092021-01-14 01:40:50 +010073 select UDK_2017_BINDING
Subrata Banik34f26b22022-02-10 12:38:02 +053074 select USE_FSP_NOTIFY_PHASE_POST_PCI_ENUM
75 select USE_FSP_NOTIFY_PHASE_READY_TO_BOOT
76 select USE_FSP_NOTIFY_PHASE_END_OF_FIRMWARE
Karthikeyan Ramasubramanianbef5c402021-11-18 12:28:31 -070077 select VBOOT_DEFINE_WIDEVINE_COUNTERS if VBOOT_STARTS_BEFORE_BOOTBLOCK
Felix Heldf09221c2021-01-22 23:50:54 +010078 select X86_AMD_FIXED_MTRRS
Subrata Banik9f91ced2021-07-28 15:38:32 +053079 select X86_INIT_NEED_1_SIPI
Felix Helddc2d3562020-12-02 14:38:53 +010080
Angel Pons6f5a6582021-06-22 15:18:07 +020081config ARCH_ALL_STAGES_X86
82 default n
83
Furquan Shaikh696f4ea2021-01-08 11:48:52 -080084config CHIPSET_DEVICETREE
85 string
86 default "soc/amd/cezanne/chipset.cb"
87
Felix Helddc2d3562020-12-02 14:38:53 +010088config EARLY_RESERVED_DRAM_BASE
89 hex
90 default 0x2000000
91 help
92 This variable defines the base address of the DRAM which is reserved
93 for usage by coreboot in early stages (i.e. before ramstage is up).
94 This memory gets reserved in BIOS tables to ensure that the OS does
95 not use it, thus preventing corruption of OS memory in case of S3
96 resume.
97
98config EARLYRAM_BSP_STACK_SIZE
99 hex
100 default 0x1000
101
102config PSP_APOB_DRAM_ADDRESS
103 hex
104 default 0x2001000
105 help
106 Location in DRAM where the PSP will copy the AGESA PSP Output
107 Block.
108
Fred Reitberger475e2822022-07-14 11:06:30 -0400109config PSP_APOB_DRAM_SIZE
110 hex
111 default 0x10000
112
Kangheui Won66c5f252021-04-20 17:30:29 +1000113config PSP_SHAREDMEM_BASE
114 hex
115 default 0x2011000 if VBOOT
116 default 0x0
117 help
118 This variable defines the base address in DRAM memory where PSP copies
119 the vboot workbuf. This is used in the linker script to have a static
120 allocation for the buffer as well as for adding relevant entries in
121 the BIOS directory table for the PSP.
122
123config PSP_SHAREDMEM_SIZE
124 hex
125 default 0x8000 if VBOOT
126 default 0x0
127 help
128 Sets the maximum size for the PSP to pass the vboot workbuf and
129 any logs or timestamps back to coreboot. This will be copied
130 into main memory by the PSP and will be available when the x86 is
131 started. The workbuf's base depends on the address of the reset
132 vector.
133
Raul E Rangel86302a82022-01-18 15:29:54 -0700134config PRE_X86_CBMEM_CONSOLE_SIZE
135 hex
136 default 0x1600
137 help
138 Size of the CBMEM console used in PSP verstage.
139
Felix Helddc2d3562020-12-02 14:38:53 +0100140config PRERAM_CBMEM_CONSOLE_SIZE
141 hex
Raul E Rangel9d93b162022-01-13 13:43:57 -0700142 default 0x2000
Felix Helddc2d3562020-12-02 14:38:53 +0100143 help
144 Increase this value if preram cbmem console is getting truncated
145
Kangheui Won4020aa72021-05-20 09:56:39 +1000146config CBFS_MCACHE_SIZE
147 hex
148 default 0x2000 if VBOOT_STARTS_BEFORE_BOOTBLOCK
149
Felix Helddc2d3562020-12-02 14:38:53 +0100150config C_ENV_BOOTBLOCK_SIZE
151 hex
152 default 0x10000
153 help
154 Sets the size of the bootblock stage that should be loaded in DRAM.
155 This variable controls the DRAM allocation size in linker script
156 for bootblock stage.
157
Felix Helddc2d3562020-12-02 14:38:53 +0100158config ROMSTAGE_ADDR
159 hex
160 default 0x2040000
161 help
162 Sets the address in DRAM where romstage should be loaded.
163
164config ROMSTAGE_SIZE
165 hex
166 default 0x80000
167 help
168 Sets the size of DRAM allocation for romstage in linker script.
169
170config FSP_M_ADDR
171 hex
172 default 0x20C0000
173 help
174 Sets the address in DRAM where FSP-M should be loaded. cbfstool
175 performs relocation of FSP-M to this address.
176
177config FSP_M_SIZE
178 hex
Karthikeyan Ramasubramanianc2310a12021-08-31 12:39:47 -0600179 default 0xC0000
Felix Helddc2d3562020-12-02 14:38:53 +0100180 help
181 Sets the size of DRAM allocation for FSP-M in linker script.
182
Felix Held8d0a6092021-01-14 01:40:50 +0100183config FSP_TEMP_RAM_SIZE
184 hex
185 default 0x40000
186 help
187 The amount of coreboot-allocated heap and stack usage by the FSP.
188
Raul E Rangel72616b32021-02-05 16:48:42 -0700189config VERSTAGE_ADDR
190 hex
191 depends on VBOOT_SEPARATE_VERSTAGE
Karthikeyan Ramasubramanianc2310a12021-08-31 12:39:47 -0600192 default 0x2180000
Raul E Rangel72616b32021-02-05 16:48:42 -0700193 help
194 Sets the address in DRAM where verstage should be loaded if running
195 as a separate stage on x86.
196
197config VERSTAGE_SIZE
198 hex
199 depends on VBOOT_SEPARATE_VERSTAGE
200 default 0x80000
201 help
202 Sets the size of DRAM allocation for verstage in linker script if
203 running as a separate stage on x86.
204
Raul E Rangel61c9cd92021-11-02 11:51:48 -0600205config ASYNC_FILE_LOADING
206 bool "Loads files from SPI asynchronously"
207 select COOP_MULTITASKING
208 select SOC_AMD_COMMON_BLOCK_LPC_SPI_DMA
Raul E Rangeldcd81142021-11-02 11:51:48 -0600209 select CBFS_PRELOAD
Raul E Rangel61c9cd92021-11-02 11:51:48 -0600210 help
211 When enabled, the platform will use the LPC SPI DMA controller to
212 asynchronously load contents from the SPI ROM. This will improve
213 boot time because the CPUs can be performing useful work while the
214 SPI contents are being preloaded.
215
Raul E Rangeldcd81142021-11-02 11:51:48 -0600216config CBFS_CACHE_SIZE
217 hex
218 default 0x40000 if CBFS_PRELOAD
219
Raul E Rangel72616b32021-02-05 16:48:42 -0700220config RO_REGION_ONLY
221 string
222 depends on VBOOT_SLOTS_RW_AB || VBOOT_SLOTS_RW_A
223 default "apu/amdfw"
224
Shelley Chen4e9bb332021-10-20 15:43:45 -0700225config ECAM_MMCONF_BASE_ADDRESS
Felix Helddc2d3562020-12-02 14:38:53 +0100226 default 0xF8000000
227
Shelley Chen4e9bb332021-10-20 15:43:45 -0700228config ECAM_MMCONF_BUS_NUMBER
Felix Helddc2d3562020-12-02 14:38:53 +0100229 default 64
230
Felix Held88615622021-01-19 23:51:45 +0100231config MAX_CPUS
232 int
233 default 16
Felix Heldb77387f2021-04-23 22:16:04 +0200234 help
235 Maximum number of threads the platform can have.
Felix Held88615622021-01-19 23:51:45 +0100236
Felix Held8a3d4d52021-01-13 03:06:21 +0100237config CONSOLE_UART_BASE_ADDRESS
238 depends on CONSOLE_SERIAL && AMD_SOC_CONSOLE_UART
239 hex
240 default 0xfedc9000 if UART_FOR_CONSOLE = 0
241 default 0xfedca000 if UART_FOR_CONSOLE = 1
242
Felix Heldee2a3652021-02-09 23:43:17 +0100243config SMM_TSEG_SIZE
244 hex
Felix Helde22eef72021-02-10 22:22:07 +0100245 default 0x800000 if HAVE_SMI_HANDLER
Felix Heldee2a3652021-02-09 23:43:17 +0100246 default 0x0
247
248config SMM_RESERVED_SIZE
249 hex
250 default 0x180000
251
252config SMM_MODULE_STACK_SIZE
253 hex
254 default 0x800
255
Felix Held90b07012021-04-15 20:23:56 +0200256config ACPI_BERT
257 bool "Build ACPI BERT Table"
258 default y
259 depends on HAVE_ACPI_TABLES
260 help
261 Report Machine Check errors identified in POST to the OS in an
262 ACPI Boot Error Record Table.
263
264config ACPI_BERT_SIZE
265 hex
266 default 0x4000 if ACPI_BERT
267 default 0x0
268 help
269 Specify the amount of DRAM reserved for gathering the data used to
270 generate the ACPI table.
271
Zheng Bao7b13e4e2021-03-16 16:13:56 +0800272config DRIVERS_I2C_DESIGNWARE_CLOCK_MHZ
273 int
274 default 150
275
Raul E Rangel95b3dc32021-03-24 16:53:37 -0600276config DISABLE_SPI_FLASH_ROM_SHARING
277 def_bool n
278 help
279 Instruct the chipset to not honor the EGPIO67_SPI_ROM_REQ pin
280 which indicates a board level ROM transaction request. This
281 removes arbitration with board and assumes the chipset controls
282 the SPI flash bus entirely.
283
Felix Held27b295b2021-03-25 01:20:41 +0100284config DISABLE_KEYBOARD_RESET_PIN
285 bool
286 help
287 Instruct the SoC to not use the state of GPIO_129 as keyboard reset
288 signal. When this pin is used as GPIO and the keyboard reset
289 functionality isn't disabled, configuring it as an output and driving
290 it as 0 will cause a reset.
291
Jason Glenesk79542fa2021-03-10 03:50:57 -0800292config ACPI_SSDT_PSD_INDEPENDENT
293 bool "Allow core p-state independent transitions"
294 default y
295 help
296 AMD recommends the ACPI _PSD object to be configured to cause
297 cores to transition between p-states independently. A vendor may
298 choose to generate _PSD object to allow cores to transition together.
299
Zheng Baof51738d2021-01-20 16:43:52 +0800300menu "PSP Configuration Options"
301
302config AMD_FWM_POSITION_INDEX
303 int "Firmware Directory Table location (0 to 5)"
304 range 0 5
305 default 0 if BOARD_ROMSIZE_KB_512
306 default 1 if BOARD_ROMSIZE_KB_1024
307 default 2 if BOARD_ROMSIZE_KB_2048
308 default 3 if BOARD_ROMSIZE_KB_4096
309 default 4 if BOARD_ROMSIZE_KB_8192
310 default 5 if BOARD_ROMSIZE_KB_16384
311 help
312 Typically this is calculated by the ROM size, but there may
313 be situations where you want to put the firmware directory
314 table in a different location.
315 0: 512 KB - 0xFFFA0000
316 1: 1 MB - 0xFFF20000
317 2: 2 MB - 0xFFE20000
318 3: 4 MB - 0xFFC20000
319 4: 8 MB - 0xFF820000
320 5: 16 MB - 0xFF020000
321
322comment "AMD Firmware Directory Table set to location for 512KB ROM"
323 depends on AMD_FWM_POSITION_INDEX = 0
324comment "AMD Firmware Directory Table set to location for 1MB ROM"
325 depends on AMD_FWM_POSITION_INDEX = 1
326comment "AMD Firmware Directory Table set to location for 2MB ROM"
327 depends on AMD_FWM_POSITION_INDEX = 2
328comment "AMD Firmware Directory Table set to location for 4MB ROM"
329 depends on AMD_FWM_POSITION_INDEX = 3
330comment "AMD Firmware Directory Table set to location for 8MB ROM"
331 depends on AMD_FWM_POSITION_INDEX = 4
332comment "AMD Firmware Directory Table set to location for 16MB ROM"
333 depends on AMD_FWM_POSITION_INDEX = 5
334
335config AMDFW_CONFIG_FILE
336 string
337 default "src/soc/amd/cezanne/fw.cfg"
338
Rob Barnese09b6812021-04-15 17:21:19 -0600339config PSP_DISABLE_POSTCODES
340 bool "Disable PSP post codes"
341 help
342 Disables the output of port80 post codes from PSP.
343
Karthikeyan Ramasubramanian1a24d842022-03-16 16:27:49 -0600344config PSP_POSTCODES_ON_ESPI
345 bool "Use eSPI bus for PSP post codes"
346 depends on !PSP_DISABLE_POSTCODES
347 default y
348 help
349 Select to send PSP port80 post codes on eSPI bus.
350 If not selected, PSP port80 codes will be sent on LPC bus.
351
Raul E Rangelfa4d0512022-02-01 11:12:33 -0700352config PSP_INIT_ESPI
353 bool "Initialize eSPI in PSP Stage 2 Boot Loader"
Rob Barnese09b6812021-04-15 17:21:19 -0600354 help
Raul E Rangelfa4d0512022-02-01 11:12:33 -0700355 Select to initialize the eSPI controller in the PSP Stage 2 Boot
356 Loader.
Rob Barnese09b6812021-04-15 17:21:19 -0600357
Zheng Baof51738d2021-01-20 16:43:52 +0800358config PSP_LOAD_MP2_FW
359 bool
360 default n
361 help
362 Include the MP2 firmwares and configuration into the PSP build.
363
364 If unsure, answer 'n'
365
Zheng Baof51738d2021-01-20 16:43:52 +0800366config PSP_UNLOCK_SECURE_DEBUG
367 bool "Unlock secure debug"
368 default y
369 help
370 Select this item to enable secure debug options in PSP.
371
Raul E Rangel97b8b172021-02-24 16:59:32 -0700372config HAVE_PSP_WHITELIST_FILE
373 bool "Include a debug whitelist file in PSP build"
374 default n
375 help
376 Support secured unlock prior to reset using a whitelisted
377 serial number. This feature requires a signed whitelist image
378 and bootloader from AMD.
379
380 If unsure, answer 'n'
381
382config PSP_WHITELIST_FILE
383 string "Debug whitelist file path"
384 depends on HAVE_PSP_WHITELIST_FILE
385 default "3rdparty/amd_blobs/cezanne/PSP/wtl-czn.sbin"
386
Zheng Baoc5b912f72022-02-11 11:53:32 +0800387config HAVE_SPL_FILE
388 bool "Have a mainboard specific SPL table file"
389 default n
390 help
391 Have a mainboard specific SPL table file, which is created by AMD
392 and put to 3rdparty/blobs.
393
394 If unsure, answer 'n'
395
396config SPL_TABLE_FILE
397 string "SPL table file"
398 depends on HAVE_SPL_FILE
399 default "3rdparty/amd_blobs/cezanne/PSP/TypeId0x55_SplTableBl_CZN.sbin"
400
Martin Rothfdad5ad2021-04-16 11:36:01 -0600401config PSP_SOFTFUSE_BITS
402 string "PSP Soft Fuse bits to enable"
403 default "28 6"
404 help
405 Space separated list of Soft Fuse bits to enable.
406 Bit 0: Enable secure debug (Set by PSP_UNLOCK_SECURE_DEBUG)
407 Bit 7: Disable PSP postcodes on Renoir and newer chips only
408 (Set by PSP_DISABLE_PORT80)
409 Bit 15: PSP post code destination: 0=LPC 1=eSPI
410 (Set by PSP_INITIALIZE_ESPI)
411 Bit 29: Disable MP2 firmware loading (Set by PSP_LOAD_MP2_FW)
412
413 See #55758 (NDA) for additional bit definitions.
414
Kangheui Won66c5f252021-04-20 17:30:29 +1000415config PSP_VERSTAGE_FILE
416 string "Specify the PSP_verstage file path"
417 depends on VBOOT_STARTS_BEFORE_BOOTBLOCK
Raul E Rangel21c70b12021-07-16 14:36:01 -0600418 default "\$(obj)/psp_verstage.bin"
Kangheui Won66c5f252021-04-20 17:30:29 +1000419 help
420 Add psp_verstage file to the build & PSP Directory Table
421
422config PSP_VERSTAGE_SIGNING_TOKEN
423 string "Specify the PSP_verstage Signature Token file path"
424 depends on VBOOT_STARTS_BEFORE_BOOTBLOCK
425 default ""
426 help
427 Add psp_verstage signature token to the build & PSP Directory Table
428
Zheng Baof51738d2021-01-20 16:43:52 +0800429endmenu
430
Raul E Rangel06d1e4d2021-04-09 14:42:06 -0600431config VBOOT
432 select VBOOT_VBNV_CMOS
433 select VBOOT_VBNV_CMOS_BACKUP_TO_FLASH
434
Kangheui Won66c5f252021-04-20 17:30:29 +1000435config VBOOT_STARTS_BEFORE_BOOTBLOCK
436 def_bool n
437 depends on VBOOT
438 select ARCH_VERSTAGE_ARMV7
439 help
440 Runs verstage on the PSP. Only available on
Jon Murphyc4e90452022-06-28 10:36:23 -0600441 certain ChromeOS branded parts from AMD.
Kangheui Won66c5f252021-04-20 17:30:29 +1000442
443config VBOOT_HASH_BLOCK_SIZE
444 hex
445 default 0x9000
446 depends on VBOOT_STARTS_BEFORE_BOOTBLOCK
447 help
448 Because the bulk of the time in psp_verstage to hash the RO cbfs is
449 spent in the overhead of doing svc calls, increasing the hash block
450 size significantly cuts the verstage hashing time as seen below.
451
452 4k takes 180ms
453 16k takes 44ms
454 32k takes 33.7ms
455 36k takes 32.5ms
456 There's actually still room for an even bigger stack, but we've
457 reached a point of diminishing returns.
458
459config CMOS_RECOVERY_BYTE
460 hex
461 default 0x51
462 depends on VBOOT_STARTS_BEFORE_BOOTBLOCK
463 help
464 If the workbuf is not passed from the PSP to coreboot, set the
465 recovery flag and reboot. The PSP will read this byte, mark the
466 recovery request in VBNV, and reset the system into recovery mode.
467
468 This is the byte before the default first byte used by VBNV
469 (0x26 + 0x0E - 1)
470
Kangheui Won1b2eeb12021-05-06 13:09:12 +1000471if VBOOT_SLOTS_RW_AB && VBOOT_STARTS_BEFORE_BOOTBLOCK
472
473config RWA_REGION_ONLY
474 string
475 default "apu/amdfw_a"
476 help
477 Add a space-delimited list of filenames that should only be in the
478 RW-A section.
479
480config RWB_REGION_ONLY
481 string
482 default "apu/amdfw_b"
483 help
484 Add a space-delimited list of filenames that should only be in the
485 RW-B section.
486
487endif # VBOOT_SLOTS_RW_AB && VBOOT_STARTS_BEFORE_BOOTBLOCK
488
Felix Helddc2d3562020-12-02 14:38:53 +0100489endif # SOC_AMD_CEZANNE