blob: c07a0d83657f25e14620d10953e08f6fc5ddfc18 [file] [log] [blame]
Subrata Banik91e89c52019-11-01 18:30:01 +05301config SOC_INTEL_TIGERLAKE
2 bool
Subrata Banik91e89c52019-11-01 18:30:01 +05303 select ACPI_INTEL_HARDWARE_SLEEP_VALUES
Angel Pons8e035e32021-06-22 12:58:20 +02004 select ARCH_X86
Subrata Banik91e89c52019-11-01 18:30:01 +05305 select BOOT_DEVICE_SUPPORTS_WRITES
Subrata Banik91e89c52019-11-01 18:30:01 +05306 select CACHE_MRC_SETTINGS
Alex Levinf3668fc2020-06-11 20:09:45 -07007 select CPU_INTEL_COMMON
Subrata Banik91e89c52019-11-01 18:30:01 +05308 select CPU_INTEL_FIRMWARE_INTERFACE_TABLE
Michael Niewöhner5307f122021-09-19 00:32:37 +02009 select CPU_SUPPORTS_INTEL_TME
Michael Niewöhnerfe6070f2020-10-04 15:16:04 +020010 select CPU_SUPPORTS_PM_TIMER_EMULATION
Matt DeVillierdecbf7b2023-01-18 18:58:38 -060011 select DEFAULT_SOFTWARE_CONNECTION_MANAGER if MAINBOARD_HAS_CHROMEOS
Frans Hendriksa4d3dbc2022-08-11 15:09:38 +020012 select DISPLAY_FSP_VERSION_INFO if !FSP_TYPE_IOT
Duncan Laurie2e9315c2020-10-27 10:29:16 -070013 select DRIVERS_USB_ACPI
Sean Rhodes7bbc9a52022-07-18 11:31:00 +010014 select EDK2_CPU_TIMER_LIB if PAYLOAD_EDK2
Furquan Shaikhba75c4c2020-11-22 15:45:54 -080015 select FAST_SPI_SUPPORTS_EXT_BIOS_WINDOW
Karthikeyan Ramasubramanian6abee842020-06-16 23:29:28 -060016 select FSP_COMPRESS_FSP_S_LZ4
Subrata Banik91e89c52019-11-01 18:30:01 +053017 select FSP_M_XIP
Subrata Banik4ed9f9a2020-10-31 22:01:55 +053018 select FSP_STATUS_GLOBAL_RESET_REQUIRED_3
Subrata Banik91e89c52019-11-01 18:30:01 +053019 select GENERIC_GPIO_LIB
20 select HAVE_FSP_GOP
Felix Singerb9652482021-12-31 00:21:08 +010021 select HAVE_HYPERTHREADING
Felix Singer3e3c4562020-12-17 18:34:45 +000022 select HAVE_INTEL_FSP_REPO
Subrata Banik91e89c52019-11-01 18:30:01 +053023 select INTEL_DESCRIPTOR_MODE_CAPABLE
24 select HAVE_SMI_HANDLER
25 select IDT_IN_EVERY_STAGE
Shreesh Chhabbi87c7ec72020-12-03 14:07:15 -080026 select INTEL_CAR_NEM_ENHANCED if !INTEL_CAR_NEM
Shreesh Chhabbi860c6842020-12-03 15:06:20 -080027 select CAR_HAS_SF_MASKS if INTEL_CAR_NEM_ENHANCED
Shreesh Chhabbi42b1d3f2020-11-05 12:06:29 -080028 select COS_MAPPED_TO_MSB if INTEL_CAR_NEM_ENHANCED
Subrata Banikad082652021-07-23 16:15:57 +053029 select SF_MASK_2WAYS_PER_BIT if INTEL_CAR_NEM_ENHANCED
Subrata Banik91e89c52019-11-01 18:30:01 +053030 select INTEL_GMA_ACPI
31 select INTEL_GMA_ADD_VBT if RUN_FSP_GOP
Subrata Banik913ea972023-09-20 19:28:41 +000032 select INTEL_GMA_VERSION_2
Aamir Bohra30cca6c2021-02-04 20:57:51 +053033 select MP_SERVICES_PPI_V1
Subrata Banik91e89c52019-11-01 18:30:01 +053034 select MRC_SETTINGS_PROTECT
Subrata Banik91e89c52019-11-01 18:30:01 +053035 select PARALLEL_MP_AP_WORK
Subrata Banikb622d4b2020-05-26 18:33:22 +053036 select PLATFORM_USES_FSP2_2
Subrata Banik91e89c52019-11-01 18:30:01 +053037 select PMC_GLOBAL_RESET_ENABLE_LOCK
38 select SOC_INTEL_COMMON
39 select SOC_INTEL_COMMON_ACPI_WAKE_SOURCE
40 select SOC_INTEL_COMMON_BLOCK
41 select SOC_INTEL_COMMON_BLOCK_ACPI
Michael Niewöhner02275be2020-11-12 23:50:37 +010042 select SOC_INTEL_COMMON_BLOCK_ACPI_CPPC
Angel Pons98f672a2021-02-19 19:42:10 +010043 select SOC_INTEL_COMMON_BLOCK_ACPI_GPIO
Michael Niewöhner8a6c34e2021-01-01 21:26:42 +010044 select SOC_INTEL_COMMON_BLOCK_ACPI_LPIT
Tim Wawrzynczak72d94022021-07-01 08:25:11 -060045 select SOC_INTEL_COMMON_BLOCK_ACPI_PEP
46 select SOC_INTEL_COMMON_BLOCK_ACPI_PEP_LPM_REQ
Subrata Banik21974ab2020-10-31 21:40:43 +053047 select SOC_INTEL_COMMON_BLOCK_CAR
Subrata Banik91e89c52019-11-01 18:30:01 +053048 select SOC_INTEL_COMMON_BLOCK_CHIP_CONFIG
Furquan Shaikh23e88132020-10-08 23:44:20 -070049 select SOC_INTEL_COMMON_BLOCK_CNVI
Subrata Banik91e89c52019-11-01 18:30:01 +053050 select SOC_INTEL_COMMON_BLOCK_CPU
51 select SOC_INTEL_COMMON_BLOCK_CPU_MPINIT
Angel Ponsa4cd9112021-02-19 19:23:38 +010052 select SOC_INTEL_COMMON_BLOCK_CPU_SMMRELOCATE
Tim Wawrzynczakc5316ec2020-05-29 15:20:56 -060053 select SOC_INTEL_COMMON_BLOCK_DTT
Nick Vaccaroef8258a2019-12-09 22:11:33 -080054 select SOC_INTEL_COMMON_BLOCK_GPIO_DUAL_ROUTE_SUPPORT
Duncan Laurie7d971362020-11-05 10:09:58 -080055 select SOC_INTEL_COMMON_BLOCK_GPIO_IOSTANDBY
Subrata Banik91e89c52019-11-01 18:30:01 +053056 select SOC_INTEL_COMMON_BLOCK_GSPI_VERSION_2
57 select SOC_INTEL_COMMON_BLOCK_HDA
Subrata Banikc176fc22022-04-25 16:59:35 +053058 select SOC_INTEL_COMMON_BLOCK_HECI1_DISABLE_USING_PMC_IPC
Tim Wawrzynczaked042a92021-02-04 17:07:14 -070059 select SOC_INTEL_COMMON_BLOCK_IRQ
Dinesh Gehlotf9919572023-02-20 13:25:20 +000060 select SOC_INTEL_COMMON_BLOCK_ME_SPEC_15
Furquan Shaikhf06d0462020-12-31 21:15:34 -080061 select SOC_INTEL_COMMON_BLOCK_MEMINIT
Duncan Lauriee997d852020-10-10 00:18:08 +000062 select SOC_INTEL_COMMON_BLOCK_PCIE_RTD3
Lean Sheng Tan75020002021-06-30 01:47:48 -070063 select SOC_INTEL_COMMON_BLOCK_PMC_EPOC
Subrata Banik91e89c52019-11-01 18:30:01 +053064 select SOC_INTEL_COMMON_BLOCK_SA
65 select SOC_INTEL_COMMON_BLOCK_SMM
66 select SOC_INTEL_COMMON_BLOCK_SMM_IO_TRAP
John Zhao3c463712022-01-10 15:49:37 -080067 select SOC_INTEL_COMMON_BLOCK_TCSS
Duncan Laurie6f58b992020-08-28 19:44:42 +000068 select SOC_INTEL_COMMON_BLOCK_USB4
69 select SOC_INTEL_COMMON_BLOCK_USB4_PCIE
Duncan Laurie2e9315c2020-10-27 10:29:16 -070070 select SOC_INTEL_COMMON_BLOCK_USB4_XHCI
Karthikeyan Ramasubramanianfa9e8f92020-11-04 22:22:46 -070071 select SOC_INTEL_COMMON_BLOCK_XHCI_ELOG
Subrata Banik4ed9f9a2020-10-31 22:01:55 +053072 select SOC_INTEL_COMMON_FSP_RESET
Angel Ponseb90c512022-07-18 14:41:24 +020073 select SOC_INTEL_COMMON_PCH_CLIENT
Subrata Banik91e89c52019-11-01 18:30:01 +053074 select SOC_INTEL_COMMON_RESET
Sumeet R Pawnikard2132462020-05-15 15:55:37 +053075 select SOC_INTEL_COMMON_BLOCK_POWER_LIMIT
Subrata Banikbed82b02022-11-24 21:02:00 +053076 select SOC_INTEL_CSE_SEND_EOP_LATE
Tim Wawrzynczak25d24522021-06-17 12:44:06 -060077 select SOC_INTEL_CSE_SET_EOP
Subrata Banikaf27ac22022-02-18 00:44:15 +053078 select SOC_INTEL_MEM_MAPPED_PM_CONFIGURATION
Subrata Banik91e89c52019-11-01 18:30:01 +053079 select SSE2
80 select SUPPORT_CPU_UCODE_IN_CBFS
81 select TSC_MONOTONIC_TIMER
82 select UDELAY_TSC
83 select UDK_2017_BINDING
Subrata Banik34f26b22022-02-10 12:38:02 +053084 select USE_FSP_NOTIFY_PHASE_POST_PCI_ENUM
85 select USE_FSP_NOTIFY_PHASE_READY_TO_BOOT
86 select USE_FSP_NOTIFY_PHASE_END_OF_FIRMWARE
Lean Sheng Tandc085482023-03-15 17:18:18 +010087 select SOC_INTEL_COMMON_BASECODE
88 select SOC_INTEL_COMMON_BASECODE_RAMTOP
Jes B. Klinkec6b041a12022-04-19 14:00:33 -070089 select CR50_USE_LONG_INTERRUPT_PULSES if TPM_GOOGLE_CR50
Lean Sheng Tan742b65b2023-03-13 14:59:36 +010090 select X86_CLFLUSH_CAR
Elyes Haouasa56a5c22023-07-21 07:43:41 +020091 help
92 Intel Tigerlake support
93
94config SOC_INTEL_TIGERLAKE_PCH_H
95 bool
96
97if SOC_INTEL_TIGERLAKE
Subrata Banik91e89c52019-11-01 18:30:01 +053098
Andy Pontd2f52ff2021-06-08 10:30:35 +010099config MAX_CPUS
100 int
Tim Crawfordf4962862021-08-30 13:08:36 -0600101 default 16 if SOC_INTEL_TIGERLAKE_PCH_H
Andy Pontd2f52ff2021-06-08 10:30:35 +0100102 default 8
103
Michael Niewöhnerd3b85222022-03-13 20:08:55 +0100104config DIMM_SPD_SIZE
105 default 512
106
Subrata Banik91e89c52019-11-01 18:30:01 +0530107config DCACHE_RAM_BASE
108 default 0xfef00000
109
110config DCACHE_RAM_SIZE
Maulik V Vaghelae9b1e0f2019-12-16 16:39:53 +0530111 default 0x80000
Subrata Banik91e89c52019-11-01 18:30:01 +0530112 help
113 The size of the cache-as-ram region required during bootblock
114 and/or romstage.
115
116config DCACHE_BSP_STACK_SIZE
117 hex
Aamir Bohra555c9b62020-03-23 10:13:10 +0530118 default 0x40400
Subrata Banik91e89c52019-11-01 18:30:01 +0530119 help
120 The amount of anticipated stack usage in CAR by bootblock and
121 other stages. In the case of FSP_USES_CB_STACK default value will be
Aamir Bohra555c9b62020-03-23 10:13:10 +0530122 sum of FSP-M stack requirement(256KiB) and CB romstage stack requirement
123 (~1KiB).
Subrata Banik91e89c52019-11-01 18:30:01 +0530124
125config FSP_TEMP_RAM_SIZE
126 hex
Maulik V Vaghelae9b1e0f2019-12-16 16:39:53 +0530127 default 0x20000
Subrata Banik91e89c52019-11-01 18:30:01 +0530128 help
129 The amount of anticipated heap usage in CAR by FSP.
130 Refer to Platform FSP integration guide document to know
131 the exact FSP requirement for Heap setup.
132
Duncan Lauriea5bb31f2020-07-29 16:31:18 -0700133config CHIPSET_DEVICETREE
134 string
Jeremy Soller6b1b9ad2021-08-12 10:49:58 -0600135 default "soc/intel/tigerlake/chipset_pch_h.cb" if SOC_INTEL_TIGERLAKE_PCH_H
Duncan Lauriea5bb31f2020-07-29 16:31:18 -0700136 default "soc/intel/tigerlake/chipset.cb"
137
Furquan Shaikhba75c4c2020-11-22 15:45:54 -0800138config EXT_BIOS_WIN_BASE
139 default 0xf8000000
140
141config EXT_BIOS_WIN_SIZE
142 default 0x2000000
143
Subrata Banik91e89c52019-11-01 18:30:01 +0530144config IFD_CHIPSET
145 string
Aamir Bohra555c9b62020-03-23 10:13:10 +0530146 default "tgl"
Subrata Banik91e89c52019-11-01 18:30:01 +0530147
148config IED_REGION_SIZE
149 hex
150 default 0x400000
151
Angel Pons086a91c2022-08-15 18:32:00 +0200152config INTEL_TME
153 default n
154
Subrata Banik91e89c52019-11-01 18:30:01 +0530155config MAX_ROOT_PORTS
156 int
Jeremy Soller6b1b9ad2021-08-12 10:49:58 -0600157 default 24 if SOC_INTEL_TIGERLAKE_PCH_H
Aamir Bohra555c9b62020-03-23 10:13:10 +0530158 default 12
Subrata Banik91e89c52019-11-01 18:30:01 +0530159
Rizwan Qureshia9794602021-04-08 20:31:47 +0530160config MAX_PCIE_CLOCK_SRC
Ravi Sarawadi2fd49722019-12-16 23:41:36 -0800161 int
Jeremy Soller6b1b9ad2021-08-12 10:49:58 -0600162 default 16 if SOC_INTEL_TIGERLAKE_PCH_H
Aamir Bohra555c9b62020-03-23 10:13:10 +0530163 default 7
Ravi Sarawadi2fd49722019-12-16 23:41:36 -0800164
Subrata Banik91e89c52019-11-01 18:30:01 +0530165config SMM_TSEG_SIZE
166 hex
167 default 0x800000
168
169config SMM_RESERVED_SIZE
170 hex
171 default 0x200000
172
173config PCR_BASE_ADDRESS
174 hex
175 default 0xfd000000
176 help
177 This option allows you to select MMIO Base Address of sideband bus.
178
Shelley Chen4e9bb332021-10-20 15:43:45 -0700179config ECAM_MMCONF_BASE_ADDRESS
Subrata Banik91e89c52019-11-01 18:30:01 +0530180 default 0xc0000000
181
182config CPU_BCLK_MHZ
183 int
184 default 100
185
186config SOC_INTEL_COMMON_BLOCK_GSPI_CLOCK_MHZ
187 int
188 default 120
189
Michael Niewöhnerdadcbfb2020-10-04 14:48:05 +0200190config CPU_XTAL_HZ
191 default 38400000
192
Subrata Banik91e89c52019-11-01 18:30:01 +0530193config DRIVERS_I2C_DESIGNWARE_CLOCK_MHZ
194 int
195 default 133
196
197config SOC_INTEL_COMMON_BLOCK_GSPI_MAX
198 int
Aamir Bohra555c9b62020-03-23 10:13:10 +0530199 default 4
Subrata Banik91e89c52019-11-01 18:30:01 +0530200
201config SOC_INTEL_I2C_DEV_MAX
202 int
203 default 6
204
205config SOC_INTEL_UART_DEV_MAX
206 int
207 default 3
208
209config CONSOLE_UART_BASE_ADDRESS
210 hex
Bora Guvendikc3c3e452020-11-13 21:35:19 -0800211 default 0xfe03e000
Subrata Banik91e89c52019-11-01 18:30:01 +0530212 depends on INTEL_LPSS_UART_FOR_CONSOLE
213
214# Clock divider parameters for 115200 baud rate
Angel Pons054ff5e2022-06-26 10:19:53 +0200215# Baudrate = (UART source clock * M) /(N *16)
Wonkyu Kim60d9b892022-10-10 23:01:38 -0700216# TGL UART source clock: 100MHz
Subrata Banik91e89c52019-11-01 18:30:01 +0530217config SOC_INTEL_COMMON_LPSS_UART_CLK_M_VAL
218 hex
Aamir Bohra555c9b62020-03-23 10:13:10 +0530219 default 0x25a
Subrata Banik91e89c52019-11-01 18:30:01 +0530220
221config SOC_INTEL_COMMON_LPSS_UART_CLK_N_VAL
222 hex
Aamir Bohra555c9b62020-03-23 10:13:10 +0530223 default 0x7fff
Subrata Banik91e89c52019-11-01 18:30:01 +0530224
Srinidhi N Kaushik74c16d02020-11-04 11:29:33 -0800225config VBT_DATA_SIZE_KB
226 int
227 default 9
228
Subrata Banik91e89c52019-11-01 18:30:01 +0530229config VBOOT
Subrata Banik91e89c52019-11-01 18:30:01 +0530230 select VBOOT_MUST_REQUEST_DISPLAY
Subrata Banik91e89c52019-11-01 18:30:01 +0530231 select VBOOT_STARTS_IN_BOOTBLOCK
232 select VBOOT_VBNV_CMOS
233 select VBOOT_VBNV_CMOS_BACKUP_TO_FLASH
234
Subrata Banik91e89c52019-11-01 18:30:01 +0530235config CBFS_SIZE
Subrata Banik91e89c52019-11-01 18:30:01 +0530236 default 0x200000
237
Felix Singer3e3c4562020-12-17 18:34:45 +0000238config FSP_TYPE_IOT
239 bool
240 default n
241 help
242 This option allows to select FSP IOT type from 3rdparty/fsp repo
243
244config FSP_TYPE_CLIENT
245 bool
246 default !FSP_TYPE_IOT
247 help
248 This option allows to select FSP CLIENT type from 3rdparty/fsp repo
249
Subrata Banik91e89c52019-11-01 18:30:01 +0530250config FSP_HEADER_PATH
Felix Singer3e3c4562020-12-17 18:34:45 +0000251 default "3rdparty/fsp/TigerLakeFspBinPkg/TGL_IOT/Include/" if FSP_TYPE_IOT
252 default "3rdparty/fsp/TigerLakeFspBinPkg/Client/Include/" if FSP_TYPE_CLIENT
Subrata Banik91e89c52019-11-01 18:30:01 +0530253
254config FSP_FD_PATH
Felix Singer3e3c4562020-12-17 18:34:45 +0000255 default "3rdparty/fsp/TigerLakeFspBinPkg/TGL_IOT/Fsp.fd" if FSP_TYPE_IOT
256 default "3rdparty/fsp/TigerLakeFspBinPkg/Client/Fsp.fd" if FSP_TYPE_CLIENT
Subrata Banik91e89c52019-11-01 18:30:01 +0530257
Subrata Banik56626cf2020-02-27 19:39:22 +0530258config SOC_INTEL_TIGERLAKE_DEBUG_CONSENT
259 int "Debug Consent for TGL"
260 # USB DBC is more common for developers so make this default to 3 if
261 # SOC_INTEL_DEBUG_CONSENT=y
262 default 3 if SOC_INTEL_DEBUG_CONSENT
263 default 0
264 help
265 This is to control debug interface on SOC.
266 Setting non-zero value will allow to use DBC or DCI to debug SOC.
267 PlatformDebugConsent in FspmUpd.h has the details.
268
269 Desired platform debug type are
270 0:Disabled, 1:Enabled (DCI OOB+[DbC]), 2:Enabled (DCI OOB),
271 3:Enabled (USB3 DbC), 4:Enabled (XDP/MIPI60), 5:Enabled (USB2 DbC),
272 6:Enable (2-wire DCI OOB), 7:Manual
Subrata Banikebf1daa2020-05-19 12:32:41 +0530273
274config PRERAM_CBMEM_CONSOLE_SIZE
275 hex
Anil Kumar033038f2020-09-08 16:18:45 -0700276 default 0x2000
Brandon Breitenstein99b38a92019-12-19 23:12:58 -0800277
Furquan Shaikhf06d0462020-12-31 21:15:34 -0800278config DATA_BUS_WIDTH
279 int
280 default 128
281
282config DIMMS_PER_CHANNEL
283 int
284 default 2
285
286config MRC_CHANNEL_WIDTH
287 int
288 default 16
289
Furquan Shaikhbee831e2021-08-24 13:42:05 -0700290# Intel recommends reserving the following resources per USB4 root port,
291# from TGL BIOS Spec (doc #611569) Revision 0.7.6 Section 7.2.5.1.5
292# - 42 buses
293# - 194 MiB Non-prefetchable memory
294# - 448 MiB Prefetchable memory
295if SOC_INTEL_ENABLE_USB4_PCIE_RESOURCES
296
297config PCIEXP_HOTPLUG_BUSES
298 default 42
299
300config PCIEXP_HOTPLUG_MEM
301 default 0xc200000 # 194 MiB
302
303config PCIEXP_HOTPLUG_PREFETCH_MEM
304 default 0x1c000000 # 448 MiB
305
306endif # SOC_INTEL_ENABLE_USB4_PCIE_RESOURCES
307
Tim Crawford1724b572021-09-21 21:50:49 -0600308config INTEL_GMA_BCLV_OFFSET
309 default 0xc8258
310
311config INTEL_GMA_BCLV_WIDTH
312 default 32
313
314config INTEL_GMA_BCLM_OFFSET
315 default 0xc8254
316
317config INTEL_GMA_BCLM_WIDTH
318 default 32
319
Subrata Banik91e89c52019-11-01 18:30:01 +0530320endif