blob: e41d7a7dfd1d6c4d208d8d7e7a78e3d9835b1703 [file] [log] [blame]
Subrata Banik91e89c52019-11-01 18:30:01 +05301config SOC_INTEL_TIGERLAKE
2 bool
3 help
4 Intel Tigerlake support
5
Aamir Bohraa23e0c92020-03-25 15:31:12 +05306if SOC_INTEL_TIGERLAKE
Subrata Banik91e89c52019-11-01 18:30:01 +05307
8config CPU_SPECIFIC_OPTIONS
9 def_bool y
10 select ACPI_INTEL_HARDWARE_SLEEP_VALUES
Angel Ponsa32df262020-09-25 10:20:11 +020011 select ARCH_ALL_STAGES_X86_32
Angel Pons8e035e32021-06-22 12:58:20 +020012 select ARCH_X86
Subrata Banik91e89c52019-11-01 18:30:01 +053013 select BOOT_DEVICE_SUPPORTS_WRITES
Subrata Banik91e89c52019-11-01 18:30:01 +053014 select CACHE_MRC_SETTINGS
Alex Levinf3668fc2020-06-11 20:09:45 -070015 select CPU_INTEL_COMMON
Subrata Banik91e89c52019-11-01 18:30:01 +053016 select CPU_INTEL_FIRMWARE_INTERFACE_TABLE
Michael Niewöhnerfe6070f2020-10-04 15:16:04 +020017 select CPU_SUPPORTS_PM_TIMER_EMULATION
Duncan Laurie2e9315c2020-10-27 10:29:16 -070018 select DRIVERS_USB_ACPI
Furquan Shaikhba75c4c2020-11-22 15:45:54 -080019 select FAST_SPI_SUPPORTS_EXT_BIOS_WINDOW
Karthikeyan Ramasubramanian6abee842020-06-16 23:29:28 -060020 select FSP_COMPRESS_FSP_S_LZ4
Subrata Banik91e89c52019-11-01 18:30:01 +053021 select FSP_M_XIP
Subrata Banik4ed9f9a2020-10-31 22:01:55 +053022 select FSP_STATUS_GLOBAL_RESET_REQUIRED_3
Subrata Banik91e89c52019-11-01 18:30:01 +053023 select GENERIC_GPIO_LIB
24 select HAVE_FSP_GOP
Felix Singer3e3c4562020-12-17 18:34:45 +000025 select HAVE_INTEL_FSP_REPO
Subrata Banik91e89c52019-11-01 18:30:01 +053026 select INTEL_DESCRIPTOR_MODE_CAPABLE
27 select HAVE_SMI_HANDLER
28 select IDT_IN_EVERY_STAGE
Shreesh Chhabbi87c7ec72020-12-03 14:07:15 -080029 select INTEL_CAR_NEM_ENHANCED if !INTEL_CAR_NEM
Shreesh Chhabbi860c6842020-12-03 15:06:20 -080030 select CAR_HAS_SF_MASKS if INTEL_CAR_NEM_ENHANCED
Shreesh Chhabbi42b1d3f2020-11-05 12:06:29 -080031 select COS_MAPPED_TO_MSB if INTEL_CAR_NEM_ENHANCED
Subrata Banik91e89c52019-11-01 18:30:01 +053032 select INTEL_GMA_ACPI
33 select INTEL_GMA_ADD_VBT if RUN_FSP_GOP
34 select IOAPIC
Aamir Bohra30cca6c2021-02-04 20:57:51 +053035 select MP_SERVICES_PPI_V1
Subrata Banik91e89c52019-11-01 18:30:01 +053036 select MRC_SETTINGS_PROTECT
Subrata Banik91e89c52019-11-01 18:30:01 +053037 select PARALLEL_MP_AP_WORK
38 select MICROCODE_BLOB_UNDISCLOSED
Subrata Banikb622d4b2020-05-26 18:33:22 +053039 select PLATFORM_USES_FSP2_2
Subrata Banik91e89c52019-11-01 18:30:01 +053040 select REG_SCRIPT
Subrata Banik91e89c52019-11-01 18:30:01 +053041 select PMC_GLOBAL_RESET_ENABLE_LOCK
Subrata Banik0359d9d2020-09-28 18:43:47 +053042 select PMC_LOW_POWER_MODE_PROGRAM
Lean Sheng Tan508dc162021-06-16 01:32:22 -070043 select PMC_EPOC
Subrata Banik91e89c52019-11-01 18:30:01 +053044 select SOC_INTEL_COMMON
45 select SOC_INTEL_COMMON_ACPI_WAKE_SOURCE
46 select SOC_INTEL_COMMON_BLOCK
47 select SOC_INTEL_COMMON_BLOCK_ACPI
Angel Pons98f672a2021-02-19 19:42:10 +010048 select SOC_INTEL_COMMON_BLOCK_ACPI_GPIO
Michael Niewöhner8a6c34e2021-01-01 21:26:42 +010049 select SOC_INTEL_COMMON_BLOCK_ACPI_LPIT
Subrata Banik21974ab2020-10-31 21:40:43 +053050 select SOC_INTEL_COMMON_BLOCK_CAR
Subrata Banik91e89c52019-11-01 18:30:01 +053051 select SOC_INTEL_COMMON_BLOCK_CHIP_CONFIG
Furquan Shaikh23e88132020-10-08 23:44:20 -070052 select SOC_INTEL_COMMON_BLOCK_CNVI
Subrata Banik91e89c52019-11-01 18:30:01 +053053 select SOC_INTEL_COMMON_BLOCK_CPU
54 select SOC_INTEL_COMMON_BLOCK_CPU_MPINIT
Angel Ponsa4cd9112021-02-19 19:23:38 +010055 select SOC_INTEL_COMMON_BLOCK_CPU_SMMRELOCATE
Tim Wawrzynczakc5316ec2020-05-29 15:20:56 -060056 select SOC_INTEL_COMMON_BLOCK_DTT
Nick Vaccaroef8258a2019-12-09 22:11:33 -080057 select SOC_INTEL_COMMON_BLOCK_GPIO_DUAL_ROUTE_SUPPORT
Duncan Laurie7d971362020-11-05 10:09:58 -080058 select SOC_INTEL_COMMON_BLOCK_GPIO_IOSTANDBY
Subrata Banik91e89c52019-11-01 18:30:01 +053059 select SOC_INTEL_COMMON_BLOCK_GSPI_VERSION_2
60 select SOC_INTEL_COMMON_BLOCK_HDA
Tim Wawrzynczaked042a92021-02-04 17:07:14 -070061 select SOC_INTEL_COMMON_BLOCK_IRQ
Furquan Shaikhf06d0462020-12-31 21:15:34 -080062 select SOC_INTEL_COMMON_BLOCK_MEMINIT
Duncan Lauriee997d852020-10-10 00:18:08 +000063 select SOC_INTEL_COMMON_BLOCK_PCIE_RTD3
Subrata Banik91e89c52019-11-01 18:30:01 +053064 select SOC_INTEL_COMMON_BLOCK_SA
65 select SOC_INTEL_COMMON_BLOCK_SMM
66 select SOC_INTEL_COMMON_BLOCK_SMM_IO_TRAP
Duncan Laurie6f58b992020-08-28 19:44:42 +000067 select SOC_INTEL_COMMON_BLOCK_USB4
68 select SOC_INTEL_COMMON_BLOCK_USB4_PCIE
Duncan Laurie2e9315c2020-10-27 10:29:16 -070069 select SOC_INTEL_COMMON_BLOCK_USB4_XHCI
Karthikeyan Ramasubramanianfa9e8f92020-11-04 22:22:46 -070070 select SOC_INTEL_COMMON_BLOCK_XHCI_ELOG
Subrata Banik4ed9f9a2020-10-31 22:01:55 +053071 select SOC_INTEL_COMMON_FSP_RESET
Subrata Banik91e89c52019-11-01 18:30:01 +053072 select SOC_INTEL_COMMON_PCH_BASE
73 select SOC_INTEL_COMMON_RESET
Sumeet R Pawnikard2132462020-05-15 15:55:37 +053074 select SOC_INTEL_COMMON_BLOCK_POWER_LIMIT
Tim Wawrzynczak25d24522021-06-17 12:44:06 -060075 select SOC_INTEL_CSE_SET_EOP
Subrata Banik91e89c52019-11-01 18:30:01 +053076 select SSE2
77 select SUPPORT_CPU_UCODE_IN_CBFS
78 select TSC_MONOTONIC_TIMER
79 select UDELAY_TSC
80 select UDK_2017_BINDING
81 select DISPLAY_FSP_VERSION_INFO
82 select HECI_DISABLE_USING_SMM
83
Andy Pontd2f52ff2021-06-08 10:30:35 +010084config MAX_CPUS
85 int
86 default 8
87
Subrata Banik91e89c52019-11-01 18:30:01 +053088config DCACHE_RAM_BASE
89 default 0xfef00000
90
91config DCACHE_RAM_SIZE
Maulik V Vaghelae9b1e0f2019-12-16 16:39:53 +053092 default 0x80000
Subrata Banik91e89c52019-11-01 18:30:01 +053093 help
94 The size of the cache-as-ram region required during bootblock
95 and/or romstage.
96
97config DCACHE_BSP_STACK_SIZE
98 hex
Aamir Bohra555c9b62020-03-23 10:13:10 +053099 default 0x40400
Subrata Banik91e89c52019-11-01 18:30:01 +0530100 help
101 The amount of anticipated stack usage in CAR by bootblock and
102 other stages. In the case of FSP_USES_CB_STACK default value will be
Aamir Bohra555c9b62020-03-23 10:13:10 +0530103 sum of FSP-M stack requirement(256KiB) and CB romstage stack requirement
104 (~1KiB).
Subrata Banik91e89c52019-11-01 18:30:01 +0530105
106config FSP_TEMP_RAM_SIZE
107 hex
Maulik V Vaghelae9b1e0f2019-12-16 16:39:53 +0530108 default 0x20000
Subrata Banik91e89c52019-11-01 18:30:01 +0530109 help
110 The amount of anticipated heap usage in CAR by FSP.
111 Refer to Platform FSP integration guide document to know
112 the exact FSP requirement for Heap setup.
113
Duncan Lauriea5bb31f2020-07-29 16:31:18 -0700114config CHIPSET_DEVICETREE
115 string
116 default "soc/intel/tigerlake/chipset.cb"
117
Furquan Shaikhba75c4c2020-11-22 15:45:54 -0800118config EXT_BIOS_WIN_BASE
119 default 0xf8000000
120
121config EXT_BIOS_WIN_SIZE
122 default 0x2000000
123
Subrata Banik91e89c52019-11-01 18:30:01 +0530124config IFD_CHIPSET
125 string
Aamir Bohra555c9b62020-03-23 10:13:10 +0530126 default "tgl"
Subrata Banik91e89c52019-11-01 18:30:01 +0530127
128config IED_REGION_SIZE
129 hex
130 default 0x400000
131
132config HEAP_SIZE
133 hex
Duncan Laurieaab226c2020-06-08 17:36:21 -0700134 default 0x10000
Subrata Banik91e89c52019-11-01 18:30:01 +0530135
136config MAX_ROOT_PORTS
137 int
Aamir Bohra555c9b62020-03-23 10:13:10 +0530138 default 12
Subrata Banik91e89c52019-11-01 18:30:01 +0530139
Rizwan Qureshia9794602021-04-08 20:31:47 +0530140config MAX_PCIE_CLOCK_SRC
Ravi Sarawadi2fd49722019-12-16 23:41:36 -0800141 int
Aamir Bohra555c9b62020-03-23 10:13:10 +0530142 default 7
Ravi Sarawadi2fd49722019-12-16 23:41:36 -0800143
Subrata Banik91e89c52019-11-01 18:30:01 +0530144config SMM_TSEG_SIZE
145 hex
146 default 0x800000
147
148config SMM_RESERVED_SIZE
149 hex
150 default 0x200000
151
152config PCR_BASE_ADDRESS
153 hex
154 default 0xfd000000
155 help
156 This option allows you to select MMIO Base Address of sideband bus.
157
158config MMCONF_BASE_ADDRESS
Subrata Banik91e89c52019-11-01 18:30:01 +0530159 default 0xc0000000
160
161config CPU_BCLK_MHZ
162 int
163 default 100
164
165config SOC_INTEL_COMMON_BLOCK_GSPI_CLOCK_MHZ
166 int
167 default 120
168
Michael Niewöhnerdadcbfb2020-10-04 14:48:05 +0200169config CPU_XTAL_HZ
170 default 38400000
171
Subrata Banik91e89c52019-11-01 18:30:01 +0530172config DRIVERS_I2C_DESIGNWARE_CLOCK_MHZ
173 int
174 default 133
175
176config SOC_INTEL_COMMON_BLOCK_GSPI_MAX
177 int
Aamir Bohra555c9b62020-03-23 10:13:10 +0530178 default 4
Subrata Banik91e89c52019-11-01 18:30:01 +0530179
180config SOC_INTEL_I2C_DEV_MAX
181 int
182 default 6
183
184config SOC_INTEL_UART_DEV_MAX
185 int
186 default 3
187
188config CONSOLE_UART_BASE_ADDRESS
189 hex
Bora Guvendikc3c3e452020-11-13 21:35:19 -0800190 default 0xfe03e000
Subrata Banik91e89c52019-11-01 18:30:01 +0530191 depends on INTEL_LPSS_UART_FOR_CONSOLE
192
193# Clock divider parameters for 115200 baud rate
Ravi Sarawadi38387012019-12-19 15:04:58 -0800194# Baudrate = (UART source clcok * M) /(N *16)
195# TGL UART source clock: 120MHz
Subrata Banik91e89c52019-11-01 18:30:01 +0530196config SOC_INTEL_COMMON_LPSS_UART_CLK_M_VAL
197 hex
Aamir Bohra555c9b62020-03-23 10:13:10 +0530198 default 0x25a
Subrata Banik91e89c52019-11-01 18:30:01 +0530199
200config SOC_INTEL_COMMON_LPSS_UART_CLK_N_VAL
201 hex
Aamir Bohra555c9b62020-03-23 10:13:10 +0530202 default 0x7fff
Subrata Banik91e89c52019-11-01 18:30:01 +0530203
Jes Klinkee046b712020-08-19 14:01:30 -0700204# Tiger Lake SoC requires at least 100us interrupt pulses in order to guarantee detection
205# in all low power states. Cr50 TPM, if used, needs to be told to generate longer pulses.
206config TPM_CR50
207 select CR50_USE_LONG_INTERRUPT_PULSES
208
Srinidhi N Kaushik74c16d02020-11-04 11:29:33 -0800209config VBT_DATA_SIZE_KB
210 int
211 default 9
212
Subrata Banik91e89c52019-11-01 18:30:01 +0530213config VBOOT
214 select VBOOT_SEPARATE_VERSTAGE
215 select VBOOT_MUST_REQUEST_DISPLAY
Subrata Banik91e89c52019-11-01 18:30:01 +0530216 select VBOOT_STARTS_IN_BOOTBLOCK
217 select VBOOT_VBNV_CMOS
218 select VBOOT_VBNV_CMOS_BACKUP_TO_FLASH
219
Subrata Banik91e89c52019-11-01 18:30:01 +0530220config CBFS_SIZE
221 hex
222 default 0x200000
223
Felix Singer3e3c4562020-12-17 18:34:45 +0000224config FSP_TYPE_IOT
225 bool
226 default n
227 help
228 This option allows to select FSP IOT type from 3rdparty/fsp repo
229
230config FSP_TYPE_CLIENT
231 bool
232 default !FSP_TYPE_IOT
233 help
234 This option allows to select FSP CLIENT type from 3rdparty/fsp repo
235
Subrata Banik91e89c52019-11-01 18:30:01 +0530236config FSP_HEADER_PATH
Felix Singer3e3c4562020-12-17 18:34:45 +0000237 default "3rdparty/fsp/TigerLakeFspBinPkg/TGL_IOT/Include/" if FSP_TYPE_IOT
238 default "3rdparty/fsp/TigerLakeFspBinPkg/Client/Include/" if FSP_TYPE_CLIENT
Subrata Banik91e89c52019-11-01 18:30:01 +0530239
240config FSP_FD_PATH
Felix Singer3e3c4562020-12-17 18:34:45 +0000241 default "3rdparty/fsp/TigerLakeFspBinPkg/TGL_IOT/Fsp.fd" if FSP_TYPE_IOT
242 default "3rdparty/fsp/TigerLakeFspBinPkg/Client/Fsp.fd" if FSP_TYPE_CLIENT
Subrata Banik91e89c52019-11-01 18:30:01 +0530243
Subrata Banik56626cf2020-02-27 19:39:22 +0530244config SOC_INTEL_TIGERLAKE_DEBUG_CONSENT
245 int "Debug Consent for TGL"
246 # USB DBC is more common for developers so make this default to 3 if
247 # SOC_INTEL_DEBUG_CONSENT=y
248 default 3 if SOC_INTEL_DEBUG_CONSENT
249 default 0
250 help
251 This is to control debug interface on SOC.
252 Setting non-zero value will allow to use DBC or DCI to debug SOC.
253 PlatformDebugConsent in FspmUpd.h has the details.
254
255 Desired platform debug type are
256 0:Disabled, 1:Enabled (DCI OOB+[DbC]), 2:Enabled (DCI OOB),
257 3:Enabled (USB3 DbC), 4:Enabled (XDP/MIPI60), 5:Enabled (USB2 DbC),
258 6:Enable (2-wire DCI OOB), 7:Manual
Subrata Banikebf1daa2020-05-19 12:32:41 +0530259
260config PRERAM_CBMEM_CONSOLE_SIZE
261 hex
Anil Kumar033038f2020-09-08 16:18:45 -0700262 default 0x2000
Brandon Breitenstein99b38a92019-12-19 23:12:58 -0800263
Furquan Shaikhf06d0462020-12-31 21:15:34 -0800264config DATA_BUS_WIDTH
265 int
266 default 128
267
268config DIMMS_PER_CHANNEL
269 int
270 default 2
271
272config MRC_CHANNEL_WIDTH
273 int
274 default 16
275
Francois Toguo15cbc3b2021-01-26 10:27:49 -0800276config SOC_INTEL_CRASHLOG
277 def_bool n
278 select SOC_INTEL_COMMON_BLOCK_CRASHLOG
279 select ACPI_BERT
280 help
281 Enables CrashLog.
282
Subrata Banik91e89c52019-11-01 18:30:01 +0530283endif