blob: 3defba4869bca00f812b1431f2d0078eb430355e [file] [log] [blame]
Subrata Banik91e89c52019-11-01 18:30:01 +05301config SOC_INTEL_TIGERLAKE
2 bool
3 help
4 Intel Tigerlake support
5
Jeremy Soller6b1b9ad2021-08-12 10:49:58 -06006config SOC_INTEL_TIGERLAKE_PCH_H
7 bool
8
Aamir Bohraa23e0c92020-03-25 15:31:12 +05309if SOC_INTEL_TIGERLAKE
Subrata Banik91e89c52019-11-01 18:30:01 +053010
11config CPU_SPECIFIC_OPTIONS
12 def_bool y
13 select ACPI_INTEL_HARDWARE_SLEEP_VALUES
Angel Pons8e035e32021-06-22 12:58:20 +020014 select ARCH_X86
Subrata Banik91e89c52019-11-01 18:30:01 +053015 select BOOT_DEVICE_SUPPORTS_WRITES
Subrata Banik91e89c52019-11-01 18:30:01 +053016 select CACHE_MRC_SETTINGS
Alex Levinf3668fc2020-06-11 20:09:45 -070017 select CPU_INTEL_COMMON
Subrata Banik91e89c52019-11-01 18:30:01 +053018 select CPU_INTEL_FIRMWARE_INTERFACE_TABLE
Michael Niewöhnerfe6070f2020-10-04 15:16:04 +020019 select CPU_SUPPORTS_PM_TIMER_EMULATION
Duncan Laurie2e9315c2020-10-27 10:29:16 -070020 select DRIVERS_USB_ACPI
Furquan Shaikhba75c4c2020-11-22 15:45:54 -080021 select FAST_SPI_SUPPORTS_EXT_BIOS_WINDOW
Karthikeyan Ramasubramanian6abee842020-06-16 23:29:28 -060022 select FSP_COMPRESS_FSP_S_LZ4
Subrata Banik91e89c52019-11-01 18:30:01 +053023 select FSP_M_XIP
Subrata Banik4ed9f9a2020-10-31 22:01:55 +053024 select FSP_STATUS_GLOBAL_RESET_REQUIRED_3
Subrata Banik91e89c52019-11-01 18:30:01 +053025 select GENERIC_GPIO_LIB
26 select HAVE_FSP_GOP
Felix Singer3e3c4562020-12-17 18:34:45 +000027 select HAVE_INTEL_FSP_REPO
Subrata Banik91e89c52019-11-01 18:30:01 +053028 select INTEL_DESCRIPTOR_MODE_CAPABLE
29 select HAVE_SMI_HANDLER
30 select IDT_IN_EVERY_STAGE
Shreesh Chhabbi87c7ec72020-12-03 14:07:15 -080031 select INTEL_CAR_NEM_ENHANCED if !INTEL_CAR_NEM
Shreesh Chhabbi860c6842020-12-03 15:06:20 -080032 select CAR_HAS_SF_MASKS if INTEL_CAR_NEM_ENHANCED
Shreesh Chhabbi42b1d3f2020-11-05 12:06:29 -080033 select COS_MAPPED_TO_MSB if INTEL_CAR_NEM_ENHANCED
Subrata Banikad082652021-07-23 16:15:57 +053034 select SF_MASK_2WAYS_PER_BIT if INTEL_CAR_NEM_ENHANCED
Subrata Banik91e89c52019-11-01 18:30:01 +053035 select INTEL_GMA_ACPI
36 select INTEL_GMA_ADD_VBT if RUN_FSP_GOP
37 select IOAPIC
Aamir Bohra30cca6c2021-02-04 20:57:51 +053038 select MP_SERVICES_PPI_V1
Subrata Banik91e89c52019-11-01 18:30:01 +053039 select MRC_SETTINGS_PROTECT
Subrata Banik91e89c52019-11-01 18:30:01 +053040 select PARALLEL_MP_AP_WORK
Subrata Banikb622d4b2020-05-26 18:33:22 +053041 select PLATFORM_USES_FSP2_2
Subrata Banik91e89c52019-11-01 18:30:01 +053042 select REG_SCRIPT
Subrata Banik91e89c52019-11-01 18:30:01 +053043 select PMC_GLOBAL_RESET_ENABLE_LOCK
Subrata Banik0359d9d2020-09-28 18:43:47 +053044 select PMC_LOW_POWER_MODE_PROGRAM
Subrata Banik91e89c52019-11-01 18:30:01 +053045 select SOC_INTEL_COMMON
46 select SOC_INTEL_COMMON_ACPI_WAKE_SOURCE
47 select SOC_INTEL_COMMON_BLOCK
48 select SOC_INTEL_COMMON_BLOCK_ACPI
Angel Pons98f672a2021-02-19 19:42:10 +010049 select SOC_INTEL_COMMON_BLOCK_ACPI_GPIO
Michael Niewöhner8a6c34e2021-01-01 21:26:42 +010050 select SOC_INTEL_COMMON_BLOCK_ACPI_LPIT
Subrata Banik21974ab2020-10-31 21:40:43 +053051 select SOC_INTEL_COMMON_BLOCK_CAR
Subrata Banik91e89c52019-11-01 18:30:01 +053052 select SOC_INTEL_COMMON_BLOCK_CHIP_CONFIG
Furquan Shaikh23e88132020-10-08 23:44:20 -070053 select SOC_INTEL_COMMON_BLOCK_CNVI
Subrata Banik91e89c52019-11-01 18:30:01 +053054 select SOC_INTEL_COMMON_BLOCK_CPU
55 select SOC_INTEL_COMMON_BLOCK_CPU_MPINIT
Angel Ponsa4cd9112021-02-19 19:23:38 +010056 select SOC_INTEL_COMMON_BLOCK_CPU_SMMRELOCATE
Tim Wawrzynczakc5316ec2020-05-29 15:20:56 -060057 select SOC_INTEL_COMMON_BLOCK_DTT
Nick Vaccaroef8258a2019-12-09 22:11:33 -080058 select SOC_INTEL_COMMON_BLOCK_GPIO_DUAL_ROUTE_SUPPORT
Duncan Laurie7d971362020-11-05 10:09:58 -080059 select SOC_INTEL_COMMON_BLOCK_GPIO_IOSTANDBY
Subrata Banik91e89c52019-11-01 18:30:01 +053060 select SOC_INTEL_COMMON_BLOCK_GSPI_VERSION_2
61 select SOC_INTEL_COMMON_BLOCK_HDA
Tim Wawrzynczaked042a92021-02-04 17:07:14 -070062 select SOC_INTEL_COMMON_BLOCK_IRQ
Furquan Shaikhf06d0462020-12-31 21:15:34 -080063 select SOC_INTEL_COMMON_BLOCK_MEMINIT
Duncan Lauriee997d852020-10-10 00:18:08 +000064 select SOC_INTEL_COMMON_BLOCK_PCIE_RTD3
Lean Sheng Tan75020002021-06-30 01:47:48 -070065 select SOC_INTEL_COMMON_BLOCK_PMC_EPOC
Subrata Banik91e89c52019-11-01 18:30:01 +053066 select SOC_INTEL_COMMON_BLOCK_SA
67 select SOC_INTEL_COMMON_BLOCK_SMM
68 select SOC_INTEL_COMMON_BLOCK_SMM_IO_TRAP
Duncan Laurie6f58b992020-08-28 19:44:42 +000069 select SOC_INTEL_COMMON_BLOCK_USB4
70 select SOC_INTEL_COMMON_BLOCK_USB4_PCIE
Duncan Laurie2e9315c2020-10-27 10:29:16 -070071 select SOC_INTEL_COMMON_BLOCK_USB4_XHCI
Karthikeyan Ramasubramanianfa9e8f92020-11-04 22:22:46 -070072 select SOC_INTEL_COMMON_BLOCK_XHCI_ELOG
Subrata Banik4ed9f9a2020-10-31 22:01:55 +053073 select SOC_INTEL_COMMON_FSP_RESET
Subrata Banik91e89c52019-11-01 18:30:01 +053074 select SOC_INTEL_COMMON_PCH_BASE
75 select SOC_INTEL_COMMON_RESET
Sumeet R Pawnikard2132462020-05-15 15:55:37 +053076 select SOC_INTEL_COMMON_BLOCK_POWER_LIMIT
Tim Wawrzynczak25d24522021-06-17 12:44:06 -060077 select SOC_INTEL_CSE_SET_EOP
Subrata Banik91e89c52019-11-01 18:30:01 +053078 select SSE2
79 select SUPPORT_CPU_UCODE_IN_CBFS
80 select TSC_MONOTONIC_TIMER
81 select UDELAY_TSC
82 select UDK_2017_BINDING
83 select DISPLAY_FSP_VERSION_INFO
84 select HECI_DISABLE_USING_SMM
85
Andy Pontd2f52ff2021-06-08 10:30:35 +010086config MAX_CPUS
87 int
88 default 8
89
Subrata Banik91e89c52019-11-01 18:30:01 +053090config DCACHE_RAM_BASE
91 default 0xfef00000
92
93config DCACHE_RAM_SIZE
Maulik V Vaghelae9b1e0f2019-12-16 16:39:53 +053094 default 0x80000
Subrata Banik91e89c52019-11-01 18:30:01 +053095 help
96 The size of the cache-as-ram region required during bootblock
97 and/or romstage.
98
99config DCACHE_BSP_STACK_SIZE
100 hex
Aamir Bohra555c9b62020-03-23 10:13:10 +0530101 default 0x40400
Subrata Banik91e89c52019-11-01 18:30:01 +0530102 help
103 The amount of anticipated stack usage in CAR by bootblock and
104 other stages. In the case of FSP_USES_CB_STACK default value will be
Aamir Bohra555c9b62020-03-23 10:13:10 +0530105 sum of FSP-M stack requirement(256KiB) and CB romstage stack requirement
106 (~1KiB).
Subrata Banik91e89c52019-11-01 18:30:01 +0530107
108config FSP_TEMP_RAM_SIZE
109 hex
Maulik V Vaghelae9b1e0f2019-12-16 16:39:53 +0530110 default 0x20000
Subrata Banik91e89c52019-11-01 18:30:01 +0530111 help
112 The amount of anticipated heap usage in CAR by FSP.
113 Refer to Platform FSP integration guide document to know
114 the exact FSP requirement for Heap setup.
115
Duncan Lauriea5bb31f2020-07-29 16:31:18 -0700116config CHIPSET_DEVICETREE
117 string
Jeremy Soller6b1b9ad2021-08-12 10:49:58 -0600118 default "soc/intel/tigerlake/chipset_pch_h.cb" if SOC_INTEL_TIGERLAKE_PCH_H
Duncan Lauriea5bb31f2020-07-29 16:31:18 -0700119 default "soc/intel/tigerlake/chipset.cb"
120
Furquan Shaikhba75c4c2020-11-22 15:45:54 -0800121config EXT_BIOS_WIN_BASE
122 default 0xf8000000
123
124config EXT_BIOS_WIN_SIZE
125 default 0x2000000
126
Subrata Banik91e89c52019-11-01 18:30:01 +0530127config IFD_CHIPSET
128 string
Aamir Bohra555c9b62020-03-23 10:13:10 +0530129 default "tgl"
Subrata Banik91e89c52019-11-01 18:30:01 +0530130
131config IED_REGION_SIZE
132 hex
133 default 0x400000
134
135config HEAP_SIZE
136 hex
Duncan Laurieaab226c2020-06-08 17:36:21 -0700137 default 0x10000
Subrata Banik91e89c52019-11-01 18:30:01 +0530138
139config MAX_ROOT_PORTS
140 int
Jeremy Soller6b1b9ad2021-08-12 10:49:58 -0600141 default 24 if SOC_INTEL_TIGERLAKE_PCH_H
Aamir Bohra555c9b62020-03-23 10:13:10 +0530142 default 12
Subrata Banik91e89c52019-11-01 18:30:01 +0530143
Rizwan Qureshia9794602021-04-08 20:31:47 +0530144config MAX_PCIE_CLOCK_SRC
Ravi Sarawadi2fd49722019-12-16 23:41:36 -0800145 int
Jeremy Soller6b1b9ad2021-08-12 10:49:58 -0600146 default 16 if SOC_INTEL_TIGERLAKE_PCH_H
Aamir Bohra555c9b62020-03-23 10:13:10 +0530147 default 7
Ravi Sarawadi2fd49722019-12-16 23:41:36 -0800148
Subrata Banik91e89c52019-11-01 18:30:01 +0530149config SMM_TSEG_SIZE
150 hex
151 default 0x800000
152
153config SMM_RESERVED_SIZE
154 hex
155 default 0x200000
156
157config PCR_BASE_ADDRESS
158 hex
159 default 0xfd000000
160 help
161 This option allows you to select MMIO Base Address of sideband bus.
162
163config MMCONF_BASE_ADDRESS
Subrata Banik91e89c52019-11-01 18:30:01 +0530164 default 0xc0000000
165
166config CPU_BCLK_MHZ
167 int
168 default 100
169
170config SOC_INTEL_COMMON_BLOCK_GSPI_CLOCK_MHZ
171 int
172 default 120
173
Michael Niewöhnerdadcbfb2020-10-04 14:48:05 +0200174config CPU_XTAL_HZ
175 default 38400000
176
Subrata Banik91e89c52019-11-01 18:30:01 +0530177config DRIVERS_I2C_DESIGNWARE_CLOCK_MHZ
178 int
179 default 133
180
181config SOC_INTEL_COMMON_BLOCK_GSPI_MAX
182 int
Aamir Bohra555c9b62020-03-23 10:13:10 +0530183 default 4
Subrata Banik91e89c52019-11-01 18:30:01 +0530184
185config SOC_INTEL_I2C_DEV_MAX
186 int
187 default 6
188
189config SOC_INTEL_UART_DEV_MAX
190 int
191 default 3
192
193config CONSOLE_UART_BASE_ADDRESS
194 hex
Bora Guvendikc3c3e452020-11-13 21:35:19 -0800195 default 0xfe03e000
Subrata Banik91e89c52019-11-01 18:30:01 +0530196 depends on INTEL_LPSS_UART_FOR_CONSOLE
197
198# Clock divider parameters for 115200 baud rate
Ravi Sarawadi38387012019-12-19 15:04:58 -0800199# Baudrate = (UART source clcok * M) /(N *16)
200# TGL UART source clock: 120MHz
Subrata Banik91e89c52019-11-01 18:30:01 +0530201config SOC_INTEL_COMMON_LPSS_UART_CLK_M_VAL
202 hex
Aamir Bohra555c9b62020-03-23 10:13:10 +0530203 default 0x25a
Subrata Banik91e89c52019-11-01 18:30:01 +0530204
205config SOC_INTEL_COMMON_LPSS_UART_CLK_N_VAL
206 hex
Aamir Bohra555c9b62020-03-23 10:13:10 +0530207 default 0x7fff
Subrata Banik91e89c52019-11-01 18:30:01 +0530208
Jes Klinkee046b712020-08-19 14:01:30 -0700209# Tiger Lake SoC requires at least 100us interrupt pulses in order to guarantee detection
210# in all low power states. Cr50 TPM, if used, needs to be told to generate longer pulses.
211config TPM_CR50
212 select CR50_USE_LONG_INTERRUPT_PULSES
213
Srinidhi N Kaushik74c16d02020-11-04 11:29:33 -0800214config VBT_DATA_SIZE_KB
215 int
216 default 9
217
Subrata Banik91e89c52019-11-01 18:30:01 +0530218config VBOOT
219 select VBOOT_SEPARATE_VERSTAGE
220 select VBOOT_MUST_REQUEST_DISPLAY
Subrata Banik91e89c52019-11-01 18:30:01 +0530221 select VBOOT_STARTS_IN_BOOTBLOCK
222 select VBOOT_VBNV_CMOS
223 select VBOOT_VBNV_CMOS_BACKUP_TO_FLASH
224
Subrata Banik91e89c52019-11-01 18:30:01 +0530225config CBFS_SIZE
Subrata Banik91e89c52019-11-01 18:30:01 +0530226 default 0x200000
227
Felix Singer3e3c4562020-12-17 18:34:45 +0000228config FSP_TYPE_IOT
229 bool
230 default n
231 help
232 This option allows to select FSP IOT type from 3rdparty/fsp repo
233
234config FSP_TYPE_CLIENT
235 bool
236 default !FSP_TYPE_IOT
237 help
238 This option allows to select FSP CLIENT type from 3rdparty/fsp repo
239
Subrata Banik91e89c52019-11-01 18:30:01 +0530240config FSP_HEADER_PATH
Felix Singer3e3c4562020-12-17 18:34:45 +0000241 default "3rdparty/fsp/TigerLakeFspBinPkg/TGL_IOT/Include/" if FSP_TYPE_IOT
242 default "3rdparty/fsp/TigerLakeFspBinPkg/Client/Include/" if FSP_TYPE_CLIENT
Subrata Banik91e89c52019-11-01 18:30:01 +0530243
244config FSP_FD_PATH
Felix Singer3e3c4562020-12-17 18:34:45 +0000245 default "3rdparty/fsp/TigerLakeFspBinPkg/TGL_IOT/Fsp.fd" if FSP_TYPE_IOT
246 default "3rdparty/fsp/TigerLakeFspBinPkg/Client/Fsp.fd" if FSP_TYPE_CLIENT
Subrata Banik91e89c52019-11-01 18:30:01 +0530247
Subrata Banik56626cf2020-02-27 19:39:22 +0530248config SOC_INTEL_TIGERLAKE_DEBUG_CONSENT
249 int "Debug Consent for TGL"
250 # USB DBC is more common for developers so make this default to 3 if
251 # SOC_INTEL_DEBUG_CONSENT=y
252 default 3 if SOC_INTEL_DEBUG_CONSENT
253 default 0
254 help
255 This is to control debug interface on SOC.
256 Setting non-zero value will allow to use DBC or DCI to debug SOC.
257 PlatformDebugConsent in FspmUpd.h has the details.
258
259 Desired platform debug type are
260 0:Disabled, 1:Enabled (DCI OOB+[DbC]), 2:Enabled (DCI OOB),
261 3:Enabled (USB3 DbC), 4:Enabled (XDP/MIPI60), 5:Enabled (USB2 DbC),
262 6:Enable (2-wire DCI OOB), 7:Manual
Subrata Banikebf1daa2020-05-19 12:32:41 +0530263
264config PRERAM_CBMEM_CONSOLE_SIZE
265 hex
Anil Kumar033038f2020-09-08 16:18:45 -0700266 default 0x2000
Brandon Breitenstein99b38a92019-12-19 23:12:58 -0800267
Furquan Shaikhf06d0462020-12-31 21:15:34 -0800268config DATA_BUS_WIDTH
269 int
270 default 128
271
272config DIMMS_PER_CHANNEL
273 int
274 default 2
275
276config MRC_CHANNEL_WIDTH
277 int
278 default 16
279
Francois Toguo15cbc3b2021-01-26 10:27:49 -0800280config SOC_INTEL_CRASHLOG
281 def_bool n
282 select SOC_INTEL_COMMON_BLOCK_CRASHLOG
283 select ACPI_BERT
284 help
285 Enables CrashLog.
286
Subrata Banik91e89c52019-11-01 18:30:01 +0530287endif