blob: 7629c7e117502adbe193dde3acbb550b11859de9 [file] [log] [blame]
Subrata Banik91e89c52019-11-01 18:30:01 +05301config SOC_INTEL_TIGERLAKE
2 bool
3 help
4 Intel Tigerlake support
5
Aamir Bohraa23e0c92020-03-25 15:31:12 +05306if SOC_INTEL_TIGERLAKE
Subrata Banik91e89c52019-11-01 18:30:01 +05307
8config CPU_SPECIFIC_OPTIONS
9 def_bool y
10 select ACPI_INTEL_HARDWARE_SLEEP_VALUES
Angel Ponsa32df262020-09-25 10:20:11 +020011 select ARCH_ALL_STAGES_X86_32
Subrata Banik91e89c52019-11-01 18:30:01 +053012 select BOOT_DEVICE_SUPPORTS_WRITES
Subrata Banik91e89c52019-11-01 18:30:01 +053013 select CACHE_MRC_SETTINGS
Alex Levinf3668fc2020-06-11 20:09:45 -070014 select CPU_INTEL_COMMON
Subrata Banik91e89c52019-11-01 18:30:01 +053015 select CPU_INTEL_FIRMWARE_INTERFACE_TABLE
Michael Niewöhnerfe6070f2020-10-04 15:16:04 +020016 select CPU_SUPPORTS_PM_TIMER_EMULATION
Duncan Laurie2e9315c2020-10-27 10:29:16 -070017 select DRIVERS_USB_ACPI
Furquan Shaikhba75c4c2020-11-22 15:45:54 -080018 select FAST_SPI_SUPPORTS_EXT_BIOS_WINDOW
Karthikeyan Ramasubramanian6abee842020-06-16 23:29:28 -060019 select FSP_COMPRESS_FSP_S_LZ4
Subrata Banik91e89c52019-11-01 18:30:01 +053020 select FSP_M_XIP
Subrata Banik4ed9f9a2020-10-31 22:01:55 +053021 select FSP_STATUS_GLOBAL_RESET_REQUIRED_3
Subrata Banik91e89c52019-11-01 18:30:01 +053022 select GENERIC_GPIO_LIB
23 select HAVE_FSP_GOP
24 select INTEL_DESCRIPTOR_MODE_CAPABLE
25 select HAVE_SMI_HANDLER
26 select IDT_IN_EVERY_STAGE
Shreesh Chhabbi87c7ec72020-12-03 14:07:15 -080027 select INTEL_CAR_NEM_ENHANCED if !INTEL_CAR_NEM
Shreesh Chhabbi42b1d3f2020-11-05 12:06:29 -080028 select COS_MAPPED_TO_MSB if INTEL_CAR_NEM_ENHANCED
Subrata Banik91e89c52019-11-01 18:30:01 +053029 select INTEL_GMA_ACPI
30 select INTEL_GMA_ADD_VBT if RUN_FSP_GOP
31 select IOAPIC
32 select MRC_SETTINGS_PROTECT
33 select PARALLEL_MP
34 select PARALLEL_MP_AP_WORK
35 select MICROCODE_BLOB_UNDISCLOSED
Subrata Banikb622d4b2020-05-26 18:33:22 +053036 select PLATFORM_USES_FSP2_2
Jonathan Zhang01e38552020-06-17 16:03:18 -070037 select FSP_PEIM_TO_PEIM_INTERFACE
Subrata Banik91e89c52019-11-01 18:30:01 +053038 select REG_SCRIPT
Subrata Banik91e89c52019-11-01 18:30:01 +053039 select PMC_GLOBAL_RESET_ENABLE_LOCK
Subrata Banik0359d9d2020-09-28 18:43:47 +053040 select PMC_LOW_POWER_MODE_PROGRAM
Subrata Banik91e89c52019-11-01 18:30:01 +053041 select SOC_INTEL_COMMON
42 select SOC_INTEL_COMMON_ACPI_WAKE_SOURCE
43 select SOC_INTEL_COMMON_BLOCK
44 select SOC_INTEL_COMMON_BLOCK_ACPI
Subrata Banik21974ab2020-10-31 21:40:43 +053045 select SOC_INTEL_COMMON_BLOCK_CAR
Subrata Banik91e89c52019-11-01 18:30:01 +053046 select SOC_INTEL_COMMON_BLOCK_CHIP_CONFIG
Furquan Shaikh23e88132020-10-08 23:44:20 -070047 select SOC_INTEL_COMMON_BLOCK_CNVI
Subrata Banik91e89c52019-11-01 18:30:01 +053048 select SOC_INTEL_COMMON_BLOCK_CPU
49 select SOC_INTEL_COMMON_BLOCK_CPU_MPINIT
Tim Wawrzynczakc5316ec2020-05-29 15:20:56 -060050 select SOC_INTEL_COMMON_BLOCK_DTT
Nick Vaccaroef8258a2019-12-09 22:11:33 -080051 select SOC_INTEL_COMMON_BLOCK_GPIO_DUAL_ROUTE_SUPPORT
Duncan Laurie7d971362020-11-05 10:09:58 -080052 select SOC_INTEL_COMMON_BLOCK_GPIO_IOSTANDBY
Subrata Banik91e89c52019-11-01 18:30:01 +053053 select SOC_INTEL_COMMON_BLOCK_GSPI_VERSION_2
54 select SOC_INTEL_COMMON_BLOCK_HDA
Duncan Lauriee997d852020-10-10 00:18:08 +000055 select SOC_INTEL_COMMON_BLOCK_PCIE_RTD3
Subrata Banik91e89c52019-11-01 18:30:01 +053056 select SOC_INTEL_COMMON_BLOCK_SA
57 select SOC_INTEL_COMMON_BLOCK_SMM
58 select SOC_INTEL_COMMON_BLOCK_SMM_IO_TRAP
Duncan Laurie6f58b992020-08-28 19:44:42 +000059 select SOC_INTEL_COMMON_BLOCK_USB4
60 select SOC_INTEL_COMMON_BLOCK_USB4_PCIE
Duncan Laurie2e9315c2020-10-27 10:29:16 -070061 select SOC_INTEL_COMMON_BLOCK_USB4_XHCI
Karthikeyan Ramasubramanianfa9e8f92020-11-04 22:22:46 -070062 select SOC_INTEL_COMMON_BLOCK_XHCI_ELOG
Subrata Banik4ed9f9a2020-10-31 22:01:55 +053063 select SOC_INTEL_COMMON_FSP_RESET
Subrata Banik91e89c52019-11-01 18:30:01 +053064 select SOC_INTEL_COMMON_PCH_BASE
65 select SOC_INTEL_COMMON_RESET
Sumeet R Pawnikard2132462020-05-15 15:55:37 +053066 select SOC_INTEL_COMMON_BLOCK_POWER_LIMIT
Subrata Banik91e89c52019-11-01 18:30:01 +053067 select SSE2
68 select SUPPORT_CPU_UCODE_IN_CBFS
69 select TSC_MONOTONIC_TIMER
70 select UDELAY_TSC
71 select UDK_2017_BINDING
72 select DISPLAY_FSP_VERSION_INFO
73 select HECI_DISABLE_USING_SMM
74
75config DCACHE_RAM_BASE
76 default 0xfef00000
77
78config DCACHE_RAM_SIZE
Maulik V Vaghelae9b1e0f2019-12-16 16:39:53 +053079 default 0x80000
Subrata Banik91e89c52019-11-01 18:30:01 +053080 help
81 The size of the cache-as-ram region required during bootblock
82 and/or romstage.
83
84config DCACHE_BSP_STACK_SIZE
85 hex
Aamir Bohra555c9b62020-03-23 10:13:10 +053086 default 0x40400
Subrata Banik91e89c52019-11-01 18:30:01 +053087 help
88 The amount of anticipated stack usage in CAR by bootblock and
89 other stages. In the case of FSP_USES_CB_STACK default value will be
Aamir Bohra555c9b62020-03-23 10:13:10 +053090 sum of FSP-M stack requirement(256KiB) and CB romstage stack requirement
91 (~1KiB).
Subrata Banik91e89c52019-11-01 18:30:01 +053092
93config FSP_TEMP_RAM_SIZE
94 hex
Maulik V Vaghelae9b1e0f2019-12-16 16:39:53 +053095 default 0x20000
Subrata Banik91e89c52019-11-01 18:30:01 +053096 help
97 The amount of anticipated heap usage in CAR by FSP.
98 Refer to Platform FSP integration guide document to know
99 the exact FSP requirement for Heap setup.
100
Duncan Lauriea5bb31f2020-07-29 16:31:18 -0700101config CHIPSET_DEVICETREE
102 string
103 default "soc/intel/tigerlake/chipset.cb"
104
Furquan Shaikhba75c4c2020-11-22 15:45:54 -0800105config EXT_BIOS_WIN_BASE
106 default 0xf8000000
107
108config EXT_BIOS_WIN_SIZE
109 default 0x2000000
110
Subrata Banik91e89c52019-11-01 18:30:01 +0530111config IFD_CHIPSET
112 string
Aamir Bohra555c9b62020-03-23 10:13:10 +0530113 default "tgl"
Subrata Banik91e89c52019-11-01 18:30:01 +0530114
115config IED_REGION_SIZE
116 hex
117 default 0x400000
118
119config HEAP_SIZE
120 hex
Duncan Laurieaab226c2020-06-08 17:36:21 -0700121 default 0x10000
Subrata Banik91e89c52019-11-01 18:30:01 +0530122
123config MAX_ROOT_PORTS
124 int
Aamir Bohra555c9b62020-03-23 10:13:10 +0530125 default 12
Subrata Banik91e89c52019-11-01 18:30:01 +0530126
Ravi Sarawadi2fd49722019-12-16 23:41:36 -0800127config MAX_PCIE_CLOCKS
128 int
Aamir Bohra555c9b62020-03-23 10:13:10 +0530129 default 7
Ravi Sarawadi2fd49722019-12-16 23:41:36 -0800130
Subrata Banik91e89c52019-11-01 18:30:01 +0530131config SMM_TSEG_SIZE
132 hex
133 default 0x800000
134
135config SMM_RESERVED_SIZE
136 hex
137 default 0x200000
138
139config PCR_BASE_ADDRESS
140 hex
141 default 0xfd000000
142 help
143 This option allows you to select MMIO Base Address of sideband bus.
144
145config MMCONF_BASE_ADDRESS
146 hex
147 default 0xc0000000
148
149config CPU_BCLK_MHZ
150 int
151 default 100
152
153config SOC_INTEL_COMMON_BLOCK_GSPI_CLOCK_MHZ
154 int
155 default 120
156
Michael Niewöhnerdadcbfb2020-10-04 14:48:05 +0200157config CPU_XTAL_HZ
158 default 38400000
159
Subrata Banik91e89c52019-11-01 18:30:01 +0530160config DRIVERS_I2C_DESIGNWARE_CLOCK_MHZ
161 int
162 default 133
163
164config SOC_INTEL_COMMON_BLOCK_GSPI_MAX
165 int
Aamir Bohra555c9b62020-03-23 10:13:10 +0530166 default 4
Subrata Banik91e89c52019-11-01 18:30:01 +0530167
168config SOC_INTEL_I2C_DEV_MAX
169 int
170 default 6
171
172config SOC_INTEL_UART_DEV_MAX
173 int
174 default 3
175
176config CONSOLE_UART_BASE_ADDRESS
177 hex
Bora Guvendikc3c3e452020-11-13 21:35:19 -0800178 default 0xfe03e000
Subrata Banik91e89c52019-11-01 18:30:01 +0530179 depends on INTEL_LPSS_UART_FOR_CONSOLE
180
181# Clock divider parameters for 115200 baud rate
Ravi Sarawadi38387012019-12-19 15:04:58 -0800182# Baudrate = (UART source clcok * M) /(N *16)
183# TGL UART source clock: 120MHz
Subrata Banik91e89c52019-11-01 18:30:01 +0530184config SOC_INTEL_COMMON_LPSS_UART_CLK_M_VAL
185 hex
Aamir Bohra555c9b62020-03-23 10:13:10 +0530186 default 0x25a
Subrata Banik91e89c52019-11-01 18:30:01 +0530187
188config SOC_INTEL_COMMON_LPSS_UART_CLK_N_VAL
189 hex
Aamir Bohra555c9b62020-03-23 10:13:10 +0530190 default 0x7fff
Subrata Banik91e89c52019-11-01 18:30:01 +0530191
192config CHROMEOS
193 select CHROMEOS_RAMOOPS_DYNAMIC
194
Jes Klinkee046b712020-08-19 14:01:30 -0700195# Tiger Lake SoC requires at least 100us interrupt pulses in order to guarantee detection
196# in all low power states. Cr50 TPM, if used, needs to be told to generate longer pulses.
197config TPM_CR50
198 select CR50_USE_LONG_INTERRUPT_PULSES
199
Srinidhi N Kaushik74c16d02020-11-04 11:29:33 -0800200config VBT_DATA_SIZE_KB
201 int
202 default 9
203
Subrata Banik91e89c52019-11-01 18:30:01 +0530204config VBOOT
205 select VBOOT_SEPARATE_VERSTAGE
206 select VBOOT_MUST_REQUEST_DISPLAY
Subrata Banik91e89c52019-11-01 18:30:01 +0530207 select VBOOT_STARTS_IN_BOOTBLOCK
208 select VBOOT_VBNV_CMOS
209 select VBOOT_VBNV_CMOS_BACKUP_TO_FLASH
210
211config C_ENV_BOOTBLOCK_SIZE
212 hex
213 default 0xC000
214
215config CBFS_SIZE
216 hex
217 default 0x200000
218
Subrata Banik91e89c52019-11-01 18:30:01 +0530219config FSP_HEADER_PATH
Aamir Bohra555c9b62020-03-23 10:13:10 +0530220 default "src/vendorcode/intel/fsp/fsp2_0/tigerlake/"
Subrata Banik91e89c52019-11-01 18:30:01 +0530221
222config FSP_FD_PATH
Aamir Bohra555c9b62020-03-23 10:13:10 +0530223 default "3rdparty/fsp/TigerLakeFspBinPkg/Fsp.fd"
Subrata Banik91e89c52019-11-01 18:30:01 +0530224
Subrata Banik56626cf2020-02-27 19:39:22 +0530225config SOC_INTEL_TIGERLAKE_DEBUG_CONSENT
226 int "Debug Consent for TGL"
227 # USB DBC is more common for developers so make this default to 3 if
228 # SOC_INTEL_DEBUG_CONSENT=y
229 default 3 if SOC_INTEL_DEBUG_CONSENT
230 default 0
231 help
232 This is to control debug interface on SOC.
233 Setting non-zero value will allow to use DBC or DCI to debug SOC.
234 PlatformDebugConsent in FspmUpd.h has the details.
235
236 Desired platform debug type are
237 0:Disabled, 1:Enabled (DCI OOB+[DbC]), 2:Enabled (DCI OOB),
238 3:Enabled (USB3 DbC), 4:Enabled (XDP/MIPI60), 5:Enabled (USB2 DbC),
239 6:Enable (2-wire DCI OOB), 7:Manual
Subrata Banikebf1daa2020-05-19 12:32:41 +0530240
241config PRERAM_CBMEM_CONSOLE_SIZE
242 hex
Anil Kumar033038f2020-09-08 16:18:45 -0700243 default 0x2000
Brandon Breitenstein99b38a92019-12-19 23:12:58 -0800244
245config EARLY_TCSS_DISPLAY
246 bool "Enable early TCSS display"
247 depends on RUN_FSP_GOP
248 help
249 Enable displays to be detected over Type-C ports during boot.
250
Subrata Banik91e89c52019-11-01 18:30:01 +0530251endif