blob: 84425cc6e3f1eaaf1f4e0f7f722aee9a90aa94a4 [file] [log] [blame]
Subrata Banik91e89c52019-11-01 18:30:01 +05301config SOC_INTEL_TIGERLAKE
2 bool
3 help
4 Intel Tigerlake support
5
Jeremy Soller6b1b9ad2021-08-12 10:49:58 -06006config SOC_INTEL_TIGERLAKE_PCH_H
7 bool
8
Aamir Bohraa23e0c92020-03-25 15:31:12 +05309if SOC_INTEL_TIGERLAKE
Subrata Banik91e89c52019-11-01 18:30:01 +053010
11config CPU_SPECIFIC_OPTIONS
12 def_bool y
13 select ACPI_INTEL_HARDWARE_SLEEP_VALUES
Angel Pons8e035e32021-06-22 12:58:20 +020014 select ARCH_X86
Subrata Banik91e89c52019-11-01 18:30:01 +053015 select BOOT_DEVICE_SUPPORTS_WRITES
Subrata Banik91e89c52019-11-01 18:30:01 +053016 select CACHE_MRC_SETTINGS
Alex Levinf3668fc2020-06-11 20:09:45 -070017 select CPU_INTEL_COMMON
Subrata Banik91e89c52019-11-01 18:30:01 +053018 select CPU_INTEL_FIRMWARE_INTERFACE_TABLE
Michael Niewöhner5307f122021-09-19 00:32:37 +020019 select CPU_SUPPORTS_INTEL_TME
Michael Niewöhnerfe6070f2020-10-04 15:16:04 +020020 select CPU_SUPPORTS_PM_TIMER_EMULATION
Matt DeVillierdecbf7b2023-01-18 18:58:38 -060021 select DEFAULT_SOFTWARE_CONNECTION_MANAGER if MAINBOARD_HAS_CHROMEOS
Frans Hendriksa4d3dbc2022-08-11 15:09:38 +020022 select DISPLAY_FSP_VERSION_INFO if !FSP_TYPE_IOT
Duncan Laurie2e9315c2020-10-27 10:29:16 -070023 select DRIVERS_USB_ACPI
Sean Rhodes7bbc9a52022-07-18 11:31:00 +010024 select EDK2_CPU_TIMER_LIB if PAYLOAD_EDK2
Furquan Shaikhba75c4c2020-11-22 15:45:54 -080025 select FAST_SPI_SUPPORTS_EXT_BIOS_WINDOW
Karthikeyan Ramasubramanian6abee842020-06-16 23:29:28 -060026 select FSP_COMPRESS_FSP_S_LZ4
Subrata Banik91e89c52019-11-01 18:30:01 +053027 select FSP_M_XIP
Subrata Banik4ed9f9a2020-10-31 22:01:55 +053028 select FSP_STATUS_GLOBAL_RESET_REQUIRED_3
Subrata Banik91e89c52019-11-01 18:30:01 +053029 select GENERIC_GPIO_LIB
30 select HAVE_FSP_GOP
Felix Singerb9652482021-12-31 00:21:08 +010031 select HAVE_HYPERTHREADING
Felix Singer3e3c4562020-12-17 18:34:45 +000032 select HAVE_INTEL_FSP_REPO
Subrata Banik91e89c52019-11-01 18:30:01 +053033 select INTEL_DESCRIPTOR_MODE_CAPABLE
34 select HAVE_SMI_HANDLER
35 select IDT_IN_EVERY_STAGE
Shreesh Chhabbi87c7ec72020-12-03 14:07:15 -080036 select INTEL_CAR_NEM_ENHANCED if !INTEL_CAR_NEM
Shreesh Chhabbi860c6842020-12-03 15:06:20 -080037 select CAR_HAS_SF_MASKS if INTEL_CAR_NEM_ENHANCED
Shreesh Chhabbi42b1d3f2020-11-05 12:06:29 -080038 select COS_MAPPED_TO_MSB if INTEL_CAR_NEM_ENHANCED
Subrata Banikad082652021-07-23 16:15:57 +053039 select SF_MASK_2WAYS_PER_BIT if INTEL_CAR_NEM_ENHANCED
Subrata Banik91e89c52019-11-01 18:30:01 +053040 select INTEL_GMA_ACPI
41 select INTEL_GMA_ADD_VBT if RUN_FSP_GOP
Aamir Bohra30cca6c2021-02-04 20:57:51 +053042 select MP_SERVICES_PPI_V1
Subrata Banik91e89c52019-11-01 18:30:01 +053043 select MRC_SETTINGS_PROTECT
Subrata Banik91e89c52019-11-01 18:30:01 +053044 select PARALLEL_MP_AP_WORK
Subrata Banikb622d4b2020-05-26 18:33:22 +053045 select PLATFORM_USES_FSP2_2
Subrata Banik91e89c52019-11-01 18:30:01 +053046 select PMC_GLOBAL_RESET_ENABLE_LOCK
47 select SOC_INTEL_COMMON
48 select SOC_INTEL_COMMON_ACPI_WAKE_SOURCE
49 select SOC_INTEL_COMMON_BLOCK
50 select SOC_INTEL_COMMON_BLOCK_ACPI
Michael Niewöhner02275be2020-11-12 23:50:37 +010051 select SOC_INTEL_COMMON_BLOCK_ACPI_CPPC
Angel Pons98f672a2021-02-19 19:42:10 +010052 select SOC_INTEL_COMMON_BLOCK_ACPI_GPIO
Michael Niewöhner8a6c34e2021-01-01 21:26:42 +010053 select SOC_INTEL_COMMON_BLOCK_ACPI_LPIT
Tim Wawrzynczak72d94022021-07-01 08:25:11 -060054 select SOC_INTEL_COMMON_BLOCK_ACPI_PEP
55 select SOC_INTEL_COMMON_BLOCK_ACPI_PEP_LPM_REQ
Subrata Banik21974ab2020-10-31 21:40:43 +053056 select SOC_INTEL_COMMON_BLOCK_CAR
Subrata Banik91e89c52019-11-01 18:30:01 +053057 select SOC_INTEL_COMMON_BLOCK_CHIP_CONFIG
Furquan Shaikh23e88132020-10-08 23:44:20 -070058 select SOC_INTEL_COMMON_BLOCK_CNVI
Subrata Banik91e89c52019-11-01 18:30:01 +053059 select SOC_INTEL_COMMON_BLOCK_CPU
60 select SOC_INTEL_COMMON_BLOCK_CPU_MPINIT
Angel Ponsa4cd9112021-02-19 19:23:38 +010061 select SOC_INTEL_COMMON_BLOCK_CPU_SMMRELOCATE
Tim Wawrzynczakc5316ec2020-05-29 15:20:56 -060062 select SOC_INTEL_COMMON_BLOCK_DTT
Nick Vaccaroef8258a2019-12-09 22:11:33 -080063 select SOC_INTEL_COMMON_BLOCK_GPIO_DUAL_ROUTE_SUPPORT
Duncan Laurie7d971362020-11-05 10:09:58 -080064 select SOC_INTEL_COMMON_BLOCK_GPIO_IOSTANDBY
Subrata Banik91e89c52019-11-01 18:30:01 +053065 select SOC_INTEL_COMMON_BLOCK_GSPI_VERSION_2
66 select SOC_INTEL_COMMON_BLOCK_HDA
Subrata Banikc176fc22022-04-25 16:59:35 +053067 select SOC_INTEL_COMMON_BLOCK_HECI1_DISABLE_USING_PMC_IPC
Tim Wawrzynczaked042a92021-02-04 17:07:14 -070068 select SOC_INTEL_COMMON_BLOCK_IRQ
Dinesh Gehlotf9919572023-02-20 13:25:20 +000069 select SOC_INTEL_COMMON_BLOCK_ME_SPEC_15
Furquan Shaikhf06d0462020-12-31 21:15:34 -080070 select SOC_INTEL_COMMON_BLOCK_MEMINIT
Duncan Lauriee997d852020-10-10 00:18:08 +000071 select SOC_INTEL_COMMON_BLOCK_PCIE_RTD3
Lean Sheng Tan75020002021-06-30 01:47:48 -070072 select SOC_INTEL_COMMON_BLOCK_PMC_EPOC
Subrata Banik91e89c52019-11-01 18:30:01 +053073 select SOC_INTEL_COMMON_BLOCK_SA
74 select SOC_INTEL_COMMON_BLOCK_SMM
75 select SOC_INTEL_COMMON_BLOCK_SMM_IO_TRAP
John Zhao3c463712022-01-10 15:49:37 -080076 select SOC_INTEL_COMMON_BLOCK_TCSS
Duncan Laurie6f58b992020-08-28 19:44:42 +000077 select SOC_INTEL_COMMON_BLOCK_USB4
78 select SOC_INTEL_COMMON_BLOCK_USB4_PCIE
Duncan Laurie2e9315c2020-10-27 10:29:16 -070079 select SOC_INTEL_COMMON_BLOCK_USB4_XHCI
Karthikeyan Ramasubramanianfa9e8f92020-11-04 22:22:46 -070080 select SOC_INTEL_COMMON_BLOCK_XHCI_ELOG
Subrata Banik4ed9f9a2020-10-31 22:01:55 +053081 select SOC_INTEL_COMMON_FSP_RESET
Angel Ponseb90c512022-07-18 14:41:24 +020082 select SOC_INTEL_COMMON_PCH_CLIENT
Subrata Banik91e89c52019-11-01 18:30:01 +053083 select SOC_INTEL_COMMON_RESET
Sumeet R Pawnikard2132462020-05-15 15:55:37 +053084 select SOC_INTEL_COMMON_BLOCK_POWER_LIMIT
Subrata Banikbed82b02022-11-24 21:02:00 +053085 select SOC_INTEL_CSE_SEND_EOP_LATE
Tim Wawrzynczak25d24522021-06-17 12:44:06 -060086 select SOC_INTEL_CSE_SET_EOP
Subrata Banikaf27ac22022-02-18 00:44:15 +053087 select SOC_INTEL_MEM_MAPPED_PM_CONFIGURATION
Subrata Banik91e89c52019-11-01 18:30:01 +053088 select SSE2
89 select SUPPORT_CPU_UCODE_IN_CBFS
90 select TSC_MONOTONIC_TIMER
91 select UDELAY_TSC
92 select UDK_2017_BINDING
Subrata Banik34f26b22022-02-10 12:38:02 +053093 select USE_FSP_NOTIFY_PHASE_POST_PCI_ENUM
94 select USE_FSP_NOTIFY_PHASE_READY_TO_BOOT
95 select USE_FSP_NOTIFY_PHASE_END_OF_FIRMWARE
Sridhar Siricillaafe55622022-03-16 23:36:30 +053096 select SOC_INTEL_COMMON_BASECODE if SOC_INTEL_CSE_LITE_SKU
Jes B. Klinkec6b041a12022-04-19 14:00:33 -070097 select CR50_USE_LONG_INTERRUPT_PULSES if TPM_GOOGLE_CR50
Lean Sheng Tan742b65b2023-03-13 14:59:36 +010098 select X86_CLFLUSH_CAR
Subrata Banik91e89c52019-11-01 18:30:01 +053099
Andy Pontd2f52ff2021-06-08 10:30:35 +0100100config MAX_CPUS
101 int
Tim Crawfordf4962862021-08-30 13:08:36 -0600102 default 16 if SOC_INTEL_TIGERLAKE_PCH_H
Andy Pontd2f52ff2021-06-08 10:30:35 +0100103 default 8
104
Michael Niewöhnerd3b85222022-03-13 20:08:55 +0100105config DIMM_SPD_SIZE
106 default 512
107
Subrata Banik91e89c52019-11-01 18:30:01 +0530108config DCACHE_RAM_BASE
109 default 0xfef00000
110
111config DCACHE_RAM_SIZE
Maulik V Vaghelae9b1e0f2019-12-16 16:39:53 +0530112 default 0x80000
Subrata Banik91e89c52019-11-01 18:30:01 +0530113 help
114 The size of the cache-as-ram region required during bootblock
115 and/or romstage.
116
117config DCACHE_BSP_STACK_SIZE
118 hex
Aamir Bohra555c9b62020-03-23 10:13:10 +0530119 default 0x40400
Subrata Banik91e89c52019-11-01 18:30:01 +0530120 help
121 The amount of anticipated stack usage in CAR by bootblock and
122 other stages. In the case of FSP_USES_CB_STACK default value will be
Aamir Bohra555c9b62020-03-23 10:13:10 +0530123 sum of FSP-M stack requirement(256KiB) and CB romstage stack requirement
124 (~1KiB).
Subrata Banik91e89c52019-11-01 18:30:01 +0530125
126config FSP_TEMP_RAM_SIZE
127 hex
Maulik V Vaghelae9b1e0f2019-12-16 16:39:53 +0530128 default 0x20000
Subrata Banik91e89c52019-11-01 18:30:01 +0530129 help
130 The amount of anticipated heap usage in CAR by FSP.
131 Refer to Platform FSP integration guide document to know
132 the exact FSP requirement for Heap setup.
133
Duncan Lauriea5bb31f2020-07-29 16:31:18 -0700134config CHIPSET_DEVICETREE
135 string
Jeremy Soller6b1b9ad2021-08-12 10:49:58 -0600136 default "soc/intel/tigerlake/chipset_pch_h.cb" if SOC_INTEL_TIGERLAKE_PCH_H
Duncan Lauriea5bb31f2020-07-29 16:31:18 -0700137 default "soc/intel/tigerlake/chipset.cb"
138
Furquan Shaikhba75c4c2020-11-22 15:45:54 -0800139config EXT_BIOS_WIN_BASE
140 default 0xf8000000
141
142config EXT_BIOS_WIN_SIZE
143 default 0x2000000
144
Subrata Banik91e89c52019-11-01 18:30:01 +0530145config IFD_CHIPSET
146 string
Aamir Bohra555c9b62020-03-23 10:13:10 +0530147 default "tgl"
Subrata Banik91e89c52019-11-01 18:30:01 +0530148
149config IED_REGION_SIZE
150 hex
151 default 0x400000
152
Angel Pons086a91c2022-08-15 18:32:00 +0200153config INTEL_TME
154 default n
155
Subrata Banik91e89c52019-11-01 18:30:01 +0530156config HEAP_SIZE
157 hex
Duncan Laurieaab226c2020-06-08 17:36:21 -0700158 default 0x10000
Subrata Banik91e89c52019-11-01 18:30:01 +0530159
160config MAX_ROOT_PORTS
161 int
Jeremy Soller6b1b9ad2021-08-12 10:49:58 -0600162 default 24 if SOC_INTEL_TIGERLAKE_PCH_H
Aamir Bohra555c9b62020-03-23 10:13:10 +0530163 default 12
Subrata Banik91e89c52019-11-01 18:30:01 +0530164
Rizwan Qureshia9794602021-04-08 20:31:47 +0530165config MAX_PCIE_CLOCK_SRC
Ravi Sarawadi2fd49722019-12-16 23:41:36 -0800166 int
Jeremy Soller6b1b9ad2021-08-12 10:49:58 -0600167 default 16 if SOC_INTEL_TIGERLAKE_PCH_H
Aamir Bohra555c9b62020-03-23 10:13:10 +0530168 default 7
Ravi Sarawadi2fd49722019-12-16 23:41:36 -0800169
Subrata Banik91e89c52019-11-01 18:30:01 +0530170config SMM_TSEG_SIZE
171 hex
172 default 0x800000
173
174config SMM_RESERVED_SIZE
175 hex
176 default 0x200000
177
178config PCR_BASE_ADDRESS
179 hex
180 default 0xfd000000
181 help
182 This option allows you to select MMIO Base Address of sideband bus.
183
Shelley Chen4e9bb332021-10-20 15:43:45 -0700184config ECAM_MMCONF_BASE_ADDRESS
Subrata Banik91e89c52019-11-01 18:30:01 +0530185 default 0xc0000000
186
187config CPU_BCLK_MHZ
188 int
189 default 100
190
191config SOC_INTEL_COMMON_BLOCK_GSPI_CLOCK_MHZ
192 int
193 default 120
194
Michael Niewöhnerdadcbfb2020-10-04 14:48:05 +0200195config CPU_XTAL_HZ
196 default 38400000
197
Subrata Banik91e89c52019-11-01 18:30:01 +0530198config DRIVERS_I2C_DESIGNWARE_CLOCK_MHZ
199 int
200 default 133
201
202config SOC_INTEL_COMMON_BLOCK_GSPI_MAX
203 int
Aamir Bohra555c9b62020-03-23 10:13:10 +0530204 default 4
Subrata Banik91e89c52019-11-01 18:30:01 +0530205
206config SOC_INTEL_I2C_DEV_MAX
207 int
208 default 6
209
210config SOC_INTEL_UART_DEV_MAX
211 int
212 default 3
213
214config CONSOLE_UART_BASE_ADDRESS
215 hex
Bora Guvendikc3c3e452020-11-13 21:35:19 -0800216 default 0xfe03e000
Subrata Banik91e89c52019-11-01 18:30:01 +0530217 depends on INTEL_LPSS_UART_FOR_CONSOLE
218
219# Clock divider parameters for 115200 baud rate
Angel Pons054ff5e2022-06-26 10:19:53 +0200220# Baudrate = (UART source clock * M) /(N *16)
Wonkyu Kim60d9b892022-10-10 23:01:38 -0700221# TGL UART source clock: 100MHz
Subrata Banik91e89c52019-11-01 18:30:01 +0530222config SOC_INTEL_COMMON_LPSS_UART_CLK_M_VAL
223 hex
Aamir Bohra555c9b62020-03-23 10:13:10 +0530224 default 0x25a
Subrata Banik91e89c52019-11-01 18:30:01 +0530225
226config SOC_INTEL_COMMON_LPSS_UART_CLK_N_VAL
227 hex
Aamir Bohra555c9b62020-03-23 10:13:10 +0530228 default 0x7fff
Subrata Banik91e89c52019-11-01 18:30:01 +0530229
Srinidhi N Kaushik74c16d02020-11-04 11:29:33 -0800230config VBT_DATA_SIZE_KB
231 int
232 default 9
233
Subrata Banik91e89c52019-11-01 18:30:01 +0530234config VBOOT
Subrata Banik91e89c52019-11-01 18:30:01 +0530235 select VBOOT_MUST_REQUEST_DISPLAY
Subrata Banik91e89c52019-11-01 18:30:01 +0530236 select VBOOT_STARTS_IN_BOOTBLOCK
237 select VBOOT_VBNV_CMOS
238 select VBOOT_VBNV_CMOS_BACKUP_TO_FLASH
239
Subrata Banik91e89c52019-11-01 18:30:01 +0530240config CBFS_SIZE
Subrata Banik91e89c52019-11-01 18:30:01 +0530241 default 0x200000
242
Felix Singer3e3c4562020-12-17 18:34:45 +0000243config FSP_TYPE_IOT
244 bool
245 default n
246 help
247 This option allows to select FSP IOT type from 3rdparty/fsp repo
248
249config FSP_TYPE_CLIENT
250 bool
251 default !FSP_TYPE_IOT
252 help
253 This option allows to select FSP CLIENT type from 3rdparty/fsp repo
254
Subrata Banik91e89c52019-11-01 18:30:01 +0530255config FSP_HEADER_PATH
Felix Singer3e3c4562020-12-17 18:34:45 +0000256 default "3rdparty/fsp/TigerLakeFspBinPkg/TGL_IOT/Include/" if FSP_TYPE_IOT
257 default "3rdparty/fsp/TigerLakeFspBinPkg/Client/Include/" if FSP_TYPE_CLIENT
Subrata Banik91e89c52019-11-01 18:30:01 +0530258
259config FSP_FD_PATH
Felix Singer3e3c4562020-12-17 18:34:45 +0000260 default "3rdparty/fsp/TigerLakeFspBinPkg/TGL_IOT/Fsp.fd" if FSP_TYPE_IOT
261 default "3rdparty/fsp/TigerLakeFspBinPkg/Client/Fsp.fd" if FSP_TYPE_CLIENT
Subrata Banik91e89c52019-11-01 18:30:01 +0530262
Subrata Banik56626cf2020-02-27 19:39:22 +0530263config SOC_INTEL_TIGERLAKE_DEBUG_CONSENT
264 int "Debug Consent for TGL"
265 # USB DBC is more common for developers so make this default to 3 if
266 # SOC_INTEL_DEBUG_CONSENT=y
267 default 3 if SOC_INTEL_DEBUG_CONSENT
268 default 0
269 help
270 This is to control debug interface on SOC.
271 Setting non-zero value will allow to use DBC or DCI to debug SOC.
272 PlatformDebugConsent in FspmUpd.h has the details.
273
274 Desired platform debug type are
275 0:Disabled, 1:Enabled (DCI OOB+[DbC]), 2:Enabled (DCI OOB),
276 3:Enabled (USB3 DbC), 4:Enabled (XDP/MIPI60), 5:Enabled (USB2 DbC),
277 6:Enable (2-wire DCI OOB), 7:Manual
Subrata Banikebf1daa2020-05-19 12:32:41 +0530278
279config PRERAM_CBMEM_CONSOLE_SIZE
280 hex
Anil Kumar033038f2020-09-08 16:18:45 -0700281 default 0x2000
Brandon Breitenstein99b38a92019-12-19 23:12:58 -0800282
Furquan Shaikhf06d0462020-12-31 21:15:34 -0800283config DATA_BUS_WIDTH
284 int
285 default 128
286
287config DIMMS_PER_CHANNEL
288 int
289 default 2
290
291config MRC_CHANNEL_WIDTH
292 int
293 default 16
294
Furquan Shaikhbee831e2021-08-24 13:42:05 -0700295# Intel recommends reserving the following resources per USB4 root port,
296# from TGL BIOS Spec (doc #611569) Revision 0.7.6 Section 7.2.5.1.5
297# - 42 buses
298# - 194 MiB Non-prefetchable memory
299# - 448 MiB Prefetchable memory
300if SOC_INTEL_ENABLE_USB4_PCIE_RESOURCES
301
302config PCIEXP_HOTPLUG_BUSES
303 default 42
304
305config PCIEXP_HOTPLUG_MEM
306 default 0xc200000 # 194 MiB
307
308config PCIEXP_HOTPLUG_PREFETCH_MEM
309 default 0x1c000000 # 448 MiB
310
311endif # SOC_INTEL_ENABLE_USB4_PCIE_RESOURCES
312
Tim Crawford1724b572021-09-21 21:50:49 -0600313config INTEL_GMA_BCLV_OFFSET
314 default 0xc8258
315
316config INTEL_GMA_BCLV_WIDTH
317 default 32
318
319config INTEL_GMA_BCLM_OFFSET
320 default 0xc8254
321
322config INTEL_GMA_BCLM_WIDTH
323 default 32
324
Subrata Banik91e89c52019-11-01 18:30:01 +0530325endif