blob: bcf4a826555e834b75a8f6b9d41f679be2140367 [file] [log] [blame]
Subrata Banik91e89c52019-11-01 18:30:01 +05301config SOC_INTEL_TIGERLAKE
2 bool
3 help
4 Intel Tigerlake support
5
Jeremy Soller6b1b9ad2021-08-12 10:49:58 -06006config SOC_INTEL_TIGERLAKE_PCH_H
7 bool
8
Aamir Bohraa23e0c92020-03-25 15:31:12 +05309if SOC_INTEL_TIGERLAKE
Subrata Banik91e89c52019-11-01 18:30:01 +053010
11config CPU_SPECIFIC_OPTIONS
12 def_bool y
13 select ACPI_INTEL_HARDWARE_SLEEP_VALUES
Angel Pons8e035e32021-06-22 12:58:20 +020014 select ARCH_X86
Subrata Banik91e89c52019-11-01 18:30:01 +053015 select BOOT_DEVICE_SUPPORTS_WRITES
Subrata Banik91e89c52019-11-01 18:30:01 +053016 select CACHE_MRC_SETTINGS
Alex Levinf3668fc2020-06-11 20:09:45 -070017 select CPU_INTEL_COMMON
Subrata Banik91e89c52019-11-01 18:30:01 +053018 select CPU_INTEL_FIRMWARE_INTERFACE_TABLE
Michael Niewöhner5307f122021-09-19 00:32:37 +020019 select CPU_SUPPORTS_INTEL_TME
Michael Niewöhnerfe6070f2020-10-04 15:16:04 +020020 select CPU_SUPPORTS_PM_TIMER_EMULATION
Frans Hendriksa4d3dbc2022-08-11 15:09:38 +020021 select DISPLAY_FSP_VERSION_INFO if !FSP_TYPE_IOT
Duncan Laurie2e9315c2020-10-27 10:29:16 -070022 select DRIVERS_USB_ACPI
Sean Rhodes7bbc9a52022-07-18 11:31:00 +010023 select EDK2_CPU_TIMER_LIB if PAYLOAD_EDK2
Furquan Shaikhba75c4c2020-11-22 15:45:54 -080024 select FAST_SPI_SUPPORTS_EXT_BIOS_WINDOW
Karthikeyan Ramasubramanian6abee842020-06-16 23:29:28 -060025 select FSP_COMPRESS_FSP_S_LZ4
Subrata Banik91e89c52019-11-01 18:30:01 +053026 select FSP_M_XIP
Subrata Banik4ed9f9a2020-10-31 22:01:55 +053027 select FSP_STATUS_GLOBAL_RESET_REQUIRED_3
Subrata Banik91e89c52019-11-01 18:30:01 +053028 select GENERIC_GPIO_LIB
29 select HAVE_FSP_GOP
Felix Singerb9652482021-12-31 00:21:08 +010030 select HAVE_HYPERTHREADING
Felix Singer3e3c4562020-12-17 18:34:45 +000031 select HAVE_INTEL_FSP_REPO
Subrata Banik91e89c52019-11-01 18:30:01 +053032 select INTEL_DESCRIPTOR_MODE_CAPABLE
33 select HAVE_SMI_HANDLER
34 select IDT_IN_EVERY_STAGE
Shreesh Chhabbi87c7ec72020-12-03 14:07:15 -080035 select INTEL_CAR_NEM_ENHANCED if !INTEL_CAR_NEM
Shreesh Chhabbi860c6842020-12-03 15:06:20 -080036 select CAR_HAS_SF_MASKS if INTEL_CAR_NEM_ENHANCED
Shreesh Chhabbi42b1d3f2020-11-05 12:06:29 -080037 select COS_MAPPED_TO_MSB if INTEL_CAR_NEM_ENHANCED
Subrata Banikad082652021-07-23 16:15:57 +053038 select SF_MASK_2WAYS_PER_BIT if INTEL_CAR_NEM_ENHANCED
Subrata Banik91e89c52019-11-01 18:30:01 +053039 select INTEL_GMA_ACPI
40 select INTEL_GMA_ADD_VBT if RUN_FSP_GOP
Aamir Bohra30cca6c2021-02-04 20:57:51 +053041 select MP_SERVICES_PPI_V1
Subrata Banik91e89c52019-11-01 18:30:01 +053042 select MRC_SETTINGS_PROTECT
Subrata Banik91e89c52019-11-01 18:30:01 +053043 select PARALLEL_MP_AP_WORK
Subrata Banikb622d4b2020-05-26 18:33:22 +053044 select PLATFORM_USES_FSP2_2
Subrata Banik91e89c52019-11-01 18:30:01 +053045 select PMC_GLOBAL_RESET_ENABLE_LOCK
46 select SOC_INTEL_COMMON
47 select SOC_INTEL_COMMON_ACPI_WAKE_SOURCE
48 select SOC_INTEL_COMMON_BLOCK
49 select SOC_INTEL_COMMON_BLOCK_ACPI
Michael Niewöhner02275be2020-11-12 23:50:37 +010050 select SOC_INTEL_COMMON_BLOCK_ACPI_CPPC
Angel Pons98f672a2021-02-19 19:42:10 +010051 select SOC_INTEL_COMMON_BLOCK_ACPI_GPIO
Michael Niewöhner8a6c34e2021-01-01 21:26:42 +010052 select SOC_INTEL_COMMON_BLOCK_ACPI_LPIT
Tim Wawrzynczak72d94022021-07-01 08:25:11 -060053 select SOC_INTEL_COMMON_BLOCK_ACPI_PEP
54 select SOC_INTEL_COMMON_BLOCK_ACPI_PEP_LPM_REQ
Subrata Banik21974ab2020-10-31 21:40:43 +053055 select SOC_INTEL_COMMON_BLOCK_CAR
Subrata Banik91e89c52019-11-01 18:30:01 +053056 select SOC_INTEL_COMMON_BLOCK_CHIP_CONFIG
Furquan Shaikh23e88132020-10-08 23:44:20 -070057 select SOC_INTEL_COMMON_BLOCK_CNVI
Subrata Banik91e89c52019-11-01 18:30:01 +053058 select SOC_INTEL_COMMON_BLOCK_CPU
59 select SOC_INTEL_COMMON_BLOCK_CPU_MPINIT
Angel Ponsa4cd9112021-02-19 19:23:38 +010060 select SOC_INTEL_COMMON_BLOCK_CPU_SMMRELOCATE
Tim Wawrzynczakc5316ec2020-05-29 15:20:56 -060061 select SOC_INTEL_COMMON_BLOCK_DTT
Nick Vaccaroef8258a2019-12-09 22:11:33 -080062 select SOC_INTEL_COMMON_BLOCK_GPIO_DUAL_ROUTE_SUPPORT
Duncan Laurie7d971362020-11-05 10:09:58 -080063 select SOC_INTEL_COMMON_BLOCK_GPIO_IOSTANDBY
Subrata Banik91e89c52019-11-01 18:30:01 +053064 select SOC_INTEL_COMMON_BLOCK_GSPI_VERSION_2
65 select SOC_INTEL_COMMON_BLOCK_HDA
Subrata Banikc176fc22022-04-25 16:59:35 +053066 select SOC_INTEL_COMMON_BLOCK_HECI1_DISABLE_USING_PMC_IPC
Tim Wawrzynczaked042a92021-02-04 17:07:14 -070067 select SOC_INTEL_COMMON_BLOCK_IRQ
Furquan Shaikhf06d0462020-12-31 21:15:34 -080068 select SOC_INTEL_COMMON_BLOCK_MEMINIT
Duncan Lauriee997d852020-10-10 00:18:08 +000069 select SOC_INTEL_COMMON_BLOCK_PCIE_RTD3
Lean Sheng Tan75020002021-06-30 01:47:48 -070070 select SOC_INTEL_COMMON_BLOCK_PMC_EPOC
Subrata Banik91e89c52019-11-01 18:30:01 +053071 select SOC_INTEL_COMMON_BLOCK_SA
72 select SOC_INTEL_COMMON_BLOCK_SMM
73 select SOC_INTEL_COMMON_BLOCK_SMM_IO_TRAP
John Zhao3c463712022-01-10 15:49:37 -080074 select SOC_INTEL_COMMON_BLOCK_TCSS
Duncan Laurie6f58b992020-08-28 19:44:42 +000075 select SOC_INTEL_COMMON_BLOCK_USB4
76 select SOC_INTEL_COMMON_BLOCK_USB4_PCIE
Duncan Laurie2e9315c2020-10-27 10:29:16 -070077 select SOC_INTEL_COMMON_BLOCK_USB4_XHCI
Karthikeyan Ramasubramanianfa9e8f92020-11-04 22:22:46 -070078 select SOC_INTEL_COMMON_BLOCK_XHCI_ELOG
Subrata Banik4ed9f9a2020-10-31 22:01:55 +053079 select SOC_INTEL_COMMON_FSP_RESET
Angel Ponseb90c512022-07-18 14:41:24 +020080 select SOC_INTEL_COMMON_PCH_CLIENT
Subrata Banik91e89c52019-11-01 18:30:01 +053081 select SOC_INTEL_COMMON_RESET
Sumeet R Pawnikard2132462020-05-15 15:55:37 +053082 select SOC_INTEL_COMMON_BLOCK_POWER_LIMIT
Subrata Banikbed82b02022-11-24 21:02:00 +053083 select SOC_INTEL_CSE_SEND_EOP_LATE
Tim Wawrzynczak25d24522021-06-17 12:44:06 -060084 select SOC_INTEL_CSE_SET_EOP
Subrata Banikaf27ac22022-02-18 00:44:15 +053085 select SOC_INTEL_MEM_MAPPED_PM_CONFIGURATION
Subrata Banik91e89c52019-11-01 18:30:01 +053086 select SSE2
87 select SUPPORT_CPU_UCODE_IN_CBFS
88 select TSC_MONOTONIC_TIMER
89 select UDELAY_TSC
90 select UDK_2017_BINDING
Subrata Banik34f26b22022-02-10 12:38:02 +053091 select USE_FSP_NOTIFY_PHASE_POST_PCI_ENUM
92 select USE_FSP_NOTIFY_PHASE_READY_TO_BOOT
93 select USE_FSP_NOTIFY_PHASE_END_OF_FIRMWARE
Sridhar Siricillaafe55622022-03-16 23:36:30 +053094 select SOC_INTEL_COMMON_BASECODE if SOC_INTEL_CSE_LITE_SKU
Jes B. Klinkec6b041a12022-04-19 14:00:33 -070095 select CR50_USE_LONG_INTERRUPT_PULSES if TPM_GOOGLE_CR50
Subrata Banik91e89c52019-11-01 18:30:01 +053096
Andy Pontd2f52ff2021-06-08 10:30:35 +010097config MAX_CPUS
98 int
Tim Crawfordf4962862021-08-30 13:08:36 -060099 default 16 if SOC_INTEL_TIGERLAKE_PCH_H
Andy Pontd2f52ff2021-06-08 10:30:35 +0100100 default 8
101
Michael Niewöhnerd3b85222022-03-13 20:08:55 +0100102config DIMM_SPD_SIZE
103 default 512
104
Subrata Banik91e89c52019-11-01 18:30:01 +0530105config DCACHE_RAM_BASE
106 default 0xfef00000
107
108config DCACHE_RAM_SIZE
Maulik V Vaghelae9b1e0f2019-12-16 16:39:53 +0530109 default 0x80000
Subrata Banik91e89c52019-11-01 18:30:01 +0530110 help
111 The size of the cache-as-ram region required during bootblock
112 and/or romstage.
113
114config DCACHE_BSP_STACK_SIZE
115 hex
Aamir Bohra555c9b62020-03-23 10:13:10 +0530116 default 0x40400
Subrata Banik91e89c52019-11-01 18:30:01 +0530117 help
118 The amount of anticipated stack usage in CAR by bootblock and
119 other stages. In the case of FSP_USES_CB_STACK default value will be
Aamir Bohra555c9b62020-03-23 10:13:10 +0530120 sum of FSP-M stack requirement(256KiB) and CB romstage stack requirement
121 (~1KiB).
Subrata Banik91e89c52019-11-01 18:30:01 +0530122
123config FSP_TEMP_RAM_SIZE
124 hex
Maulik V Vaghelae9b1e0f2019-12-16 16:39:53 +0530125 default 0x20000
Subrata Banik91e89c52019-11-01 18:30:01 +0530126 help
127 The amount of anticipated heap usage in CAR by FSP.
128 Refer to Platform FSP integration guide document to know
129 the exact FSP requirement for Heap setup.
130
Duncan Lauriea5bb31f2020-07-29 16:31:18 -0700131config CHIPSET_DEVICETREE
132 string
Jeremy Soller6b1b9ad2021-08-12 10:49:58 -0600133 default "soc/intel/tigerlake/chipset_pch_h.cb" if SOC_INTEL_TIGERLAKE_PCH_H
Duncan Lauriea5bb31f2020-07-29 16:31:18 -0700134 default "soc/intel/tigerlake/chipset.cb"
135
Furquan Shaikhba75c4c2020-11-22 15:45:54 -0800136config EXT_BIOS_WIN_BASE
137 default 0xf8000000
138
139config EXT_BIOS_WIN_SIZE
140 default 0x2000000
141
Subrata Banik91e89c52019-11-01 18:30:01 +0530142config IFD_CHIPSET
143 string
Aamir Bohra555c9b62020-03-23 10:13:10 +0530144 default "tgl"
Subrata Banik91e89c52019-11-01 18:30:01 +0530145
146config IED_REGION_SIZE
147 hex
148 default 0x400000
149
Angel Pons086a91c2022-08-15 18:32:00 +0200150config INTEL_TME
151 default n
152
Subrata Banik91e89c52019-11-01 18:30:01 +0530153config HEAP_SIZE
154 hex
Duncan Laurieaab226c2020-06-08 17:36:21 -0700155 default 0x10000
Subrata Banik91e89c52019-11-01 18:30:01 +0530156
157config MAX_ROOT_PORTS
158 int
Jeremy Soller6b1b9ad2021-08-12 10:49:58 -0600159 default 24 if SOC_INTEL_TIGERLAKE_PCH_H
Aamir Bohra555c9b62020-03-23 10:13:10 +0530160 default 12
Subrata Banik91e89c52019-11-01 18:30:01 +0530161
Rizwan Qureshia9794602021-04-08 20:31:47 +0530162config MAX_PCIE_CLOCK_SRC
Ravi Sarawadi2fd49722019-12-16 23:41:36 -0800163 int
Jeremy Soller6b1b9ad2021-08-12 10:49:58 -0600164 default 16 if SOC_INTEL_TIGERLAKE_PCH_H
Aamir Bohra555c9b62020-03-23 10:13:10 +0530165 default 7
Ravi Sarawadi2fd49722019-12-16 23:41:36 -0800166
Subrata Banik91e89c52019-11-01 18:30:01 +0530167config SMM_TSEG_SIZE
168 hex
169 default 0x800000
170
171config SMM_RESERVED_SIZE
172 hex
173 default 0x200000
174
175config PCR_BASE_ADDRESS
176 hex
177 default 0xfd000000
178 help
179 This option allows you to select MMIO Base Address of sideband bus.
180
Shelley Chen4e9bb332021-10-20 15:43:45 -0700181config ECAM_MMCONF_BASE_ADDRESS
Subrata Banik91e89c52019-11-01 18:30:01 +0530182 default 0xc0000000
183
184config CPU_BCLK_MHZ
185 int
186 default 100
187
188config SOC_INTEL_COMMON_BLOCK_GSPI_CLOCK_MHZ
189 int
190 default 120
191
Michael Niewöhnerdadcbfb2020-10-04 14:48:05 +0200192config CPU_XTAL_HZ
193 default 38400000
194
Subrata Banik91e89c52019-11-01 18:30:01 +0530195config DRIVERS_I2C_DESIGNWARE_CLOCK_MHZ
196 int
197 default 133
198
199config SOC_INTEL_COMMON_BLOCK_GSPI_MAX
200 int
Aamir Bohra555c9b62020-03-23 10:13:10 +0530201 default 4
Subrata Banik91e89c52019-11-01 18:30:01 +0530202
203config SOC_INTEL_I2C_DEV_MAX
204 int
205 default 6
206
Sean Rhodes56226662021-11-08 21:34:34 +0000207config SOC_INTEL_TIGERLAKE_S3
208 bool
209 default n
210 help
211 Select if using S3 instead of S0ix to disable D3Cold
212
Subrata Banik91e89c52019-11-01 18:30:01 +0530213config SOC_INTEL_UART_DEV_MAX
214 int
215 default 3
216
217config CONSOLE_UART_BASE_ADDRESS
218 hex
Bora Guvendikc3c3e452020-11-13 21:35:19 -0800219 default 0xfe03e000
Subrata Banik91e89c52019-11-01 18:30:01 +0530220 depends on INTEL_LPSS_UART_FOR_CONSOLE
221
222# Clock divider parameters for 115200 baud rate
Angel Pons054ff5e2022-06-26 10:19:53 +0200223# Baudrate = (UART source clock * M) /(N *16)
Wonkyu Kim60d9b892022-10-10 23:01:38 -0700224# TGL UART source clock: 100MHz
Subrata Banik91e89c52019-11-01 18:30:01 +0530225config SOC_INTEL_COMMON_LPSS_UART_CLK_M_VAL
226 hex
Aamir Bohra555c9b62020-03-23 10:13:10 +0530227 default 0x25a
Subrata Banik91e89c52019-11-01 18:30:01 +0530228
229config SOC_INTEL_COMMON_LPSS_UART_CLK_N_VAL
230 hex
Aamir Bohra555c9b62020-03-23 10:13:10 +0530231 default 0x7fff
Subrata Banik91e89c52019-11-01 18:30:01 +0530232
Srinidhi N Kaushik74c16d02020-11-04 11:29:33 -0800233config VBT_DATA_SIZE_KB
234 int
235 default 9
236
Subrata Banik91e89c52019-11-01 18:30:01 +0530237config VBOOT
Subrata Banik91e89c52019-11-01 18:30:01 +0530238 select VBOOT_MUST_REQUEST_DISPLAY
Subrata Banik91e89c52019-11-01 18:30:01 +0530239 select VBOOT_STARTS_IN_BOOTBLOCK
240 select VBOOT_VBNV_CMOS
241 select VBOOT_VBNV_CMOS_BACKUP_TO_FLASH
242
Subrata Banik91e89c52019-11-01 18:30:01 +0530243config CBFS_SIZE
Subrata Banik91e89c52019-11-01 18:30:01 +0530244 default 0x200000
245
Felix Singer3e3c4562020-12-17 18:34:45 +0000246config FSP_TYPE_IOT
247 bool
248 default n
249 help
250 This option allows to select FSP IOT type from 3rdparty/fsp repo
251
252config FSP_TYPE_CLIENT
253 bool
254 default !FSP_TYPE_IOT
255 help
256 This option allows to select FSP CLIENT type from 3rdparty/fsp repo
257
Subrata Banik91e89c52019-11-01 18:30:01 +0530258config FSP_HEADER_PATH
Felix Singer3e3c4562020-12-17 18:34:45 +0000259 default "3rdparty/fsp/TigerLakeFspBinPkg/TGL_IOT/Include/" if FSP_TYPE_IOT
260 default "3rdparty/fsp/TigerLakeFspBinPkg/Client/Include/" if FSP_TYPE_CLIENT
Subrata Banik91e89c52019-11-01 18:30:01 +0530261
262config FSP_FD_PATH
Felix Singer3e3c4562020-12-17 18:34:45 +0000263 default "3rdparty/fsp/TigerLakeFspBinPkg/TGL_IOT/Fsp.fd" if FSP_TYPE_IOT
264 default "3rdparty/fsp/TigerLakeFspBinPkg/Client/Fsp.fd" if FSP_TYPE_CLIENT
Subrata Banik91e89c52019-11-01 18:30:01 +0530265
Subrata Banik56626cf2020-02-27 19:39:22 +0530266config SOC_INTEL_TIGERLAKE_DEBUG_CONSENT
267 int "Debug Consent for TGL"
268 # USB DBC is more common for developers so make this default to 3 if
269 # SOC_INTEL_DEBUG_CONSENT=y
270 default 3 if SOC_INTEL_DEBUG_CONSENT
271 default 0
272 help
273 This is to control debug interface on SOC.
274 Setting non-zero value will allow to use DBC or DCI to debug SOC.
275 PlatformDebugConsent in FspmUpd.h has the details.
276
277 Desired platform debug type are
278 0:Disabled, 1:Enabled (DCI OOB+[DbC]), 2:Enabled (DCI OOB),
279 3:Enabled (USB3 DbC), 4:Enabled (XDP/MIPI60), 5:Enabled (USB2 DbC),
280 6:Enable (2-wire DCI OOB), 7:Manual
Subrata Banikebf1daa2020-05-19 12:32:41 +0530281
282config PRERAM_CBMEM_CONSOLE_SIZE
283 hex
Anil Kumar033038f2020-09-08 16:18:45 -0700284 default 0x2000
Brandon Breitenstein99b38a92019-12-19 23:12:58 -0800285
Furquan Shaikhf06d0462020-12-31 21:15:34 -0800286config DATA_BUS_WIDTH
287 int
288 default 128
289
290config DIMMS_PER_CHANNEL
291 int
292 default 2
293
294config MRC_CHANNEL_WIDTH
295 int
296 default 16
297
Furquan Shaikhbee831e2021-08-24 13:42:05 -0700298# Intel recommends reserving the following resources per USB4 root port,
299# from TGL BIOS Spec (doc #611569) Revision 0.7.6 Section 7.2.5.1.5
300# - 42 buses
301# - 194 MiB Non-prefetchable memory
302# - 448 MiB Prefetchable memory
303if SOC_INTEL_ENABLE_USB4_PCIE_RESOURCES
304
305config PCIEXP_HOTPLUG_BUSES
306 default 42
307
308config PCIEXP_HOTPLUG_MEM
309 default 0xc200000 # 194 MiB
310
311config PCIEXP_HOTPLUG_PREFETCH_MEM
312 default 0x1c000000 # 448 MiB
313
314endif # SOC_INTEL_ENABLE_USB4_PCIE_RESOURCES
315
Tim Crawford1724b572021-09-21 21:50:49 -0600316config INTEL_GMA_BCLV_OFFSET
317 default 0xc8258
318
319config INTEL_GMA_BCLV_WIDTH
320 default 32
321
322config INTEL_GMA_BCLM_OFFSET
323 default 0xc8254
324
325config INTEL_GMA_BCLM_WIDTH
326 default 32
327
Subrata Banik91e89c52019-11-01 18:30:01 +0530328endif