blob: a61cbfc85efdec570d7b994a665cf220bc4dafbf [file] [log] [blame]
Subrata Banik91e89c52019-11-01 18:30:01 +05301config SOC_INTEL_TIGERLAKE
2 bool
3 help
4 Intel Tigerlake support
5
Aamir Bohraa23e0c92020-03-25 15:31:12 +05306if SOC_INTEL_TIGERLAKE
Subrata Banik91e89c52019-11-01 18:30:01 +05307
8config CPU_SPECIFIC_OPTIONS
9 def_bool y
10 select ACPI_INTEL_HARDWARE_SLEEP_VALUES
11 select ARCH_BOOTBLOCK_X86_32
12 select ARCH_RAMSTAGE_X86_32
13 select ARCH_ROMSTAGE_X86_32
14 select ARCH_VERSTAGE_X86_32
15 select BOOT_DEVICE_SPI_FLASH_RW_NOMMAP_EARLY if BOOT_DEVICE_SPI_FLASH
16 select BOOT_DEVICE_SUPPORTS_WRITES
Subrata Banik91e89c52019-11-01 18:30:01 +053017 select CACHE_MRC_SETTINGS
Alex Levinf3668fc2020-06-11 20:09:45 -070018 select CPU_INTEL_COMMON
Subrata Banik91e89c52019-11-01 18:30:01 +053019 select CPU_INTEL_FIRMWARE_INTERFACE_TABLE
20 select FSP_M_XIP
21 select GENERIC_GPIO_LIB
22 select HAVE_FSP_GOP
23 select INTEL_DESCRIPTOR_MODE_CAPABLE
24 select HAVE_SMI_HANDLER
25 select IDT_IN_EVERY_STAGE
Aamir Bohraa23e0c92020-03-25 15:31:12 +053026 select INTEL_CAR_NEM #TODO - Enable INTEL_CAR_NEM_ENHANCED
Subrata Banik91e89c52019-11-01 18:30:01 +053027 select INTEL_GMA_ACPI
28 select INTEL_GMA_ADD_VBT if RUN_FSP_GOP
29 select IOAPIC
30 select MRC_SETTINGS_PROTECT
31 select PARALLEL_MP
32 select PARALLEL_MP_AP_WORK
33 select MICROCODE_BLOB_UNDISCLOSED
34 select PLATFORM_USES_FSP2_1
35 select REG_SCRIPT
36 select SMP
Subrata Banik91e89c52019-11-01 18:30:01 +053037 select PMC_GLOBAL_RESET_ENABLE_LOCK
Kyösti Mälkkib0f15f02019-11-22 23:15:29 +020038 select CPU_INTEL_COMMON_SMM
Subrata Banik91e89c52019-11-01 18:30:01 +053039 select SOC_INTEL_COMMON
40 select SOC_INTEL_COMMON_ACPI_WAKE_SOURCE
41 select SOC_INTEL_COMMON_BLOCK
42 select SOC_INTEL_COMMON_BLOCK_ACPI
43 select SOC_INTEL_COMMON_BLOCK_CHIP_CONFIG
44 select SOC_INTEL_COMMON_BLOCK_CPU
45 select SOC_INTEL_COMMON_BLOCK_CPU_MPINIT
Nick Vaccaroef8258a2019-12-09 22:11:33 -080046 select SOC_INTEL_COMMON_BLOCK_GPIO_DUAL_ROUTE_SUPPORT
Subrata Banik91e89c52019-11-01 18:30:01 +053047 select SOC_INTEL_COMMON_BLOCK_GSPI_VERSION_2
48 select SOC_INTEL_COMMON_BLOCK_HDA
49 select SOC_INTEL_COMMON_BLOCK_SA
50 select SOC_INTEL_COMMON_BLOCK_SMM
51 select SOC_INTEL_COMMON_BLOCK_SMM_IO_TRAP
52 select SOC_INTEL_COMMON_PCH_BASE
53 select SOC_INTEL_COMMON_RESET
Arthur Heymansc6872f52019-11-11 12:29:56 +010054 select SOC_INTEL_COMMON_BLOCK_CAR
Sumeet R Pawnikard2132462020-05-15 15:55:37 +053055 select SOC_INTEL_COMMON_BLOCK_POWER_LIMIT
Subrata Banik91e89c52019-11-01 18:30:01 +053056 select SSE2
57 select SUPPORT_CPU_UCODE_IN_CBFS
58 select TSC_MONOTONIC_TIMER
59 select UDELAY_TSC
60 select UDK_2017_BINDING
61 select DISPLAY_FSP_VERSION_INFO
62 select HECI_DISABLE_USING_SMM
63
64config DCACHE_RAM_BASE
65 default 0xfef00000
66
67config DCACHE_RAM_SIZE
Maulik V Vaghelae9b1e0f2019-12-16 16:39:53 +053068 default 0x80000
Subrata Banik91e89c52019-11-01 18:30:01 +053069 help
70 The size of the cache-as-ram region required during bootblock
71 and/or romstage.
72
73config DCACHE_BSP_STACK_SIZE
74 hex
Aamir Bohra555c9b62020-03-23 10:13:10 +053075 default 0x40400
Subrata Banik91e89c52019-11-01 18:30:01 +053076 help
77 The amount of anticipated stack usage in CAR by bootblock and
78 other stages. In the case of FSP_USES_CB_STACK default value will be
Aamir Bohra555c9b62020-03-23 10:13:10 +053079 sum of FSP-M stack requirement(256KiB) and CB romstage stack requirement
80 (~1KiB).
Subrata Banik91e89c52019-11-01 18:30:01 +053081
82config FSP_TEMP_RAM_SIZE
83 hex
Maulik V Vaghelae9b1e0f2019-12-16 16:39:53 +053084 default 0x20000
Subrata Banik91e89c52019-11-01 18:30:01 +053085 help
86 The amount of anticipated heap usage in CAR by FSP.
87 Refer to Platform FSP integration guide document to know
88 the exact FSP requirement for Heap setup.
89
90config IFD_CHIPSET
91 string
Aamir Bohra555c9b62020-03-23 10:13:10 +053092 default "tgl"
Subrata Banik91e89c52019-11-01 18:30:01 +053093
94config IED_REGION_SIZE
95 hex
96 default 0x400000
97
98config HEAP_SIZE
99 hex
Duncan Laurieaab226c2020-06-08 17:36:21 -0700100 default 0x10000
Subrata Banik91e89c52019-11-01 18:30:01 +0530101
102config MAX_ROOT_PORTS
103 int
Aamir Bohra555c9b62020-03-23 10:13:10 +0530104 default 12
Subrata Banik91e89c52019-11-01 18:30:01 +0530105
Ravi Sarawadi2fd49722019-12-16 23:41:36 -0800106config MAX_PCIE_CLOCKS
107 int
Aamir Bohra555c9b62020-03-23 10:13:10 +0530108 default 7
Ravi Sarawadi2fd49722019-12-16 23:41:36 -0800109
Subrata Banik91e89c52019-11-01 18:30:01 +0530110config SMM_TSEG_SIZE
111 hex
112 default 0x800000
113
114config SMM_RESERVED_SIZE
115 hex
116 default 0x200000
117
118config PCR_BASE_ADDRESS
119 hex
120 default 0xfd000000
121 help
122 This option allows you to select MMIO Base Address of sideband bus.
123
124config MMCONF_BASE_ADDRESS
125 hex
126 default 0xc0000000
127
128config CPU_BCLK_MHZ
129 int
130 default 100
131
132config SOC_INTEL_COMMON_BLOCK_GSPI_CLOCK_MHZ
133 int
134 default 120
135
136config DRIVERS_I2C_DESIGNWARE_CLOCK_MHZ
137 int
138 default 133
139
140config SOC_INTEL_COMMON_BLOCK_GSPI_MAX
141 int
Aamir Bohra555c9b62020-03-23 10:13:10 +0530142 default 4
Subrata Banik91e89c52019-11-01 18:30:01 +0530143
144config SOC_INTEL_I2C_DEV_MAX
145 int
146 default 6
147
148config SOC_INTEL_UART_DEV_MAX
149 int
150 default 3
151
152config CONSOLE_UART_BASE_ADDRESS
153 hex
154 default 0xfe032000
155 depends on INTEL_LPSS_UART_FOR_CONSOLE
156
157# Clock divider parameters for 115200 baud rate
Ravi Sarawadi38387012019-12-19 15:04:58 -0800158# Baudrate = (UART source clcok * M) /(N *16)
159# TGL UART source clock: 120MHz
Subrata Banik91e89c52019-11-01 18:30:01 +0530160config SOC_INTEL_COMMON_LPSS_UART_CLK_M_VAL
161 hex
Aamir Bohra555c9b62020-03-23 10:13:10 +0530162 default 0x25a
Subrata Banik91e89c52019-11-01 18:30:01 +0530163
164config SOC_INTEL_COMMON_LPSS_UART_CLK_N_VAL
165 hex
Aamir Bohra555c9b62020-03-23 10:13:10 +0530166 default 0x7fff
Subrata Banik91e89c52019-11-01 18:30:01 +0530167
168config CHROMEOS
169 select CHROMEOS_RAMOOPS_DYNAMIC
170
171config VBOOT
172 select VBOOT_SEPARATE_VERSTAGE
173 select VBOOT_MUST_REQUEST_DISPLAY
Subrata Banik91e89c52019-11-01 18:30:01 +0530174 select VBOOT_STARTS_IN_BOOTBLOCK
175 select VBOOT_VBNV_CMOS
176 select VBOOT_VBNV_CMOS_BACKUP_TO_FLASH
177
178config C_ENV_BOOTBLOCK_SIZE
179 hex
180 default 0xC000
181
182config CBFS_SIZE
183 hex
184 default 0x200000
185
Subrata Banik91e89c52019-11-01 18:30:01 +0530186config FSP_HEADER_PATH
Aamir Bohra555c9b62020-03-23 10:13:10 +0530187 default "src/vendorcode/intel/fsp/fsp2_0/tigerlake/"
Subrata Banik91e89c52019-11-01 18:30:01 +0530188
189config FSP_FD_PATH
Aamir Bohra555c9b62020-03-23 10:13:10 +0530190 default "3rdparty/fsp/TigerLakeFspBinPkg/Fsp.fd"
Subrata Banik91e89c52019-11-01 18:30:01 +0530191
Subrata Banik56626cf2020-02-27 19:39:22 +0530192config SOC_INTEL_TIGERLAKE_DEBUG_CONSENT
193 int "Debug Consent for TGL"
194 # USB DBC is more common for developers so make this default to 3 if
195 # SOC_INTEL_DEBUG_CONSENT=y
196 default 3 if SOC_INTEL_DEBUG_CONSENT
197 default 0
198 help
199 This is to control debug interface on SOC.
200 Setting non-zero value will allow to use DBC or DCI to debug SOC.
201 PlatformDebugConsent in FspmUpd.h has the details.
202
203 Desired platform debug type are
204 0:Disabled, 1:Enabled (DCI OOB+[DbC]), 2:Enabled (DCI OOB),
205 3:Enabled (USB3 DbC), 4:Enabled (XDP/MIPI60), 5:Enabled (USB2 DbC),
206 6:Enable (2-wire DCI OOB), 7:Manual
Subrata Banikebf1daa2020-05-19 12:32:41 +0530207
208config PRERAM_CBMEM_CONSOLE_SIZE
209 hex
210 default 0xe00
Subrata Banik91e89c52019-11-01 18:30:01 +0530211endif