blob: b9a5b60e176ce96bbe1e136cc37e8ea851c78f3d [file] [log] [blame]
Subrata Banik91e89c52019-11-01 18:30:01 +05301config SOC_INTEL_TIGERLAKE
2 bool
3 help
4 Intel Tigerlake support
5
Aamir Bohraa23e0c92020-03-25 15:31:12 +05306if SOC_INTEL_TIGERLAKE
Subrata Banik91e89c52019-11-01 18:30:01 +05307
8config CPU_SPECIFIC_OPTIONS
9 def_bool y
10 select ACPI_INTEL_HARDWARE_SLEEP_VALUES
Angel Ponsa32df262020-09-25 10:20:11 +020011 select ARCH_ALL_STAGES_X86_32
Subrata Banik91e89c52019-11-01 18:30:01 +053012 select BOOT_DEVICE_SUPPORTS_WRITES
Subrata Banik91e89c52019-11-01 18:30:01 +053013 select CACHE_MRC_SETTINGS
Alex Levinf3668fc2020-06-11 20:09:45 -070014 select CPU_INTEL_COMMON
Subrata Banik91e89c52019-11-01 18:30:01 +053015 select CPU_INTEL_FIRMWARE_INTERFACE_TABLE
Michael Niewöhnerfe6070f2020-10-04 15:16:04 +020016 select CPU_SUPPORTS_PM_TIMER_EMULATION
Duncan Laurie2e9315c2020-10-27 10:29:16 -070017 select DRIVERS_USB_ACPI
Karthikeyan Ramasubramanian6abee842020-06-16 23:29:28 -060018 select FSP_COMPRESS_FSP_S_LZ4
Subrata Banik91e89c52019-11-01 18:30:01 +053019 select FSP_M_XIP
Subrata Banik4ed9f9a2020-10-31 22:01:55 +053020 select FSP_STATUS_GLOBAL_RESET_REQUIRED_3
Subrata Banik91e89c52019-11-01 18:30:01 +053021 select GENERIC_GPIO_LIB
22 select HAVE_FSP_GOP
23 select INTEL_DESCRIPTOR_MODE_CAPABLE
24 select HAVE_SMI_HANDLER
25 select IDT_IN_EVERY_STAGE
Shreesh Chhabbi7fbcdb32020-09-16 11:39:01 -070026 select INTEL_CAR_NEM
Subrata Banik91e89c52019-11-01 18:30:01 +053027 select INTEL_GMA_ACPI
28 select INTEL_GMA_ADD_VBT if RUN_FSP_GOP
29 select IOAPIC
30 select MRC_SETTINGS_PROTECT
31 select PARALLEL_MP
32 select PARALLEL_MP_AP_WORK
33 select MICROCODE_BLOB_UNDISCLOSED
Subrata Banikb622d4b2020-05-26 18:33:22 +053034 select PLATFORM_USES_FSP2_2
Jonathan Zhang01e38552020-06-17 16:03:18 -070035 select FSP_PEIM_TO_PEIM_INTERFACE
Subrata Banik91e89c52019-11-01 18:30:01 +053036 select REG_SCRIPT
Subrata Banik91e89c52019-11-01 18:30:01 +053037 select PMC_GLOBAL_RESET_ENABLE_LOCK
Subrata Banik0359d9d2020-09-28 18:43:47 +053038 select PMC_LOW_POWER_MODE_PROGRAM
Subrata Banik91e89c52019-11-01 18:30:01 +053039 select SOC_INTEL_COMMON
40 select SOC_INTEL_COMMON_ACPI_WAKE_SOURCE
41 select SOC_INTEL_COMMON_BLOCK
42 select SOC_INTEL_COMMON_BLOCK_ACPI
Subrata Banik21974ab2020-10-31 21:40:43 +053043 select SOC_INTEL_COMMON_BLOCK_CAR
Subrata Banik91e89c52019-11-01 18:30:01 +053044 select SOC_INTEL_COMMON_BLOCK_CHIP_CONFIG
Furquan Shaikh23e88132020-10-08 23:44:20 -070045 select SOC_INTEL_COMMON_BLOCK_CNVI
Subrata Banik91e89c52019-11-01 18:30:01 +053046 select SOC_INTEL_COMMON_BLOCK_CPU
47 select SOC_INTEL_COMMON_BLOCK_CPU_MPINIT
Tim Wawrzynczakc5316ec2020-05-29 15:20:56 -060048 select SOC_INTEL_COMMON_BLOCK_DTT
Nick Vaccaroef8258a2019-12-09 22:11:33 -080049 select SOC_INTEL_COMMON_BLOCK_GPIO_DUAL_ROUTE_SUPPORT
Subrata Banik91e89c52019-11-01 18:30:01 +053050 select SOC_INTEL_COMMON_BLOCK_GSPI_VERSION_2
51 select SOC_INTEL_COMMON_BLOCK_HDA
52 select SOC_INTEL_COMMON_BLOCK_SA
53 select SOC_INTEL_COMMON_BLOCK_SMM
54 select SOC_INTEL_COMMON_BLOCK_SMM_IO_TRAP
Duncan Laurie6f58b992020-08-28 19:44:42 +000055 select SOC_INTEL_COMMON_BLOCK_USB4
56 select SOC_INTEL_COMMON_BLOCK_USB4_PCIE
Duncan Laurie2e9315c2020-10-27 10:29:16 -070057 select SOC_INTEL_COMMON_BLOCK_USB4_XHCI
Subrata Banik4ed9f9a2020-10-31 22:01:55 +053058 select SOC_INTEL_COMMON_FSP_RESET
Subrata Banik91e89c52019-11-01 18:30:01 +053059 select SOC_INTEL_COMMON_PCH_BASE
60 select SOC_INTEL_COMMON_RESET
Sumeet R Pawnikard2132462020-05-15 15:55:37 +053061 select SOC_INTEL_COMMON_BLOCK_POWER_LIMIT
Subrata Banik91e89c52019-11-01 18:30:01 +053062 select SSE2
63 select SUPPORT_CPU_UCODE_IN_CBFS
64 select TSC_MONOTONIC_TIMER
65 select UDELAY_TSC
66 select UDK_2017_BINDING
67 select DISPLAY_FSP_VERSION_INFO
68 select HECI_DISABLE_USING_SMM
69
70config DCACHE_RAM_BASE
71 default 0xfef00000
72
73config DCACHE_RAM_SIZE
Maulik V Vaghelae9b1e0f2019-12-16 16:39:53 +053074 default 0x80000
Subrata Banik91e89c52019-11-01 18:30:01 +053075 help
76 The size of the cache-as-ram region required during bootblock
77 and/or romstage.
78
79config DCACHE_BSP_STACK_SIZE
80 hex
Aamir Bohra555c9b62020-03-23 10:13:10 +053081 default 0x40400
Subrata Banik91e89c52019-11-01 18:30:01 +053082 help
83 The amount of anticipated stack usage in CAR by bootblock and
84 other stages. In the case of FSP_USES_CB_STACK default value will be
Aamir Bohra555c9b62020-03-23 10:13:10 +053085 sum of FSP-M stack requirement(256KiB) and CB romstage stack requirement
86 (~1KiB).
Subrata Banik91e89c52019-11-01 18:30:01 +053087
88config FSP_TEMP_RAM_SIZE
89 hex
Maulik V Vaghelae9b1e0f2019-12-16 16:39:53 +053090 default 0x20000
Subrata Banik91e89c52019-11-01 18:30:01 +053091 help
92 The amount of anticipated heap usage in CAR by FSP.
93 Refer to Platform FSP integration guide document to know
94 the exact FSP requirement for Heap setup.
95
Duncan Lauriea5bb31f2020-07-29 16:31:18 -070096config CHIPSET_DEVICETREE
97 string
98 default "soc/intel/tigerlake/chipset.cb"
99
Subrata Banik91e89c52019-11-01 18:30:01 +0530100config IFD_CHIPSET
101 string
Aamir Bohra555c9b62020-03-23 10:13:10 +0530102 default "tgl"
Subrata Banik91e89c52019-11-01 18:30:01 +0530103
104config IED_REGION_SIZE
105 hex
106 default 0x400000
107
108config HEAP_SIZE
109 hex
Duncan Laurieaab226c2020-06-08 17:36:21 -0700110 default 0x10000
Subrata Banik91e89c52019-11-01 18:30:01 +0530111
112config MAX_ROOT_PORTS
113 int
Aamir Bohra555c9b62020-03-23 10:13:10 +0530114 default 12
Subrata Banik91e89c52019-11-01 18:30:01 +0530115
Ravi Sarawadi2fd49722019-12-16 23:41:36 -0800116config MAX_PCIE_CLOCKS
117 int
Aamir Bohra555c9b62020-03-23 10:13:10 +0530118 default 7
Ravi Sarawadi2fd49722019-12-16 23:41:36 -0800119
Subrata Banik91e89c52019-11-01 18:30:01 +0530120config SMM_TSEG_SIZE
121 hex
122 default 0x800000
123
124config SMM_RESERVED_SIZE
125 hex
126 default 0x200000
127
128config PCR_BASE_ADDRESS
129 hex
130 default 0xfd000000
131 help
132 This option allows you to select MMIO Base Address of sideband bus.
133
134config MMCONF_BASE_ADDRESS
135 hex
136 default 0xc0000000
137
138config CPU_BCLK_MHZ
139 int
140 default 100
141
142config SOC_INTEL_COMMON_BLOCK_GSPI_CLOCK_MHZ
143 int
144 default 120
145
Michael Niewöhnerdadcbfb2020-10-04 14:48:05 +0200146config CPU_XTAL_HZ
147 default 38400000
148
Subrata Banik91e89c52019-11-01 18:30:01 +0530149config DRIVERS_I2C_DESIGNWARE_CLOCK_MHZ
150 int
151 default 133
152
153config SOC_INTEL_COMMON_BLOCK_GSPI_MAX
154 int
Aamir Bohra555c9b62020-03-23 10:13:10 +0530155 default 4
Subrata Banik91e89c52019-11-01 18:30:01 +0530156
157config SOC_INTEL_I2C_DEV_MAX
158 int
159 default 6
160
161config SOC_INTEL_UART_DEV_MAX
162 int
163 default 3
164
165config CONSOLE_UART_BASE_ADDRESS
166 hex
167 default 0xfe032000
168 depends on INTEL_LPSS_UART_FOR_CONSOLE
169
170# Clock divider parameters for 115200 baud rate
Ravi Sarawadi38387012019-12-19 15:04:58 -0800171# Baudrate = (UART source clcok * M) /(N *16)
172# TGL UART source clock: 120MHz
Subrata Banik91e89c52019-11-01 18:30:01 +0530173config SOC_INTEL_COMMON_LPSS_UART_CLK_M_VAL
174 hex
Aamir Bohra555c9b62020-03-23 10:13:10 +0530175 default 0x25a
Subrata Banik91e89c52019-11-01 18:30:01 +0530176
177config SOC_INTEL_COMMON_LPSS_UART_CLK_N_VAL
178 hex
Aamir Bohra555c9b62020-03-23 10:13:10 +0530179 default 0x7fff
Subrata Banik91e89c52019-11-01 18:30:01 +0530180
181config CHROMEOS
182 select CHROMEOS_RAMOOPS_DYNAMIC
183
Jes Klinkee046b712020-08-19 14:01:30 -0700184# Tiger Lake SoC requires at least 100us interrupt pulses in order to guarantee detection
185# in all low power states. Cr50 TPM, if used, needs to be told to generate longer pulses.
186config TPM_CR50
187 select CR50_USE_LONG_INTERRUPT_PULSES
188
Srinidhi N Kaushik74c16d02020-11-04 11:29:33 -0800189config VBT_DATA_SIZE_KB
190 int
191 default 9
192
Subrata Banik91e89c52019-11-01 18:30:01 +0530193config VBOOT
194 select VBOOT_SEPARATE_VERSTAGE
195 select VBOOT_MUST_REQUEST_DISPLAY
Subrata Banik91e89c52019-11-01 18:30:01 +0530196 select VBOOT_STARTS_IN_BOOTBLOCK
197 select VBOOT_VBNV_CMOS
198 select VBOOT_VBNV_CMOS_BACKUP_TO_FLASH
199
200config C_ENV_BOOTBLOCK_SIZE
201 hex
202 default 0xC000
203
204config CBFS_SIZE
205 hex
206 default 0x200000
207
Subrata Banik91e89c52019-11-01 18:30:01 +0530208config FSP_HEADER_PATH
Aamir Bohra555c9b62020-03-23 10:13:10 +0530209 default "src/vendorcode/intel/fsp/fsp2_0/tigerlake/"
Subrata Banik91e89c52019-11-01 18:30:01 +0530210
211config FSP_FD_PATH
Aamir Bohra555c9b62020-03-23 10:13:10 +0530212 default "3rdparty/fsp/TigerLakeFspBinPkg/Fsp.fd"
Subrata Banik91e89c52019-11-01 18:30:01 +0530213
Subrata Banik56626cf2020-02-27 19:39:22 +0530214config SOC_INTEL_TIGERLAKE_DEBUG_CONSENT
215 int "Debug Consent for TGL"
216 # USB DBC is more common for developers so make this default to 3 if
217 # SOC_INTEL_DEBUG_CONSENT=y
218 default 3 if SOC_INTEL_DEBUG_CONSENT
219 default 0
220 help
221 This is to control debug interface on SOC.
222 Setting non-zero value will allow to use DBC or DCI to debug SOC.
223 PlatformDebugConsent in FspmUpd.h has the details.
224
225 Desired platform debug type are
226 0:Disabled, 1:Enabled (DCI OOB+[DbC]), 2:Enabled (DCI OOB),
227 3:Enabled (USB3 DbC), 4:Enabled (XDP/MIPI60), 5:Enabled (USB2 DbC),
228 6:Enable (2-wire DCI OOB), 7:Manual
Subrata Banikebf1daa2020-05-19 12:32:41 +0530229
230config PRERAM_CBMEM_CONSOLE_SIZE
231 hex
Anil Kumar033038f2020-09-08 16:18:45 -0700232 default 0x2000
Subrata Banik91e89c52019-11-01 18:30:01 +0530233endif