blob: cef1fd0e3306e65b0a7fda098144b8137770cd78 [file] [log] [blame]
Maulik V Vaghela2c3d91c2019-11-21 21:20:17 +05301config SOC_INTEL_TIGERLAKE_BASE
2 bool
3
Subrata Banik91e89c52019-11-01 18:30:01 +05304config SOC_INTEL_TIGERLAKE
5 bool
Maulik V Vaghela2c3d91c2019-11-21 21:20:17 +05306 select SOC_INTEL_TIGERLAKE_BASE
Ravi Sarawadi38387012019-12-19 15:04:58 -08007 #TODO - Enable INTEL_CAR_NEM_ENHANCED
8 select INTEL_CAR_NEM
Subrata Banik91e89c52019-11-01 18:30:01 +05309 help
10 Intel Tigerlake support
11
Maulik V Vaghela2c3d91c2019-11-21 21:20:17 +053012config SOC_INTEL_JASPERLAKE
13 bool
14 select SOC_INTEL_TIGERLAKE_BASE
Ravi Sarawadi38387012019-12-19 15:04:58 -080015 select INTEL_CAR_NEM_ENHANCED
Maulik V Vaghela2c3d91c2019-11-21 21:20:17 +053016 help
17 Intel Jasperlake support
18
19if SOC_INTEL_TIGERLAKE_BASE
Subrata Banik91e89c52019-11-01 18:30:01 +053020
21config CPU_SPECIFIC_OPTIONS
22 def_bool y
23 select ACPI_INTEL_HARDWARE_SLEEP_VALUES
24 select ARCH_BOOTBLOCK_X86_32
25 select ARCH_RAMSTAGE_X86_32
26 select ARCH_ROMSTAGE_X86_32
27 select ARCH_VERSTAGE_X86_32
28 select BOOT_DEVICE_SPI_FLASH_RW_NOMMAP_EARLY if BOOT_DEVICE_SPI_FLASH
29 select BOOT_DEVICE_SUPPORTS_WRITES
Subrata Banik91e89c52019-11-01 18:30:01 +053030 select CACHE_MRC_SETTINGS
31 select COMMON_FADT
32 select CPU_INTEL_FIRMWARE_INTERFACE_TABLE
33 select FSP_M_XIP
34 select GENERIC_GPIO_LIB
35 select HAVE_FSP_GOP
36 select INTEL_DESCRIPTOR_MODE_CAPABLE
37 select HAVE_SMI_HANDLER
38 select IDT_IN_EVERY_STAGE
39 select INTEL_GMA_ACPI
40 select INTEL_GMA_ADD_VBT if RUN_FSP_GOP
41 select IOAPIC
42 select MRC_SETTINGS_PROTECT
43 select PARALLEL_MP
44 select PARALLEL_MP_AP_WORK
45 select MICROCODE_BLOB_UNDISCLOSED
46 select PLATFORM_USES_FSP2_1
47 select REG_SCRIPT
48 select SMP
49 select SOC_AHCI_PORT_IMPLEMENTED_INVERT
50 select PMC_GLOBAL_RESET_ENABLE_LOCK
Kyösti Mälkkib0f15f02019-11-22 23:15:29 +020051 select CPU_INTEL_COMMON_SMM
Subrata Banik91e89c52019-11-01 18:30:01 +053052 select SOC_INTEL_COMMON
53 select SOC_INTEL_COMMON_ACPI_WAKE_SOURCE
54 select SOC_INTEL_COMMON_BLOCK
55 select SOC_INTEL_COMMON_BLOCK_ACPI
56 select SOC_INTEL_COMMON_BLOCK_CHIP_CONFIG
57 select SOC_INTEL_COMMON_BLOCK_CPU
58 select SOC_INTEL_COMMON_BLOCK_CPU_MPINIT
Nick Vaccaroef8258a2019-12-09 22:11:33 -080059 select SOC_INTEL_COMMON_BLOCK_GPIO_DUAL_ROUTE_SUPPORT
Subrata Banik91e89c52019-11-01 18:30:01 +053060 select SOC_INTEL_COMMON_BLOCK_GSPI_VERSION_2
61 select SOC_INTEL_COMMON_BLOCK_HDA
62 select SOC_INTEL_COMMON_BLOCK_SA
63 select SOC_INTEL_COMMON_BLOCK_SMM
64 select SOC_INTEL_COMMON_BLOCK_SMM_IO_TRAP
65 select SOC_INTEL_COMMON_PCH_BASE
66 select SOC_INTEL_COMMON_RESET
Arthur Heymansc6872f52019-11-11 12:29:56 +010067 select SOC_INTEL_COMMON_BLOCK_CAR
Subrata Banik91e89c52019-11-01 18:30:01 +053068 select SSE2
69 select SUPPORT_CPU_UCODE_IN_CBFS
70 select TSC_MONOTONIC_TIMER
71 select UDELAY_TSC
72 select UDK_2017_BINDING
73 select DISPLAY_FSP_VERSION_INFO
74 select HECI_DISABLE_USING_SMM
75
76config DCACHE_RAM_BASE
77 default 0xfef00000
78
79config DCACHE_RAM_SIZE
Maulik V Vaghelae9b1e0f2019-12-16 16:39:53 +053080 default 0x80000
Subrata Banik91e89c52019-11-01 18:30:01 +053081 help
82 The size of the cache-as-ram region required during bootblock
83 and/or romstage.
84
85config DCACHE_BSP_STACK_SIZE
86 hex
Maulik V Vaghelae9b1e0f2019-12-16 16:39:53 +053087 default 0x30400
Subrata Banik91e89c52019-11-01 18:30:01 +053088 help
89 The amount of anticipated stack usage in CAR by bootblock and
90 other stages. In the case of FSP_USES_CB_STACK default value will be
Maulik V Vaghelae9b1e0f2019-12-16 16:39:53 +053091 sum of FSP-M stack requirement (192KiB) and CB romstage stack requirement (~1KiB).
Subrata Banik91e89c52019-11-01 18:30:01 +053092
93config FSP_TEMP_RAM_SIZE
94 hex
Maulik V Vaghelae9b1e0f2019-12-16 16:39:53 +053095 default 0x20000
Subrata Banik91e89c52019-11-01 18:30:01 +053096 help
97 The amount of anticipated heap usage in CAR by FSP.
98 Refer to Platform FSP integration guide document to know
99 the exact FSP requirement for Heap setup.
100
101config IFD_CHIPSET
102 string
Maulik V Vaghelac2a05d12019-11-27 14:31:38 +0530103 default "jsl" if SOC_INTEL_JASPERLAKE
Ravi Sarawadi38387012019-12-19 15:04:58 -0800104 default "tgl" if SOC_INTEL_TIGERLAKE
Subrata Banik91e89c52019-11-01 18:30:01 +0530105
106config IED_REGION_SIZE
107 hex
108 default 0x400000
109
110config HEAP_SIZE
111 hex
112 default 0x8000
113
114config MAX_ROOT_PORTS
115 int
Ravi Sarawadi38387012019-12-19 15:04:58 -0800116 default 16 if SOC_INTEL_JASPERLAKE
117 default 12 if SOC_INTEL_TIGERLAKE
Subrata Banik91e89c52019-11-01 18:30:01 +0530118
Ravi Sarawadi2fd49722019-12-16 23:41:36 -0800119config MAX_PCIE_CLOCKS
120 int
121 default 7 if SOC_INTEL_TIGERLAKE
122 default 16 if SOC_INTEL_JASPERLAKE
123
Subrata Banik91e89c52019-11-01 18:30:01 +0530124config SMM_TSEG_SIZE
125 hex
126 default 0x800000
127
128config SMM_RESERVED_SIZE
129 hex
130 default 0x200000
131
132config PCR_BASE_ADDRESS
133 hex
134 default 0xfd000000
135 help
136 This option allows you to select MMIO Base Address of sideband bus.
137
138config MMCONF_BASE_ADDRESS
139 hex
140 default 0xc0000000
141
142config CPU_BCLK_MHZ
143 int
144 default 100
145
146config SOC_INTEL_COMMON_BLOCK_GSPI_CLOCK_MHZ
147 int
148 default 120
149
150config DRIVERS_I2C_DESIGNWARE_CLOCK_MHZ
151 int
152 default 133
153
154config SOC_INTEL_COMMON_BLOCK_GSPI_MAX
155 int
Ravi Sarawadi38387012019-12-19 15:04:58 -0800156 default 3 if SOC_INTEL_JASPERLAKE
157 default 4 if SOC_INTEL_TIGERLAKE
Subrata Banik91e89c52019-11-01 18:30:01 +0530158
159config SOC_INTEL_I2C_DEV_MAX
160 int
161 default 6
162
163config SOC_INTEL_UART_DEV_MAX
164 int
165 default 3
166
167config CONSOLE_UART_BASE_ADDRESS
168 hex
169 default 0xfe032000
170 depends on INTEL_LPSS_UART_FOR_CONSOLE
171
172# Clock divider parameters for 115200 baud rate
Ravi Sarawadi38387012019-12-19 15:04:58 -0800173# Baudrate = (UART source clcok * M) /(N *16)
174# TGL UART source clock: 120MHz
175# JSL UART source clock: 100MHz
Subrata Banik91e89c52019-11-01 18:30:01 +0530176config SOC_INTEL_COMMON_LPSS_UART_CLK_M_VAL
177 hex
Ravi Sarawadi38387012019-12-19 15:04:58 -0800178 default 0x30 if SOC_INTEL_JASPERLAKE
179 default 0x25a if SOC_INTEL_TIGERLAKE
Subrata Banik91e89c52019-11-01 18:30:01 +0530180
181config SOC_INTEL_COMMON_LPSS_UART_CLK_N_VAL
182 hex
Ravi Sarawadi38387012019-12-19 15:04:58 -0800183 default 0xc35 if SOC_INTEL_JASPERLAKE
184 default 0x7fff if SOC_INTEL_TIGERLAKE
Subrata Banik91e89c52019-11-01 18:30:01 +0530185
186config CHROMEOS
187 select CHROMEOS_RAMOOPS_DYNAMIC
188
189config VBOOT
190 select VBOOT_SEPARATE_VERSTAGE
191 select VBOOT_MUST_REQUEST_DISPLAY
192 select VBOOT_SAVE_RECOVERY_REASON_ON_REBOOT
193 select VBOOT_STARTS_IN_BOOTBLOCK
194 select VBOOT_VBNV_CMOS
195 select VBOOT_VBNV_CMOS_BACKUP_TO_FLASH
196
197config C_ENV_BOOTBLOCK_SIZE
198 hex
199 default 0xC000
200
201config CBFS_SIZE
202 hex
203 default 0x200000
204
Subrata Banik91e89c52019-11-01 18:30:01 +0530205config FSP_HEADER_PATH
206 string "Location of FSP headers"
Aamir Bohrabf14c002019-12-06 19:39:36 +0530207 default "src/vendorcode/intel/fsp/fsp2_0/jasperlake/" if SOC_INTEL_JASPERLAKE
Ravi Sarawadi38387012019-12-19 15:04:58 -0800208 default "src/vendorcode/intel/fsp/fsp2_0/tigerlake/" if SOC_INTEL_TIGERLAKE
Subrata Banik91e89c52019-11-01 18:30:01 +0530209
210config FSP_FD_PATH
211 string
212 depends on FSP_USE_REPO
Aamir Bohrabf14c002019-12-06 19:39:36 +0530213 default "3rdparty/fsp/JasperLakeFspBinPkg/Fsp.fd" if SOC_INTEL_JASPERLAKE
Ravi Sarawadi38387012019-12-19 15:04:58 -0800214 default "3rdparty/fsp/TigerLakeFspBinPkg/Fsp.fd" if SOC_INTEL_TIGERLAKE
Subrata Banik91e89c52019-11-01 18:30:01 +0530215
216endif