blob: 9eb229e207dc58de35d1084d27ab82070db40239 [file] [log] [blame]
Subrata Banik91e89c52019-11-01 18:30:01 +05301config SOC_INTEL_TIGERLAKE
2 bool
3 help
4 Intel Tigerlake support
5
Aamir Bohraa23e0c92020-03-25 15:31:12 +05306if SOC_INTEL_TIGERLAKE
Subrata Banik91e89c52019-11-01 18:30:01 +05307
8config CPU_SPECIFIC_OPTIONS
9 def_bool y
10 select ACPI_INTEL_HARDWARE_SLEEP_VALUES
Angel Ponsa32df262020-09-25 10:20:11 +020011 select ARCH_ALL_STAGES_X86_32
Subrata Banik91e89c52019-11-01 18:30:01 +053012 select BOOT_DEVICE_SUPPORTS_WRITES
Subrata Banik91e89c52019-11-01 18:30:01 +053013 select CACHE_MRC_SETTINGS
Alex Levinf3668fc2020-06-11 20:09:45 -070014 select CPU_INTEL_COMMON
Subrata Banik91e89c52019-11-01 18:30:01 +053015 select CPU_INTEL_FIRMWARE_INTERFACE_TABLE
Michael Niewöhnerfe6070f2020-10-04 15:16:04 +020016 select CPU_SUPPORTS_PM_TIMER_EMULATION
Duncan Laurie2e9315c2020-10-27 10:29:16 -070017 select DRIVERS_USB_ACPI
Karthikeyan Ramasubramanian6abee842020-06-16 23:29:28 -060018 select FSP_COMPRESS_FSP_S_LZ4
Subrata Banik91e89c52019-11-01 18:30:01 +053019 select FSP_M_XIP
20 select GENERIC_GPIO_LIB
21 select HAVE_FSP_GOP
22 select INTEL_DESCRIPTOR_MODE_CAPABLE
23 select HAVE_SMI_HANDLER
24 select IDT_IN_EVERY_STAGE
Shreesh Chhabbi7fbcdb32020-09-16 11:39:01 -070025 select INTEL_CAR_NEM
Subrata Banik91e89c52019-11-01 18:30:01 +053026 select INTEL_GMA_ACPI
27 select INTEL_GMA_ADD_VBT if RUN_FSP_GOP
28 select IOAPIC
29 select MRC_SETTINGS_PROTECT
30 select PARALLEL_MP
31 select PARALLEL_MP_AP_WORK
32 select MICROCODE_BLOB_UNDISCLOSED
Subrata Banikb622d4b2020-05-26 18:33:22 +053033 select PLATFORM_USES_FSP2_2
Jonathan Zhang01e38552020-06-17 16:03:18 -070034 select FSP_PEIM_TO_PEIM_INTERFACE
Subrata Banik91e89c52019-11-01 18:30:01 +053035 select REG_SCRIPT
Subrata Banik91e89c52019-11-01 18:30:01 +053036 select PMC_GLOBAL_RESET_ENABLE_LOCK
Subrata Banik0359d9d2020-09-28 18:43:47 +053037 select PMC_LOW_POWER_MODE_PROGRAM
Subrata Banik91e89c52019-11-01 18:30:01 +053038 select SOC_INTEL_COMMON
39 select SOC_INTEL_COMMON_ACPI_WAKE_SOURCE
40 select SOC_INTEL_COMMON_BLOCK
41 select SOC_INTEL_COMMON_BLOCK_ACPI
42 select SOC_INTEL_COMMON_BLOCK_CHIP_CONFIG
43 select SOC_INTEL_COMMON_BLOCK_CPU
44 select SOC_INTEL_COMMON_BLOCK_CPU_MPINIT
Tim Wawrzynczakc5316ec2020-05-29 15:20:56 -060045 select SOC_INTEL_COMMON_BLOCK_DTT
Nick Vaccaroef8258a2019-12-09 22:11:33 -080046 select SOC_INTEL_COMMON_BLOCK_GPIO_DUAL_ROUTE_SUPPORT
Subrata Banik91e89c52019-11-01 18:30:01 +053047 select SOC_INTEL_COMMON_BLOCK_GSPI_VERSION_2
48 select SOC_INTEL_COMMON_BLOCK_HDA
49 select SOC_INTEL_COMMON_BLOCK_SA
50 select SOC_INTEL_COMMON_BLOCK_SMM
51 select SOC_INTEL_COMMON_BLOCK_SMM_IO_TRAP
Duncan Laurie6f58b992020-08-28 19:44:42 +000052 select SOC_INTEL_COMMON_BLOCK_USB4
53 select SOC_INTEL_COMMON_BLOCK_USB4_PCIE
Duncan Laurie2e9315c2020-10-27 10:29:16 -070054 select SOC_INTEL_COMMON_BLOCK_USB4_XHCI
Subrata Banik91e89c52019-11-01 18:30:01 +053055 select SOC_INTEL_COMMON_PCH_BASE
56 select SOC_INTEL_COMMON_RESET
Arthur Heymansc6872f52019-11-11 12:29:56 +010057 select SOC_INTEL_COMMON_BLOCK_CAR
Sumeet R Pawnikard2132462020-05-15 15:55:37 +053058 select SOC_INTEL_COMMON_BLOCK_POWER_LIMIT
Subrata Banik91e89c52019-11-01 18:30:01 +053059 select SSE2
60 select SUPPORT_CPU_UCODE_IN_CBFS
61 select TSC_MONOTONIC_TIMER
62 select UDELAY_TSC
63 select UDK_2017_BINDING
64 select DISPLAY_FSP_VERSION_INFO
65 select HECI_DISABLE_USING_SMM
66
67config DCACHE_RAM_BASE
68 default 0xfef00000
69
70config DCACHE_RAM_SIZE
Maulik V Vaghelae9b1e0f2019-12-16 16:39:53 +053071 default 0x80000
Subrata Banik91e89c52019-11-01 18:30:01 +053072 help
73 The size of the cache-as-ram region required during bootblock
74 and/or romstage.
75
76config DCACHE_BSP_STACK_SIZE
77 hex
Aamir Bohra555c9b62020-03-23 10:13:10 +053078 default 0x40400
Subrata Banik91e89c52019-11-01 18:30:01 +053079 help
80 The amount of anticipated stack usage in CAR by bootblock and
81 other stages. In the case of FSP_USES_CB_STACK default value will be
Aamir Bohra555c9b62020-03-23 10:13:10 +053082 sum of FSP-M stack requirement(256KiB) and CB romstage stack requirement
83 (~1KiB).
Subrata Banik91e89c52019-11-01 18:30:01 +053084
85config FSP_TEMP_RAM_SIZE
86 hex
Maulik V Vaghelae9b1e0f2019-12-16 16:39:53 +053087 default 0x20000
Subrata Banik91e89c52019-11-01 18:30:01 +053088 help
89 The amount of anticipated heap usage in CAR by FSP.
90 Refer to Platform FSP integration guide document to know
91 the exact FSP requirement for Heap setup.
92
Duncan Lauriea5bb31f2020-07-29 16:31:18 -070093config CHIPSET_DEVICETREE
94 string
95 default "soc/intel/tigerlake/chipset.cb"
96
Subrata Banik91e89c52019-11-01 18:30:01 +053097config IFD_CHIPSET
98 string
Aamir Bohra555c9b62020-03-23 10:13:10 +053099 default "tgl"
Subrata Banik91e89c52019-11-01 18:30:01 +0530100
101config IED_REGION_SIZE
102 hex
103 default 0x400000
104
105config HEAP_SIZE
106 hex
Duncan Laurieaab226c2020-06-08 17:36:21 -0700107 default 0x10000
Subrata Banik91e89c52019-11-01 18:30:01 +0530108
109config MAX_ROOT_PORTS
110 int
Aamir Bohra555c9b62020-03-23 10:13:10 +0530111 default 12
Subrata Banik91e89c52019-11-01 18:30:01 +0530112
Ravi Sarawadi2fd49722019-12-16 23:41:36 -0800113config MAX_PCIE_CLOCKS
114 int
Aamir Bohra555c9b62020-03-23 10:13:10 +0530115 default 7
Ravi Sarawadi2fd49722019-12-16 23:41:36 -0800116
Subrata Banik91e89c52019-11-01 18:30:01 +0530117config SMM_TSEG_SIZE
118 hex
119 default 0x800000
120
121config SMM_RESERVED_SIZE
122 hex
123 default 0x200000
124
125config PCR_BASE_ADDRESS
126 hex
127 default 0xfd000000
128 help
129 This option allows you to select MMIO Base Address of sideband bus.
130
131config MMCONF_BASE_ADDRESS
132 hex
133 default 0xc0000000
134
135config CPU_BCLK_MHZ
136 int
137 default 100
138
139config SOC_INTEL_COMMON_BLOCK_GSPI_CLOCK_MHZ
140 int
141 default 120
142
Michael Niewöhnerdadcbfb2020-10-04 14:48:05 +0200143config CPU_XTAL_HZ
144 default 38400000
145
Subrata Banik91e89c52019-11-01 18:30:01 +0530146config DRIVERS_I2C_DESIGNWARE_CLOCK_MHZ
147 int
148 default 133
149
150config SOC_INTEL_COMMON_BLOCK_GSPI_MAX
151 int
Aamir Bohra555c9b62020-03-23 10:13:10 +0530152 default 4
Subrata Banik91e89c52019-11-01 18:30:01 +0530153
154config SOC_INTEL_I2C_DEV_MAX
155 int
156 default 6
157
158config SOC_INTEL_UART_DEV_MAX
159 int
160 default 3
161
162config CONSOLE_UART_BASE_ADDRESS
163 hex
164 default 0xfe032000
165 depends on INTEL_LPSS_UART_FOR_CONSOLE
166
167# Clock divider parameters for 115200 baud rate
Ravi Sarawadi38387012019-12-19 15:04:58 -0800168# Baudrate = (UART source clcok * M) /(N *16)
169# TGL UART source clock: 120MHz
Subrata Banik91e89c52019-11-01 18:30:01 +0530170config SOC_INTEL_COMMON_LPSS_UART_CLK_M_VAL
171 hex
Aamir Bohra555c9b62020-03-23 10:13:10 +0530172 default 0x25a
Subrata Banik91e89c52019-11-01 18:30:01 +0530173
174config SOC_INTEL_COMMON_LPSS_UART_CLK_N_VAL
175 hex
Aamir Bohra555c9b62020-03-23 10:13:10 +0530176 default 0x7fff
Subrata Banik91e89c52019-11-01 18:30:01 +0530177
178config CHROMEOS
179 select CHROMEOS_RAMOOPS_DYNAMIC
180
Jes Klinkee046b712020-08-19 14:01:30 -0700181# Tiger Lake SoC requires at least 100us interrupt pulses in order to guarantee detection
182# in all low power states. Cr50 TPM, if used, needs to be told to generate longer pulses.
183config TPM_CR50
184 select CR50_USE_LONG_INTERRUPT_PULSES
185
Subrata Banik91e89c52019-11-01 18:30:01 +0530186config VBOOT
187 select VBOOT_SEPARATE_VERSTAGE
188 select VBOOT_MUST_REQUEST_DISPLAY
Subrata Banik91e89c52019-11-01 18:30:01 +0530189 select VBOOT_STARTS_IN_BOOTBLOCK
190 select VBOOT_VBNV_CMOS
191 select VBOOT_VBNV_CMOS_BACKUP_TO_FLASH
192
193config C_ENV_BOOTBLOCK_SIZE
194 hex
195 default 0xC000
196
197config CBFS_SIZE
198 hex
199 default 0x200000
200
Subrata Banik91e89c52019-11-01 18:30:01 +0530201config FSP_HEADER_PATH
Aamir Bohra555c9b62020-03-23 10:13:10 +0530202 default "src/vendorcode/intel/fsp/fsp2_0/tigerlake/"
Subrata Banik91e89c52019-11-01 18:30:01 +0530203
204config FSP_FD_PATH
Aamir Bohra555c9b62020-03-23 10:13:10 +0530205 default "3rdparty/fsp/TigerLakeFspBinPkg/Fsp.fd"
Subrata Banik91e89c52019-11-01 18:30:01 +0530206
Subrata Banik56626cf2020-02-27 19:39:22 +0530207config SOC_INTEL_TIGERLAKE_DEBUG_CONSENT
208 int "Debug Consent for TGL"
209 # USB DBC is more common for developers so make this default to 3 if
210 # SOC_INTEL_DEBUG_CONSENT=y
211 default 3 if SOC_INTEL_DEBUG_CONSENT
212 default 0
213 help
214 This is to control debug interface on SOC.
215 Setting non-zero value will allow to use DBC or DCI to debug SOC.
216 PlatformDebugConsent in FspmUpd.h has the details.
217
218 Desired platform debug type are
219 0:Disabled, 1:Enabled (DCI OOB+[DbC]), 2:Enabled (DCI OOB),
220 3:Enabled (USB3 DbC), 4:Enabled (XDP/MIPI60), 5:Enabled (USB2 DbC),
221 6:Enable (2-wire DCI OOB), 7:Manual
Subrata Banikebf1daa2020-05-19 12:32:41 +0530222
223config PRERAM_CBMEM_CONSOLE_SIZE
224 hex
Anil Kumar033038f2020-09-08 16:18:45 -0700225 default 0x2000
Subrata Banik91e89c52019-11-01 18:30:01 +0530226endif