blob: c7e10a9a694acca5f0bd47b704b9fd0b5c798ddc [file] [log] [blame]
Subrata Banik91e89c52019-11-01 18:30:01 +05301config SOC_INTEL_TIGERLAKE
2 bool
3 help
4 Intel Tigerlake support
5
Aamir Bohraa23e0c92020-03-25 15:31:12 +05306if SOC_INTEL_TIGERLAKE
Subrata Banik91e89c52019-11-01 18:30:01 +05307
8config CPU_SPECIFIC_OPTIONS
9 def_bool y
10 select ACPI_INTEL_HARDWARE_SLEEP_VALUES
Angel Ponsa32df262020-09-25 10:20:11 +020011 select ARCH_ALL_STAGES_X86_32
Subrata Banik91e89c52019-11-01 18:30:01 +053012 select BOOT_DEVICE_SUPPORTS_WRITES
Subrata Banik91e89c52019-11-01 18:30:01 +053013 select CACHE_MRC_SETTINGS
Alex Levinf3668fc2020-06-11 20:09:45 -070014 select CPU_INTEL_COMMON
Subrata Banik91e89c52019-11-01 18:30:01 +053015 select CPU_INTEL_FIRMWARE_INTERFACE_TABLE
Michael Niewöhnerfe6070f2020-10-04 15:16:04 +020016 select CPU_SUPPORTS_PM_TIMER_EMULATION
Duncan Laurie2e9315c2020-10-27 10:29:16 -070017 select DRIVERS_USB_ACPI
Furquan Shaikhba75c4c2020-11-22 15:45:54 -080018 select FAST_SPI_SUPPORTS_EXT_BIOS_WINDOW
Karthikeyan Ramasubramanian6abee842020-06-16 23:29:28 -060019 select FSP_COMPRESS_FSP_S_LZ4
Subrata Banik91e89c52019-11-01 18:30:01 +053020 select FSP_M_XIP
Subrata Banik4ed9f9a2020-10-31 22:01:55 +053021 select FSP_STATUS_GLOBAL_RESET_REQUIRED_3
Subrata Banik91e89c52019-11-01 18:30:01 +053022 select GENERIC_GPIO_LIB
23 select HAVE_FSP_GOP
24 select INTEL_DESCRIPTOR_MODE_CAPABLE
25 select HAVE_SMI_HANDLER
26 select IDT_IN_EVERY_STAGE
Shreesh Chhabbi87c7ec72020-12-03 14:07:15 -080027 select INTEL_CAR_NEM_ENHANCED if !INTEL_CAR_NEM
Shreesh Chhabbi860c6842020-12-03 15:06:20 -080028 select CAR_HAS_SF_MASKS if INTEL_CAR_NEM_ENHANCED
Shreesh Chhabbi42b1d3f2020-11-05 12:06:29 -080029 select COS_MAPPED_TO_MSB if INTEL_CAR_NEM_ENHANCED
Subrata Banik91e89c52019-11-01 18:30:01 +053030 select INTEL_GMA_ACPI
31 select INTEL_GMA_ADD_VBT if RUN_FSP_GOP
32 select IOAPIC
33 select MRC_SETTINGS_PROTECT
34 select PARALLEL_MP
35 select PARALLEL_MP_AP_WORK
36 select MICROCODE_BLOB_UNDISCLOSED
Subrata Banikb622d4b2020-05-26 18:33:22 +053037 select PLATFORM_USES_FSP2_2
Jonathan Zhang01e38552020-06-17 16:03:18 -070038 select FSP_PEIM_TO_PEIM_INTERFACE
Subrata Banik91e89c52019-11-01 18:30:01 +053039 select REG_SCRIPT
Subrata Banik91e89c52019-11-01 18:30:01 +053040 select PMC_GLOBAL_RESET_ENABLE_LOCK
Subrata Banik0359d9d2020-09-28 18:43:47 +053041 select PMC_LOW_POWER_MODE_PROGRAM
Subrata Banik91e89c52019-11-01 18:30:01 +053042 select SOC_INTEL_COMMON
43 select SOC_INTEL_COMMON_ACPI_WAKE_SOURCE
44 select SOC_INTEL_COMMON_BLOCK
45 select SOC_INTEL_COMMON_BLOCK_ACPI
Subrata Banik21974ab2020-10-31 21:40:43 +053046 select SOC_INTEL_COMMON_BLOCK_CAR
Subrata Banik91e89c52019-11-01 18:30:01 +053047 select SOC_INTEL_COMMON_BLOCK_CHIP_CONFIG
Furquan Shaikh23e88132020-10-08 23:44:20 -070048 select SOC_INTEL_COMMON_BLOCK_CNVI
Subrata Banik91e89c52019-11-01 18:30:01 +053049 select SOC_INTEL_COMMON_BLOCK_CPU
50 select SOC_INTEL_COMMON_BLOCK_CPU_MPINIT
Tim Wawrzynczakc5316ec2020-05-29 15:20:56 -060051 select SOC_INTEL_COMMON_BLOCK_DTT
Nick Vaccaroef8258a2019-12-09 22:11:33 -080052 select SOC_INTEL_COMMON_BLOCK_GPIO_DUAL_ROUTE_SUPPORT
Duncan Laurie7d971362020-11-05 10:09:58 -080053 select SOC_INTEL_COMMON_BLOCK_GPIO_IOSTANDBY
Subrata Banik91e89c52019-11-01 18:30:01 +053054 select SOC_INTEL_COMMON_BLOCK_GSPI_VERSION_2
55 select SOC_INTEL_COMMON_BLOCK_HDA
Duncan Lauriee997d852020-10-10 00:18:08 +000056 select SOC_INTEL_COMMON_BLOCK_PCIE_RTD3
Subrata Banik91e89c52019-11-01 18:30:01 +053057 select SOC_INTEL_COMMON_BLOCK_SA
58 select SOC_INTEL_COMMON_BLOCK_SMM
59 select SOC_INTEL_COMMON_BLOCK_SMM_IO_TRAP
Duncan Laurie6f58b992020-08-28 19:44:42 +000060 select SOC_INTEL_COMMON_BLOCK_USB4
61 select SOC_INTEL_COMMON_BLOCK_USB4_PCIE
Duncan Laurie2e9315c2020-10-27 10:29:16 -070062 select SOC_INTEL_COMMON_BLOCK_USB4_XHCI
Karthikeyan Ramasubramanianfa9e8f92020-11-04 22:22:46 -070063 select SOC_INTEL_COMMON_BLOCK_XHCI_ELOG
Subrata Banik4ed9f9a2020-10-31 22:01:55 +053064 select SOC_INTEL_COMMON_FSP_RESET
Subrata Banik91e89c52019-11-01 18:30:01 +053065 select SOC_INTEL_COMMON_PCH_BASE
66 select SOC_INTEL_COMMON_RESET
Sumeet R Pawnikard2132462020-05-15 15:55:37 +053067 select SOC_INTEL_COMMON_BLOCK_POWER_LIMIT
Subrata Banik91e89c52019-11-01 18:30:01 +053068 select SSE2
69 select SUPPORT_CPU_UCODE_IN_CBFS
70 select TSC_MONOTONIC_TIMER
71 select UDELAY_TSC
72 select UDK_2017_BINDING
73 select DISPLAY_FSP_VERSION_INFO
74 select HECI_DISABLE_USING_SMM
75
76config DCACHE_RAM_BASE
77 default 0xfef00000
78
79config DCACHE_RAM_SIZE
Maulik V Vaghelae9b1e0f2019-12-16 16:39:53 +053080 default 0x80000
Subrata Banik91e89c52019-11-01 18:30:01 +053081 help
82 The size of the cache-as-ram region required during bootblock
83 and/or romstage.
84
85config DCACHE_BSP_STACK_SIZE
86 hex
Aamir Bohra555c9b62020-03-23 10:13:10 +053087 default 0x40400
Subrata Banik91e89c52019-11-01 18:30:01 +053088 help
89 The amount of anticipated stack usage in CAR by bootblock and
90 other stages. In the case of FSP_USES_CB_STACK default value will be
Aamir Bohra555c9b62020-03-23 10:13:10 +053091 sum of FSP-M stack requirement(256KiB) and CB romstage stack requirement
92 (~1KiB).
Subrata Banik91e89c52019-11-01 18:30:01 +053093
94config FSP_TEMP_RAM_SIZE
95 hex
Maulik V Vaghelae9b1e0f2019-12-16 16:39:53 +053096 default 0x20000
Subrata Banik91e89c52019-11-01 18:30:01 +053097 help
98 The amount of anticipated heap usage in CAR by FSP.
99 Refer to Platform FSP integration guide document to know
100 the exact FSP requirement for Heap setup.
101
Duncan Lauriea5bb31f2020-07-29 16:31:18 -0700102config CHIPSET_DEVICETREE
103 string
104 default "soc/intel/tigerlake/chipset.cb"
105
Furquan Shaikhba75c4c2020-11-22 15:45:54 -0800106config EXT_BIOS_WIN_BASE
107 default 0xf8000000
108
109config EXT_BIOS_WIN_SIZE
110 default 0x2000000
111
Subrata Banik91e89c52019-11-01 18:30:01 +0530112config IFD_CHIPSET
113 string
Aamir Bohra555c9b62020-03-23 10:13:10 +0530114 default "tgl"
Subrata Banik91e89c52019-11-01 18:30:01 +0530115
116config IED_REGION_SIZE
117 hex
118 default 0x400000
119
120config HEAP_SIZE
121 hex
Duncan Laurieaab226c2020-06-08 17:36:21 -0700122 default 0x10000
Subrata Banik91e89c52019-11-01 18:30:01 +0530123
124config MAX_ROOT_PORTS
125 int
Aamir Bohra555c9b62020-03-23 10:13:10 +0530126 default 12
Subrata Banik91e89c52019-11-01 18:30:01 +0530127
Ravi Sarawadi2fd49722019-12-16 23:41:36 -0800128config MAX_PCIE_CLOCKS
129 int
Aamir Bohra555c9b62020-03-23 10:13:10 +0530130 default 7
Ravi Sarawadi2fd49722019-12-16 23:41:36 -0800131
Subrata Banik91e89c52019-11-01 18:30:01 +0530132config SMM_TSEG_SIZE
133 hex
134 default 0x800000
135
136config SMM_RESERVED_SIZE
137 hex
138 default 0x200000
139
140config PCR_BASE_ADDRESS
141 hex
142 default 0xfd000000
143 help
144 This option allows you to select MMIO Base Address of sideband bus.
145
146config MMCONF_BASE_ADDRESS
147 hex
148 default 0xc0000000
149
150config CPU_BCLK_MHZ
151 int
152 default 100
153
154config SOC_INTEL_COMMON_BLOCK_GSPI_CLOCK_MHZ
155 int
156 default 120
157
Michael Niewöhnerdadcbfb2020-10-04 14:48:05 +0200158config CPU_XTAL_HZ
159 default 38400000
160
Subrata Banik91e89c52019-11-01 18:30:01 +0530161config DRIVERS_I2C_DESIGNWARE_CLOCK_MHZ
162 int
163 default 133
164
165config SOC_INTEL_COMMON_BLOCK_GSPI_MAX
166 int
Aamir Bohra555c9b62020-03-23 10:13:10 +0530167 default 4
Subrata Banik91e89c52019-11-01 18:30:01 +0530168
169config SOC_INTEL_I2C_DEV_MAX
170 int
171 default 6
172
173config SOC_INTEL_UART_DEV_MAX
174 int
175 default 3
176
177config CONSOLE_UART_BASE_ADDRESS
178 hex
Bora Guvendikc3c3e452020-11-13 21:35:19 -0800179 default 0xfe03e000
Subrata Banik91e89c52019-11-01 18:30:01 +0530180 depends on INTEL_LPSS_UART_FOR_CONSOLE
181
182# Clock divider parameters for 115200 baud rate
Ravi Sarawadi38387012019-12-19 15:04:58 -0800183# Baudrate = (UART source clcok * M) /(N *16)
184# TGL UART source clock: 120MHz
Subrata Banik91e89c52019-11-01 18:30:01 +0530185config SOC_INTEL_COMMON_LPSS_UART_CLK_M_VAL
186 hex
Aamir Bohra555c9b62020-03-23 10:13:10 +0530187 default 0x25a
Subrata Banik91e89c52019-11-01 18:30:01 +0530188
189config SOC_INTEL_COMMON_LPSS_UART_CLK_N_VAL
190 hex
Aamir Bohra555c9b62020-03-23 10:13:10 +0530191 default 0x7fff
Subrata Banik91e89c52019-11-01 18:30:01 +0530192
193config CHROMEOS
194 select CHROMEOS_RAMOOPS_DYNAMIC
195
Jes Klinkee046b712020-08-19 14:01:30 -0700196# Tiger Lake SoC requires at least 100us interrupt pulses in order to guarantee detection
197# in all low power states. Cr50 TPM, if used, needs to be told to generate longer pulses.
198config TPM_CR50
199 select CR50_USE_LONG_INTERRUPT_PULSES
200
Srinidhi N Kaushik74c16d02020-11-04 11:29:33 -0800201config VBT_DATA_SIZE_KB
202 int
203 default 9
204
Subrata Banik91e89c52019-11-01 18:30:01 +0530205config VBOOT
206 select VBOOT_SEPARATE_VERSTAGE
207 select VBOOT_MUST_REQUEST_DISPLAY
Subrata Banik91e89c52019-11-01 18:30:01 +0530208 select VBOOT_STARTS_IN_BOOTBLOCK
209 select VBOOT_VBNV_CMOS
210 select VBOOT_VBNV_CMOS_BACKUP_TO_FLASH
211
212config C_ENV_BOOTBLOCK_SIZE
213 hex
214 default 0xC000
215
216config CBFS_SIZE
217 hex
218 default 0x200000
219
Subrata Banik91e89c52019-11-01 18:30:01 +0530220config FSP_HEADER_PATH
Aamir Bohra555c9b62020-03-23 10:13:10 +0530221 default "src/vendorcode/intel/fsp/fsp2_0/tigerlake/"
Subrata Banik91e89c52019-11-01 18:30:01 +0530222
223config FSP_FD_PATH
Aamir Bohra555c9b62020-03-23 10:13:10 +0530224 default "3rdparty/fsp/TigerLakeFspBinPkg/Fsp.fd"
Subrata Banik91e89c52019-11-01 18:30:01 +0530225
Subrata Banik56626cf2020-02-27 19:39:22 +0530226config SOC_INTEL_TIGERLAKE_DEBUG_CONSENT
227 int "Debug Consent for TGL"
228 # USB DBC is more common for developers so make this default to 3 if
229 # SOC_INTEL_DEBUG_CONSENT=y
230 default 3 if SOC_INTEL_DEBUG_CONSENT
231 default 0
232 help
233 This is to control debug interface on SOC.
234 Setting non-zero value will allow to use DBC or DCI to debug SOC.
235 PlatformDebugConsent in FspmUpd.h has the details.
236
237 Desired platform debug type are
238 0:Disabled, 1:Enabled (DCI OOB+[DbC]), 2:Enabled (DCI OOB),
239 3:Enabled (USB3 DbC), 4:Enabled (XDP/MIPI60), 5:Enabled (USB2 DbC),
240 6:Enable (2-wire DCI OOB), 7:Manual
Subrata Banikebf1daa2020-05-19 12:32:41 +0530241
242config PRERAM_CBMEM_CONSOLE_SIZE
243 hex
Anil Kumar033038f2020-09-08 16:18:45 -0700244 default 0x2000
Brandon Breitenstein99b38a92019-12-19 23:12:58 -0800245
246config EARLY_TCSS_DISPLAY
247 bool "Enable early TCSS display"
248 depends on RUN_FSP_GOP
249 help
250 Enable displays to be detected over Type-C ports during boot.
251
Subrata Banik91e89c52019-11-01 18:30:01 +0530252endif