blob: 91f33161b468d2109d6846cee429e0d87b4eff49 [file] [log] [blame]
Subrata Banik91e89c52019-11-01 18:30:01 +05301config SOC_INTEL_TIGERLAKE
2 bool
3 help
4 Intel Tigerlake support
5
Jeremy Soller6b1b9ad2021-08-12 10:49:58 -06006config SOC_INTEL_TIGERLAKE_PCH_H
7 bool
8
Aamir Bohraa23e0c92020-03-25 15:31:12 +05309if SOC_INTEL_TIGERLAKE
Subrata Banik91e89c52019-11-01 18:30:01 +053010
11config CPU_SPECIFIC_OPTIONS
12 def_bool y
13 select ACPI_INTEL_HARDWARE_SLEEP_VALUES
Angel Pons8e035e32021-06-22 12:58:20 +020014 select ARCH_X86
Subrata Banik91e89c52019-11-01 18:30:01 +053015 select BOOT_DEVICE_SUPPORTS_WRITES
Subrata Banik91e89c52019-11-01 18:30:01 +053016 select CACHE_MRC_SETTINGS
Alex Levinf3668fc2020-06-11 20:09:45 -070017 select CPU_INTEL_COMMON
Subrata Banik91e89c52019-11-01 18:30:01 +053018 select CPU_INTEL_FIRMWARE_INTERFACE_TABLE
Michael Niewöhner5307f122021-09-19 00:32:37 +020019 select CPU_SUPPORTS_INTEL_TME
Michael Niewöhnerfe6070f2020-10-04 15:16:04 +020020 select CPU_SUPPORTS_PM_TIMER_EMULATION
Duncan Laurie2e9315c2020-10-27 10:29:16 -070021 select DRIVERS_USB_ACPI
Furquan Shaikhba75c4c2020-11-22 15:45:54 -080022 select FAST_SPI_SUPPORTS_EXT_BIOS_WINDOW
Karthikeyan Ramasubramanian6abee842020-06-16 23:29:28 -060023 select FSP_COMPRESS_FSP_S_LZ4
Subrata Banik91e89c52019-11-01 18:30:01 +053024 select FSP_M_XIP
Subrata Banik4ed9f9a2020-10-31 22:01:55 +053025 select FSP_STATUS_GLOBAL_RESET_REQUIRED_3
Subrata Banik91e89c52019-11-01 18:30:01 +053026 select GENERIC_GPIO_LIB
27 select HAVE_FSP_GOP
Felix Singer3e3c4562020-12-17 18:34:45 +000028 select HAVE_INTEL_FSP_REPO
Subrata Banik91e89c52019-11-01 18:30:01 +053029 select INTEL_DESCRIPTOR_MODE_CAPABLE
30 select HAVE_SMI_HANDLER
31 select IDT_IN_EVERY_STAGE
Shreesh Chhabbi87c7ec72020-12-03 14:07:15 -080032 select INTEL_CAR_NEM_ENHANCED if !INTEL_CAR_NEM
Shreesh Chhabbi860c6842020-12-03 15:06:20 -080033 select CAR_HAS_SF_MASKS if INTEL_CAR_NEM_ENHANCED
Shreesh Chhabbi42b1d3f2020-11-05 12:06:29 -080034 select COS_MAPPED_TO_MSB if INTEL_CAR_NEM_ENHANCED
Subrata Banikad082652021-07-23 16:15:57 +053035 select SF_MASK_2WAYS_PER_BIT if INTEL_CAR_NEM_ENHANCED
Subrata Banik91e89c52019-11-01 18:30:01 +053036 select INTEL_GMA_ACPI
37 select INTEL_GMA_ADD_VBT if RUN_FSP_GOP
Aamir Bohra30cca6c2021-02-04 20:57:51 +053038 select MP_SERVICES_PPI_V1
Subrata Banik91e89c52019-11-01 18:30:01 +053039 select MRC_SETTINGS_PROTECT
Subrata Banik91e89c52019-11-01 18:30:01 +053040 select PARALLEL_MP_AP_WORK
Subrata Banikb622d4b2020-05-26 18:33:22 +053041 select PLATFORM_USES_FSP2_2
Subrata Banik91e89c52019-11-01 18:30:01 +053042 select PMC_GLOBAL_RESET_ENABLE_LOCK
43 select SOC_INTEL_COMMON
44 select SOC_INTEL_COMMON_ACPI_WAKE_SOURCE
45 select SOC_INTEL_COMMON_BLOCK
46 select SOC_INTEL_COMMON_BLOCK_ACPI
Angel Pons98f672a2021-02-19 19:42:10 +010047 select SOC_INTEL_COMMON_BLOCK_ACPI_GPIO
Michael Niewöhner8a6c34e2021-01-01 21:26:42 +010048 select SOC_INTEL_COMMON_BLOCK_ACPI_LPIT
Tim Wawrzynczak72d94022021-07-01 08:25:11 -060049 select SOC_INTEL_COMMON_BLOCK_ACPI_PEP
50 select SOC_INTEL_COMMON_BLOCK_ACPI_PEP_LPM_REQ
Subrata Banik21974ab2020-10-31 21:40:43 +053051 select SOC_INTEL_COMMON_BLOCK_CAR
Subrata Banik91e89c52019-11-01 18:30:01 +053052 select SOC_INTEL_COMMON_BLOCK_CHIP_CONFIG
Furquan Shaikh23e88132020-10-08 23:44:20 -070053 select SOC_INTEL_COMMON_BLOCK_CNVI
Subrata Banik91e89c52019-11-01 18:30:01 +053054 select SOC_INTEL_COMMON_BLOCK_CPU
55 select SOC_INTEL_COMMON_BLOCK_CPU_MPINIT
Angel Ponsa4cd9112021-02-19 19:23:38 +010056 select SOC_INTEL_COMMON_BLOCK_CPU_SMMRELOCATE
Tim Wawrzynczakc5316ec2020-05-29 15:20:56 -060057 select SOC_INTEL_COMMON_BLOCK_DTT
Nick Vaccaroef8258a2019-12-09 22:11:33 -080058 select SOC_INTEL_COMMON_BLOCK_GPIO_DUAL_ROUTE_SUPPORT
Duncan Laurie7d971362020-11-05 10:09:58 -080059 select SOC_INTEL_COMMON_BLOCK_GPIO_IOSTANDBY
Subrata Banik91e89c52019-11-01 18:30:01 +053060 select SOC_INTEL_COMMON_BLOCK_GSPI_VERSION_2
61 select SOC_INTEL_COMMON_BLOCK_HDA
Tim Wawrzynczaked042a92021-02-04 17:07:14 -070062 select SOC_INTEL_COMMON_BLOCK_IRQ
Furquan Shaikhf06d0462020-12-31 21:15:34 -080063 select SOC_INTEL_COMMON_BLOCK_MEMINIT
Duncan Lauriee997d852020-10-10 00:18:08 +000064 select SOC_INTEL_COMMON_BLOCK_PCIE_RTD3
Lean Sheng Tan75020002021-06-30 01:47:48 -070065 select SOC_INTEL_COMMON_BLOCK_PMC_EPOC
Subrata Banik91e89c52019-11-01 18:30:01 +053066 select SOC_INTEL_COMMON_BLOCK_SA
67 select SOC_INTEL_COMMON_BLOCK_SMM
68 select SOC_INTEL_COMMON_BLOCK_SMM_IO_TRAP
Duncan Laurie6f58b992020-08-28 19:44:42 +000069 select SOC_INTEL_COMMON_BLOCK_USB4
70 select SOC_INTEL_COMMON_BLOCK_USB4_PCIE
Duncan Laurie2e9315c2020-10-27 10:29:16 -070071 select SOC_INTEL_COMMON_BLOCK_USB4_XHCI
Karthikeyan Ramasubramanianfa9e8f92020-11-04 22:22:46 -070072 select SOC_INTEL_COMMON_BLOCK_XHCI_ELOG
Subrata Banik4ed9f9a2020-10-31 22:01:55 +053073 select SOC_INTEL_COMMON_FSP_RESET
Subrata Banik91e89c52019-11-01 18:30:01 +053074 select SOC_INTEL_COMMON_PCH_BASE
75 select SOC_INTEL_COMMON_RESET
Sumeet R Pawnikard2132462020-05-15 15:55:37 +053076 select SOC_INTEL_COMMON_BLOCK_POWER_LIMIT
Tim Wawrzynczak25d24522021-06-17 12:44:06 -060077 select SOC_INTEL_CSE_SET_EOP
Subrata Banik91e89c52019-11-01 18:30:01 +053078 select SSE2
79 select SUPPORT_CPU_UCODE_IN_CBFS
80 select TSC_MONOTONIC_TIMER
81 select UDELAY_TSC
82 select UDK_2017_BINDING
83 select DISPLAY_FSP_VERSION_INFO
84 select HECI_DISABLE_USING_SMM
85
Andy Pontd2f52ff2021-06-08 10:30:35 +010086config MAX_CPUS
87 int
Tim Crawfordf4962862021-08-30 13:08:36 -060088 default 16 if SOC_INTEL_TIGERLAKE_PCH_H
Andy Pontd2f52ff2021-06-08 10:30:35 +010089 default 8
90
Subrata Banik91e89c52019-11-01 18:30:01 +053091config DCACHE_RAM_BASE
92 default 0xfef00000
93
94config DCACHE_RAM_SIZE
Maulik V Vaghelae9b1e0f2019-12-16 16:39:53 +053095 default 0x80000
Subrata Banik91e89c52019-11-01 18:30:01 +053096 help
97 The size of the cache-as-ram region required during bootblock
98 and/or romstage.
99
100config DCACHE_BSP_STACK_SIZE
101 hex
Aamir Bohra555c9b62020-03-23 10:13:10 +0530102 default 0x40400
Subrata Banik91e89c52019-11-01 18:30:01 +0530103 help
104 The amount of anticipated stack usage in CAR by bootblock and
105 other stages. In the case of FSP_USES_CB_STACK default value will be
Aamir Bohra555c9b62020-03-23 10:13:10 +0530106 sum of FSP-M stack requirement(256KiB) and CB romstage stack requirement
107 (~1KiB).
Subrata Banik91e89c52019-11-01 18:30:01 +0530108
109config FSP_TEMP_RAM_SIZE
110 hex
Maulik V Vaghelae9b1e0f2019-12-16 16:39:53 +0530111 default 0x20000
Subrata Banik91e89c52019-11-01 18:30:01 +0530112 help
113 The amount of anticipated heap usage in CAR by FSP.
114 Refer to Platform FSP integration guide document to know
115 the exact FSP requirement for Heap setup.
116
Duncan Lauriea5bb31f2020-07-29 16:31:18 -0700117config CHIPSET_DEVICETREE
118 string
Jeremy Soller6b1b9ad2021-08-12 10:49:58 -0600119 default "soc/intel/tigerlake/chipset_pch_h.cb" if SOC_INTEL_TIGERLAKE_PCH_H
Duncan Lauriea5bb31f2020-07-29 16:31:18 -0700120 default "soc/intel/tigerlake/chipset.cb"
121
Furquan Shaikhba75c4c2020-11-22 15:45:54 -0800122config EXT_BIOS_WIN_BASE
123 default 0xf8000000
124
125config EXT_BIOS_WIN_SIZE
126 default 0x2000000
127
Subrata Banik91e89c52019-11-01 18:30:01 +0530128config IFD_CHIPSET
129 string
Aamir Bohra555c9b62020-03-23 10:13:10 +0530130 default "tgl"
Subrata Banik91e89c52019-11-01 18:30:01 +0530131
132config IED_REGION_SIZE
133 hex
134 default 0x400000
135
136config HEAP_SIZE
137 hex
Duncan Laurieaab226c2020-06-08 17:36:21 -0700138 default 0x10000
Subrata Banik91e89c52019-11-01 18:30:01 +0530139
140config MAX_ROOT_PORTS
141 int
Jeremy Soller6b1b9ad2021-08-12 10:49:58 -0600142 default 24 if SOC_INTEL_TIGERLAKE_PCH_H
Aamir Bohra555c9b62020-03-23 10:13:10 +0530143 default 12
Subrata Banik91e89c52019-11-01 18:30:01 +0530144
Rizwan Qureshia9794602021-04-08 20:31:47 +0530145config MAX_PCIE_CLOCK_SRC
Ravi Sarawadi2fd49722019-12-16 23:41:36 -0800146 int
Jeremy Soller6b1b9ad2021-08-12 10:49:58 -0600147 default 16 if SOC_INTEL_TIGERLAKE_PCH_H
Aamir Bohra555c9b62020-03-23 10:13:10 +0530148 default 7
Ravi Sarawadi2fd49722019-12-16 23:41:36 -0800149
Subrata Banik91e89c52019-11-01 18:30:01 +0530150config SMM_TSEG_SIZE
151 hex
152 default 0x800000
153
154config SMM_RESERVED_SIZE
155 hex
156 default 0x200000
157
158config PCR_BASE_ADDRESS
159 hex
160 default 0xfd000000
161 help
162 This option allows you to select MMIO Base Address of sideband bus.
163
Shelley Chen4e9bb332021-10-20 15:43:45 -0700164config ECAM_MMCONF_BASE_ADDRESS
Subrata Banik91e89c52019-11-01 18:30:01 +0530165 default 0xc0000000
166
167config CPU_BCLK_MHZ
168 int
169 default 100
170
171config SOC_INTEL_COMMON_BLOCK_GSPI_CLOCK_MHZ
172 int
173 default 120
174
Michael Niewöhnerdadcbfb2020-10-04 14:48:05 +0200175config CPU_XTAL_HZ
176 default 38400000
177
Subrata Banik91e89c52019-11-01 18:30:01 +0530178config DRIVERS_I2C_DESIGNWARE_CLOCK_MHZ
179 int
180 default 133
181
182config SOC_INTEL_COMMON_BLOCK_GSPI_MAX
183 int
Aamir Bohra555c9b62020-03-23 10:13:10 +0530184 default 4
Subrata Banik91e89c52019-11-01 18:30:01 +0530185
186config SOC_INTEL_I2C_DEV_MAX
187 int
188 default 6
189
190config SOC_INTEL_UART_DEV_MAX
191 int
192 default 3
193
194config CONSOLE_UART_BASE_ADDRESS
195 hex
Bora Guvendikc3c3e452020-11-13 21:35:19 -0800196 default 0xfe03e000
Subrata Banik91e89c52019-11-01 18:30:01 +0530197 depends on INTEL_LPSS_UART_FOR_CONSOLE
198
199# Clock divider parameters for 115200 baud rate
Ravi Sarawadi38387012019-12-19 15:04:58 -0800200# Baudrate = (UART source clcok * M) /(N *16)
201# TGL UART source clock: 120MHz
Subrata Banik91e89c52019-11-01 18:30:01 +0530202config SOC_INTEL_COMMON_LPSS_UART_CLK_M_VAL
203 hex
Aamir Bohra555c9b62020-03-23 10:13:10 +0530204 default 0x25a
Subrata Banik91e89c52019-11-01 18:30:01 +0530205
206config SOC_INTEL_COMMON_LPSS_UART_CLK_N_VAL
207 hex
Aamir Bohra555c9b62020-03-23 10:13:10 +0530208 default 0x7fff
Subrata Banik91e89c52019-11-01 18:30:01 +0530209
Jes Klinkee046b712020-08-19 14:01:30 -0700210# Tiger Lake SoC requires at least 100us interrupt pulses in order to guarantee detection
211# in all low power states. Cr50 TPM, if used, needs to be told to generate longer pulses.
212config TPM_CR50
213 select CR50_USE_LONG_INTERRUPT_PULSES
214
Srinidhi N Kaushik74c16d02020-11-04 11:29:33 -0800215config VBT_DATA_SIZE_KB
216 int
217 default 9
218
Subrata Banik91e89c52019-11-01 18:30:01 +0530219config VBOOT
220 select VBOOT_SEPARATE_VERSTAGE
221 select VBOOT_MUST_REQUEST_DISPLAY
Subrata Banik91e89c52019-11-01 18:30:01 +0530222 select VBOOT_STARTS_IN_BOOTBLOCK
223 select VBOOT_VBNV_CMOS
224 select VBOOT_VBNV_CMOS_BACKUP_TO_FLASH
225
Subrata Banik91e89c52019-11-01 18:30:01 +0530226config CBFS_SIZE
Subrata Banik91e89c52019-11-01 18:30:01 +0530227 default 0x200000
228
Felix Singer3e3c4562020-12-17 18:34:45 +0000229config FSP_TYPE_IOT
230 bool
231 default n
232 help
233 This option allows to select FSP IOT type from 3rdparty/fsp repo
234
235config FSP_TYPE_CLIENT
236 bool
237 default !FSP_TYPE_IOT
238 help
239 This option allows to select FSP CLIENT type from 3rdparty/fsp repo
240
Subrata Banik91e89c52019-11-01 18:30:01 +0530241config FSP_HEADER_PATH
Felix Singer3e3c4562020-12-17 18:34:45 +0000242 default "3rdparty/fsp/TigerLakeFspBinPkg/TGL_IOT/Include/" if FSP_TYPE_IOT
243 default "3rdparty/fsp/TigerLakeFspBinPkg/Client/Include/" if FSP_TYPE_CLIENT
Subrata Banik91e89c52019-11-01 18:30:01 +0530244
245config FSP_FD_PATH
Felix Singer3e3c4562020-12-17 18:34:45 +0000246 default "3rdparty/fsp/TigerLakeFspBinPkg/TGL_IOT/Fsp.fd" if FSP_TYPE_IOT
247 default "3rdparty/fsp/TigerLakeFspBinPkg/Client/Fsp.fd" if FSP_TYPE_CLIENT
Subrata Banik91e89c52019-11-01 18:30:01 +0530248
Subrata Banik56626cf2020-02-27 19:39:22 +0530249config SOC_INTEL_TIGERLAKE_DEBUG_CONSENT
250 int "Debug Consent for TGL"
251 # USB DBC is more common for developers so make this default to 3 if
252 # SOC_INTEL_DEBUG_CONSENT=y
253 default 3 if SOC_INTEL_DEBUG_CONSENT
254 default 0
255 help
256 This is to control debug interface on SOC.
257 Setting non-zero value will allow to use DBC or DCI to debug SOC.
258 PlatformDebugConsent in FspmUpd.h has the details.
259
260 Desired platform debug type are
261 0:Disabled, 1:Enabled (DCI OOB+[DbC]), 2:Enabled (DCI OOB),
262 3:Enabled (USB3 DbC), 4:Enabled (XDP/MIPI60), 5:Enabled (USB2 DbC),
263 6:Enable (2-wire DCI OOB), 7:Manual
Subrata Banikebf1daa2020-05-19 12:32:41 +0530264
265config PRERAM_CBMEM_CONSOLE_SIZE
266 hex
Anil Kumar033038f2020-09-08 16:18:45 -0700267 default 0x2000
Brandon Breitenstein99b38a92019-12-19 23:12:58 -0800268
Furquan Shaikhf06d0462020-12-31 21:15:34 -0800269config DATA_BUS_WIDTH
270 int
271 default 128
272
273config DIMMS_PER_CHANNEL
274 int
275 default 2
276
277config MRC_CHANNEL_WIDTH
278 int
279 default 16
280
Francois Toguo15cbc3b2021-01-26 10:27:49 -0800281config SOC_INTEL_CRASHLOG
282 def_bool n
283 select SOC_INTEL_COMMON_BLOCK_CRASHLOG
284 select ACPI_BERT
285 help
286 Enables CrashLog.
287
Furquan Shaikhbee831e2021-08-24 13:42:05 -0700288# Intel recommends reserving the following resources per USB4 root port,
289# from TGL BIOS Spec (doc #611569) Revision 0.7.6 Section 7.2.5.1.5
290# - 42 buses
291# - 194 MiB Non-prefetchable memory
292# - 448 MiB Prefetchable memory
293if SOC_INTEL_ENABLE_USB4_PCIE_RESOURCES
294
295config PCIEXP_HOTPLUG_BUSES
296 default 42
297
298config PCIEXP_HOTPLUG_MEM
299 default 0xc200000 # 194 MiB
300
301config PCIEXP_HOTPLUG_PREFETCH_MEM
302 default 0x1c000000 # 448 MiB
303
304endif # SOC_INTEL_ENABLE_USB4_PCIE_RESOURCES
305
Tim Crawford1724b572021-09-21 21:50:49 -0600306config INTEL_GMA_BCLV_OFFSET
307 default 0xc8258
308
309config INTEL_GMA_BCLV_WIDTH
310 default 32
311
312config INTEL_GMA_BCLM_OFFSET
313 default 0xc8254
314
315config INTEL_GMA_BCLM_WIDTH
316 default 32
317
Subrata Banik91e89c52019-11-01 18:30:01 +0530318endif