blob: 7966a87e3994203635739e484b262f249ff9b8b5 [file] [log] [blame]
Subrata Banik91e89c52019-11-01 18:30:01 +05301config SOC_INTEL_TIGERLAKE
2 bool
3 help
4 Intel Tigerlake support
5
Jeremy Soller6b1b9ad2021-08-12 10:49:58 -06006config SOC_INTEL_TIGERLAKE_PCH_H
7 bool
8
Aamir Bohraa23e0c92020-03-25 15:31:12 +05309if SOC_INTEL_TIGERLAKE
Subrata Banik91e89c52019-11-01 18:30:01 +053010
11config CPU_SPECIFIC_OPTIONS
12 def_bool y
13 select ACPI_INTEL_HARDWARE_SLEEP_VALUES
Angel Pons8e035e32021-06-22 12:58:20 +020014 select ARCH_X86
Subrata Banik91e89c52019-11-01 18:30:01 +053015 select BOOT_DEVICE_SUPPORTS_WRITES
Subrata Banik91e89c52019-11-01 18:30:01 +053016 select CACHE_MRC_SETTINGS
Alex Levinf3668fc2020-06-11 20:09:45 -070017 select CPU_INTEL_COMMON
Subrata Banik91e89c52019-11-01 18:30:01 +053018 select CPU_INTEL_FIRMWARE_INTERFACE_TABLE
Michael Niewöhner5307f122021-09-19 00:32:37 +020019 select CPU_SUPPORTS_INTEL_TME
Michael Niewöhnerfe6070f2020-10-04 15:16:04 +020020 select CPU_SUPPORTS_PM_TIMER_EMULATION
Frans Hendriksa4d3dbc2022-08-11 15:09:38 +020021 select DISPLAY_FSP_VERSION_INFO if !FSP_TYPE_IOT
Duncan Laurie2e9315c2020-10-27 10:29:16 -070022 select DRIVERS_USB_ACPI
Furquan Shaikhba75c4c2020-11-22 15:45:54 -080023 select FAST_SPI_SUPPORTS_EXT_BIOS_WINDOW
Karthikeyan Ramasubramanian6abee842020-06-16 23:29:28 -060024 select FSP_COMPRESS_FSP_S_LZ4
Subrata Banik91e89c52019-11-01 18:30:01 +053025 select FSP_M_XIP
Subrata Banik4ed9f9a2020-10-31 22:01:55 +053026 select FSP_STATUS_GLOBAL_RESET_REQUIRED_3
Subrata Banik91e89c52019-11-01 18:30:01 +053027 select GENERIC_GPIO_LIB
28 select HAVE_FSP_GOP
Felix Singerb9652482021-12-31 00:21:08 +010029 select HAVE_HYPERTHREADING
Felix Singer3e3c4562020-12-17 18:34:45 +000030 select HAVE_INTEL_FSP_REPO
Subrata Banik91e89c52019-11-01 18:30:01 +053031 select INTEL_DESCRIPTOR_MODE_CAPABLE
32 select HAVE_SMI_HANDLER
33 select IDT_IN_EVERY_STAGE
Shreesh Chhabbi87c7ec72020-12-03 14:07:15 -080034 select INTEL_CAR_NEM_ENHANCED if !INTEL_CAR_NEM
Shreesh Chhabbi860c6842020-12-03 15:06:20 -080035 select CAR_HAS_SF_MASKS if INTEL_CAR_NEM_ENHANCED
Shreesh Chhabbi42b1d3f2020-11-05 12:06:29 -080036 select COS_MAPPED_TO_MSB if INTEL_CAR_NEM_ENHANCED
Subrata Banikad082652021-07-23 16:15:57 +053037 select SF_MASK_2WAYS_PER_BIT if INTEL_CAR_NEM_ENHANCED
Subrata Banik91e89c52019-11-01 18:30:01 +053038 select INTEL_GMA_ACPI
39 select INTEL_GMA_ADD_VBT if RUN_FSP_GOP
Aamir Bohra30cca6c2021-02-04 20:57:51 +053040 select MP_SERVICES_PPI_V1
Subrata Banik91e89c52019-11-01 18:30:01 +053041 select MRC_SETTINGS_PROTECT
Subrata Banik91e89c52019-11-01 18:30:01 +053042 select PARALLEL_MP_AP_WORK
Subrata Banikb622d4b2020-05-26 18:33:22 +053043 select PLATFORM_USES_FSP2_2
Subrata Banik91e89c52019-11-01 18:30:01 +053044 select PMC_GLOBAL_RESET_ENABLE_LOCK
45 select SOC_INTEL_COMMON
46 select SOC_INTEL_COMMON_ACPI_WAKE_SOURCE
47 select SOC_INTEL_COMMON_BLOCK
48 select SOC_INTEL_COMMON_BLOCK_ACPI
Michael Niewöhner02275be2020-11-12 23:50:37 +010049 select SOC_INTEL_COMMON_BLOCK_ACPI_CPPC
Angel Pons98f672a2021-02-19 19:42:10 +010050 select SOC_INTEL_COMMON_BLOCK_ACPI_GPIO
Michael Niewöhner8a6c34e2021-01-01 21:26:42 +010051 select SOC_INTEL_COMMON_BLOCK_ACPI_LPIT
Tim Wawrzynczak72d94022021-07-01 08:25:11 -060052 select SOC_INTEL_COMMON_BLOCK_ACPI_PEP
53 select SOC_INTEL_COMMON_BLOCK_ACPI_PEP_LPM_REQ
Subrata Banik21974ab2020-10-31 21:40:43 +053054 select SOC_INTEL_COMMON_BLOCK_CAR
Subrata Banik91e89c52019-11-01 18:30:01 +053055 select SOC_INTEL_COMMON_BLOCK_CHIP_CONFIG
Furquan Shaikh23e88132020-10-08 23:44:20 -070056 select SOC_INTEL_COMMON_BLOCK_CNVI
Subrata Banik91e89c52019-11-01 18:30:01 +053057 select SOC_INTEL_COMMON_BLOCK_CPU
58 select SOC_INTEL_COMMON_BLOCK_CPU_MPINIT
Angel Ponsa4cd9112021-02-19 19:23:38 +010059 select SOC_INTEL_COMMON_BLOCK_CPU_SMMRELOCATE
Tim Wawrzynczakc5316ec2020-05-29 15:20:56 -060060 select SOC_INTEL_COMMON_BLOCK_DTT
Nick Vaccaroef8258a2019-12-09 22:11:33 -080061 select SOC_INTEL_COMMON_BLOCK_GPIO_DUAL_ROUTE_SUPPORT
Duncan Laurie7d971362020-11-05 10:09:58 -080062 select SOC_INTEL_COMMON_BLOCK_GPIO_IOSTANDBY
Subrata Banik91e89c52019-11-01 18:30:01 +053063 select SOC_INTEL_COMMON_BLOCK_GSPI_VERSION_2
64 select SOC_INTEL_COMMON_BLOCK_HDA
Subrata Banikc176fc22022-04-25 16:59:35 +053065 select SOC_INTEL_COMMON_BLOCK_HECI1_DISABLE_USING_PMC_IPC
Tim Wawrzynczaked042a92021-02-04 17:07:14 -070066 select SOC_INTEL_COMMON_BLOCK_IRQ
Furquan Shaikhf06d0462020-12-31 21:15:34 -080067 select SOC_INTEL_COMMON_BLOCK_MEMINIT
Duncan Lauriee997d852020-10-10 00:18:08 +000068 select SOC_INTEL_COMMON_BLOCK_PCIE_RTD3
Lean Sheng Tan75020002021-06-30 01:47:48 -070069 select SOC_INTEL_COMMON_BLOCK_PMC_EPOC
Subrata Banik91e89c52019-11-01 18:30:01 +053070 select SOC_INTEL_COMMON_BLOCK_SA
71 select SOC_INTEL_COMMON_BLOCK_SMM
72 select SOC_INTEL_COMMON_BLOCK_SMM_IO_TRAP
John Zhao3c463712022-01-10 15:49:37 -080073 select SOC_INTEL_COMMON_BLOCK_TCSS
Duncan Laurie6f58b992020-08-28 19:44:42 +000074 select SOC_INTEL_COMMON_BLOCK_USB4
75 select SOC_INTEL_COMMON_BLOCK_USB4_PCIE
Duncan Laurie2e9315c2020-10-27 10:29:16 -070076 select SOC_INTEL_COMMON_BLOCK_USB4_XHCI
Karthikeyan Ramasubramanianfa9e8f92020-11-04 22:22:46 -070077 select SOC_INTEL_COMMON_BLOCK_XHCI_ELOG
Subrata Banik4ed9f9a2020-10-31 22:01:55 +053078 select SOC_INTEL_COMMON_FSP_RESET
Angel Ponseb90c512022-07-18 14:41:24 +020079 select SOC_INTEL_COMMON_PCH_CLIENT
Subrata Banik91e89c52019-11-01 18:30:01 +053080 select SOC_INTEL_COMMON_RESET
Sumeet R Pawnikard2132462020-05-15 15:55:37 +053081 select SOC_INTEL_COMMON_BLOCK_POWER_LIMIT
Tim Wawrzynczak25d24522021-06-17 12:44:06 -060082 select SOC_INTEL_CSE_SET_EOP
Subrata Banikaf27ac22022-02-18 00:44:15 +053083 select SOC_INTEL_MEM_MAPPED_PM_CONFIGURATION
Subrata Banik91e89c52019-11-01 18:30:01 +053084 select SSE2
85 select SUPPORT_CPU_UCODE_IN_CBFS
86 select TSC_MONOTONIC_TIMER
87 select UDELAY_TSC
88 select UDK_2017_BINDING
Subrata Banik34f26b22022-02-10 12:38:02 +053089 select USE_FSP_NOTIFY_PHASE_POST_PCI_ENUM
90 select USE_FSP_NOTIFY_PHASE_READY_TO_BOOT
91 select USE_FSP_NOTIFY_PHASE_END_OF_FIRMWARE
Sridhar Siricillaafe55622022-03-16 23:36:30 +053092 select SOC_INTEL_COMMON_BASECODE if SOC_INTEL_CSE_LITE_SKU
Jes B. Klinkec6b041a12022-04-19 14:00:33 -070093 select CR50_USE_LONG_INTERRUPT_PULSES if TPM_GOOGLE_CR50
Subrata Banik91e89c52019-11-01 18:30:01 +053094
Andy Pontd2f52ff2021-06-08 10:30:35 +010095config MAX_CPUS
96 int
Tim Crawfordf4962862021-08-30 13:08:36 -060097 default 16 if SOC_INTEL_TIGERLAKE_PCH_H
Andy Pontd2f52ff2021-06-08 10:30:35 +010098 default 8
99
Michael Niewöhnerd3b85222022-03-13 20:08:55 +0100100config DIMM_SPD_SIZE
101 default 512
102
Subrata Banik91e89c52019-11-01 18:30:01 +0530103config DCACHE_RAM_BASE
104 default 0xfef00000
105
106config DCACHE_RAM_SIZE
Maulik V Vaghelae9b1e0f2019-12-16 16:39:53 +0530107 default 0x80000
Subrata Banik91e89c52019-11-01 18:30:01 +0530108 help
109 The size of the cache-as-ram region required during bootblock
110 and/or romstage.
111
112config DCACHE_BSP_STACK_SIZE
113 hex
Aamir Bohra555c9b62020-03-23 10:13:10 +0530114 default 0x40400
Subrata Banik91e89c52019-11-01 18:30:01 +0530115 help
116 The amount of anticipated stack usage in CAR by bootblock and
117 other stages. In the case of FSP_USES_CB_STACK default value will be
Aamir Bohra555c9b62020-03-23 10:13:10 +0530118 sum of FSP-M stack requirement(256KiB) and CB romstage stack requirement
119 (~1KiB).
Subrata Banik91e89c52019-11-01 18:30:01 +0530120
121config FSP_TEMP_RAM_SIZE
122 hex
Maulik V Vaghelae9b1e0f2019-12-16 16:39:53 +0530123 default 0x20000
Subrata Banik91e89c52019-11-01 18:30:01 +0530124 help
125 The amount of anticipated heap usage in CAR by FSP.
126 Refer to Platform FSP integration guide document to know
127 the exact FSP requirement for Heap setup.
128
Duncan Lauriea5bb31f2020-07-29 16:31:18 -0700129config CHIPSET_DEVICETREE
130 string
Jeremy Soller6b1b9ad2021-08-12 10:49:58 -0600131 default "soc/intel/tigerlake/chipset_pch_h.cb" if SOC_INTEL_TIGERLAKE_PCH_H
Duncan Lauriea5bb31f2020-07-29 16:31:18 -0700132 default "soc/intel/tigerlake/chipset.cb"
133
Furquan Shaikhba75c4c2020-11-22 15:45:54 -0800134config EXT_BIOS_WIN_BASE
135 default 0xf8000000
136
137config EXT_BIOS_WIN_SIZE
138 default 0x2000000
139
Subrata Banik91e89c52019-11-01 18:30:01 +0530140config IFD_CHIPSET
141 string
Aamir Bohra555c9b62020-03-23 10:13:10 +0530142 default "tgl"
Subrata Banik91e89c52019-11-01 18:30:01 +0530143
144config IED_REGION_SIZE
145 hex
146 default 0x400000
147
Angel Pons086a91c2022-08-15 18:32:00 +0200148config INTEL_TME
149 default n
150
Subrata Banik91e89c52019-11-01 18:30:01 +0530151config HEAP_SIZE
152 hex
Duncan Laurieaab226c2020-06-08 17:36:21 -0700153 default 0x10000
Subrata Banik91e89c52019-11-01 18:30:01 +0530154
155config MAX_ROOT_PORTS
156 int
Jeremy Soller6b1b9ad2021-08-12 10:49:58 -0600157 default 24 if SOC_INTEL_TIGERLAKE_PCH_H
Aamir Bohra555c9b62020-03-23 10:13:10 +0530158 default 12
Subrata Banik91e89c52019-11-01 18:30:01 +0530159
Rizwan Qureshia9794602021-04-08 20:31:47 +0530160config MAX_PCIE_CLOCK_SRC
Ravi Sarawadi2fd49722019-12-16 23:41:36 -0800161 int
Jeremy Soller6b1b9ad2021-08-12 10:49:58 -0600162 default 16 if SOC_INTEL_TIGERLAKE_PCH_H
Aamir Bohra555c9b62020-03-23 10:13:10 +0530163 default 7
Ravi Sarawadi2fd49722019-12-16 23:41:36 -0800164
Subrata Banik91e89c52019-11-01 18:30:01 +0530165config SMM_TSEG_SIZE
166 hex
167 default 0x800000
168
169config SMM_RESERVED_SIZE
170 hex
171 default 0x200000
172
173config PCR_BASE_ADDRESS
174 hex
175 default 0xfd000000
176 help
177 This option allows you to select MMIO Base Address of sideband bus.
178
Shelley Chen4e9bb332021-10-20 15:43:45 -0700179config ECAM_MMCONF_BASE_ADDRESS
Subrata Banik91e89c52019-11-01 18:30:01 +0530180 default 0xc0000000
181
182config CPU_BCLK_MHZ
183 int
184 default 100
185
186config SOC_INTEL_COMMON_BLOCK_GSPI_CLOCK_MHZ
187 int
188 default 120
189
Michael Niewöhnerdadcbfb2020-10-04 14:48:05 +0200190config CPU_XTAL_HZ
191 default 38400000
192
Subrata Banik91e89c52019-11-01 18:30:01 +0530193config DRIVERS_I2C_DESIGNWARE_CLOCK_MHZ
194 int
195 default 133
196
197config SOC_INTEL_COMMON_BLOCK_GSPI_MAX
198 int
Aamir Bohra555c9b62020-03-23 10:13:10 +0530199 default 4
Subrata Banik91e89c52019-11-01 18:30:01 +0530200
201config SOC_INTEL_I2C_DEV_MAX
202 int
203 default 6
204
Sean Rhodes56226662021-11-08 21:34:34 +0000205config SOC_INTEL_TIGERLAKE_S3
206 bool
207 default n
208 help
209 Select if using S3 instead of S0ix to disable D3Cold
210
Subrata Banik91e89c52019-11-01 18:30:01 +0530211config SOC_INTEL_UART_DEV_MAX
212 int
213 default 3
214
215config CONSOLE_UART_BASE_ADDRESS
216 hex
Bora Guvendikc3c3e452020-11-13 21:35:19 -0800217 default 0xfe03e000
Subrata Banik91e89c52019-11-01 18:30:01 +0530218 depends on INTEL_LPSS_UART_FOR_CONSOLE
219
220# Clock divider parameters for 115200 baud rate
Angel Pons054ff5e2022-06-26 10:19:53 +0200221# Baudrate = (UART source clock * M) /(N *16)
Ravi Sarawadi38387012019-12-19 15:04:58 -0800222# TGL UART source clock: 120MHz
Subrata Banik91e89c52019-11-01 18:30:01 +0530223config SOC_INTEL_COMMON_LPSS_UART_CLK_M_VAL
224 hex
Aamir Bohra555c9b62020-03-23 10:13:10 +0530225 default 0x25a
Subrata Banik91e89c52019-11-01 18:30:01 +0530226
227config SOC_INTEL_COMMON_LPSS_UART_CLK_N_VAL
228 hex
Aamir Bohra555c9b62020-03-23 10:13:10 +0530229 default 0x7fff
Subrata Banik91e89c52019-11-01 18:30:01 +0530230
Srinidhi N Kaushik74c16d02020-11-04 11:29:33 -0800231config VBT_DATA_SIZE_KB
232 int
233 default 9
234
Subrata Banik91e89c52019-11-01 18:30:01 +0530235config VBOOT
Subrata Banik91e89c52019-11-01 18:30:01 +0530236 select VBOOT_MUST_REQUEST_DISPLAY
Subrata Banik91e89c52019-11-01 18:30:01 +0530237 select VBOOT_STARTS_IN_BOOTBLOCK
238 select VBOOT_VBNV_CMOS
239 select VBOOT_VBNV_CMOS_BACKUP_TO_FLASH
240
Subrata Banik91e89c52019-11-01 18:30:01 +0530241config CBFS_SIZE
Subrata Banik91e89c52019-11-01 18:30:01 +0530242 default 0x200000
243
Felix Singer3e3c4562020-12-17 18:34:45 +0000244config FSP_TYPE_IOT
245 bool
246 default n
247 help
248 This option allows to select FSP IOT type from 3rdparty/fsp repo
249
250config FSP_TYPE_CLIENT
251 bool
252 default !FSP_TYPE_IOT
253 help
254 This option allows to select FSP CLIENT type from 3rdparty/fsp repo
255
Subrata Banik91e89c52019-11-01 18:30:01 +0530256config FSP_HEADER_PATH
Felix Singer3e3c4562020-12-17 18:34:45 +0000257 default "3rdparty/fsp/TigerLakeFspBinPkg/TGL_IOT/Include/" if FSP_TYPE_IOT
258 default "3rdparty/fsp/TigerLakeFspBinPkg/Client/Include/" if FSP_TYPE_CLIENT
Subrata Banik91e89c52019-11-01 18:30:01 +0530259
260config FSP_FD_PATH
Felix Singer3e3c4562020-12-17 18:34:45 +0000261 default "3rdparty/fsp/TigerLakeFspBinPkg/TGL_IOT/Fsp.fd" if FSP_TYPE_IOT
262 default "3rdparty/fsp/TigerLakeFspBinPkg/Client/Fsp.fd" if FSP_TYPE_CLIENT
Subrata Banik91e89c52019-11-01 18:30:01 +0530263
Subrata Banik56626cf2020-02-27 19:39:22 +0530264config SOC_INTEL_TIGERLAKE_DEBUG_CONSENT
265 int "Debug Consent for TGL"
266 # USB DBC is more common for developers so make this default to 3 if
267 # SOC_INTEL_DEBUG_CONSENT=y
268 default 3 if SOC_INTEL_DEBUG_CONSENT
269 default 0
270 help
271 This is to control debug interface on SOC.
272 Setting non-zero value will allow to use DBC or DCI to debug SOC.
273 PlatformDebugConsent in FspmUpd.h has the details.
274
275 Desired platform debug type are
276 0:Disabled, 1:Enabled (DCI OOB+[DbC]), 2:Enabled (DCI OOB),
277 3:Enabled (USB3 DbC), 4:Enabled (XDP/MIPI60), 5:Enabled (USB2 DbC),
278 6:Enable (2-wire DCI OOB), 7:Manual
Subrata Banikebf1daa2020-05-19 12:32:41 +0530279
280config PRERAM_CBMEM_CONSOLE_SIZE
281 hex
Anil Kumar033038f2020-09-08 16:18:45 -0700282 default 0x2000
Brandon Breitenstein99b38a92019-12-19 23:12:58 -0800283
Furquan Shaikhf06d0462020-12-31 21:15:34 -0800284config DATA_BUS_WIDTH
285 int
286 default 128
287
288config DIMMS_PER_CHANNEL
289 int
290 default 2
291
292config MRC_CHANNEL_WIDTH
293 int
294 default 16
295
Furquan Shaikhbee831e2021-08-24 13:42:05 -0700296# Intel recommends reserving the following resources per USB4 root port,
297# from TGL BIOS Spec (doc #611569) Revision 0.7.6 Section 7.2.5.1.5
298# - 42 buses
299# - 194 MiB Non-prefetchable memory
300# - 448 MiB Prefetchable memory
301if SOC_INTEL_ENABLE_USB4_PCIE_RESOURCES
302
303config PCIEXP_HOTPLUG_BUSES
304 default 42
305
306config PCIEXP_HOTPLUG_MEM
307 default 0xc200000 # 194 MiB
308
309config PCIEXP_HOTPLUG_PREFETCH_MEM
310 default 0x1c000000 # 448 MiB
311
312endif # SOC_INTEL_ENABLE_USB4_PCIE_RESOURCES
313
Tim Crawford1724b572021-09-21 21:50:49 -0600314config INTEL_GMA_BCLV_OFFSET
315 default 0xc8258
316
317config INTEL_GMA_BCLV_WIDTH
318 default 32
319
320config INTEL_GMA_BCLM_OFFSET
321 default 0xc8254
322
323config INTEL_GMA_BCLM_WIDTH
324 default 32
325
Subrata Banik91e89c52019-11-01 18:30:01 +0530326endif