blob: 92edbada7974671e752a181bb3892226511de735 [file] [log] [blame]
Patrick Georgiac959032020-05-05 22:49:26 +02001/* SPDX-License-Identifier: GPL-2.0-or-later */
Andrey Petrov70efecd2016-03-04 21:41:13 -08002
Furquan Shaikh76cedd22020-05-02 10:24:23 -07003#include <acpi/acpi.h>
Andrey Petrov70efecd2016-03-04 21:41:13 -08004#include <bootstate.h>
Lance Zhao1bd0c0c2016-04-19 18:04:21 -07005#include <cbmem.h>
Andrey Petrov70efecd2016-03-04 21:41:13 -08006#include <console/console.h>
Andrey Petrova697c192016-12-07 10:47:46 -08007#include <cpu/x86/mp.h>
Kyösti Mälkki13f66502019-03-03 08:01:05 +02008#include <device/mmio.h>
Andrey Petrov70efecd2016-03-04 21:41:13 -08009#include <device/device.h>
10#include <device/pci.h>
Kyösti Mälkkif1b58b72019-03-01 13:43:02 +020011#include <device/pci_ops.h>
Mario Scheithauer841416f2017-09-18 17:08:48 +020012#include <intelblocks/acpi.h>
Kyösti Mälkki32d47eb2019-09-28 00:00:30 +030013#include <intelblocks/cfg.h>
Barnali Sarkare70142c2017-03-28 16:32:33 +053014#include <intelblocks/fast_spi.h>
Barnali Sarkar66fe0c42017-05-23 18:17:14 +053015#include <intelblocks/msr.h>
Subrata Banikf699c142018-06-08 17:57:37 +053016#include <intelblocks/p2sb.h>
Sumeet R Pawnikar2adb50d2020-05-09 15:37:09 +053017#include <intelblocks/power_limit.h>
Duncan Laurie4c8fbc02018-03-26 02:19:58 -070018#include <intelblocks/xdci.h>
Andrey Petrov70efecd2016-03-04 21:41:13 -080019#include <fsp/api.h>
20#include <fsp/util.h>
Barnali Sarkar66fe0c42017-05-23 18:17:14 +053021#include <intelblocks/cpulib.h>
Bora Guvendik33117ec2017-04-10 15:49:02 -070022#include <intelblocks/itss.h>
Shaunak Saha93cdc8b2017-04-18 15:42:09 -070023#include <intelblocks/pmclib.h>
Brandon Breitensteinc6ec8dd2016-11-17 12:23:04 -080024#include <romstage_handoff.h>
Furquan Shaikhd2c2f832018-11-07 10:24:31 -080025#include <soc/cpu.h>
26#include <soc/heci.h>
27#include <soc/intel/common/vbt.h>
Andrey Petrove07e13d2016-03-18 14:43:00 -070028#include <soc/iomap.h>
Bora Guvendik33117ec2017-04-10 15:49:02 -070029#include <soc/itss.h>
Lance Zhao1bd0c0c2016-04-19 18:04:21 -070030#include <soc/nvs.h>
Andrey Petrov70efecd2016-03-04 21:41:13 -080031#include <soc/pci_devs.h>
Andrey Petrov3dbea292016-06-14 22:20:28 -070032#include <soc/pm.h>
Subrata Banik7952e282017-03-14 18:26:27 +053033#include <soc/systemagent.h>
Furquan Shaikhd2c2f832018-11-07 10:24:31 -080034#include <spi-generic.h>
John Zhao7dff7262018-07-30 13:54:25 -070035#include <timer.h>
Felix Singere59ae102019-05-02 13:57:57 +020036#include <soc/ramstage.h>
Sumeet R Pawnikar2adb50d2020-05-09 15:37:09 +053037#include <soc/soc_chip.h>
Andrey Petrov70efecd2016-03-04 21:41:13 -080038
39#include "chip.h"
40
John Zhao7dff7262018-07-30 13:54:25 -070041#define DUAL_ROLE_CFG0 0x80d8
42#define SW_VBUS_VALID_MASK (1 << 24)
43#define SW_IDPIN_EN_MASK (1 << 21)
44#define SW_IDPIN_MASK (1 << 20)
45#define SW_IDPIN_HOST (0 << 20)
46#define DUAL_ROLE_CFG1 0x80dc
47#define DRD_MODE_MASK (1 << 29)
48#define DRD_MODE_HOST (1 << 29)
49
John Zhao57aa8b62019-01-14 09:15:50 -080050#define CFG_XHCLKGTEN 0x8650
51/* Naking USB2.0 EPs for Backbone Clock Gating and PLL Shutdown */
52#define NUEFBCGPS (1 << 28)
53/* SRAM Power Gate Enable */
54#define SRAMPGTEN (1 << 27)
55/* SS Link PLL Shutdown Enable */
56#define SSLSE (1 << 26)
57/* USB2 PLL Shutdown Enable */
58#define USB2PLLSE (1 << 25)
59/* IOSF Sideband Trunk Clock Gating Enable */
60#define IOSFSTCGE (1 << 24)
61/* BIT[23:20] HS Backbone PXP Trunk Clock Gate Enable */
62#define HSTCGE (1 << 23 | 1 << 22)
63/* BIT[19:16] SS Backbone PXP Trunk Clock Gate Enable */
64#define SSTCGE (1 << 19 | 1 << 18 | 1 << 17)
65/* XHC Ignore_EU3S */
66#define XHCIGEU3S (1 << 15)
67/* XHC Frame Timer Clock Shutdown Enable */
68#define XHCFTCLKSE (1 << 14)
69/* XHC Backbone PXP Trunk Clock Gate In Presence of ISOCH EP */
70#define XHCBBTCGIPISO (1 << 13)
71/* XHC HS Backbone PXP Trunk Clock Gate U2 non RWE */
72#define XHCHSTCGU2NRWE (1 << 12)
73/* BIT[11:10] XHC USB2 PLL Shutdown Lx Enable */
74#define XHCUSB2PLLSDLE (1 << 11 | 1 << 10)
75/* BIT[9:8] HS Backbone PXP PLL Shutdown Ux Enable */
76#define HSUXDMIPLLSE (1 << 9)
77/* BIT[7:5] SS Backbone PXP PLL shutdown Ux Enable */
78#define SSPLLSUE (1 << 6)
79/* XHC Backbone Local Clock Gating Enable */
80#define XHCBLCGE (1 << 4)
81/* HS Link Trunk Clock Gating Enable */
82#define HSLTCGE (1 << 3)
83/* SS Link Trunk Clock Gating Enable */
84#define SSLTCGE (1 << 2)
85/* IOSF Backbone Trunk Clock Gating Enable */
86#define IOSFBTCGE (1 << 1)
87/* IOSF Gasket Backbone Local Clock Gating Enable */
88#define IOSFGBLCGE (1 << 0)
89
Marx Wangabc17d12020-04-07 16:58:38 +080090#define CFG_XHCPMCTRL 0x80a4
91/* BIT[7:4] LFPS periodic sampling for USB3 Ports */
92#define LFPS_PM_DISABLE_MASK 0xFFFFFF0F
93
Duncan Lauriebf713b02018-05-07 15:33:18 -070094const char *soc_acpi_name(const struct device *dev)
Duncan Laurie02fcc882016-06-27 10:51:17 -070095{
96 if (dev->path.type == DEVICE_PATH_DOMAIN)
97 return "PCI0";
98
Duncan Lauriebf713b02018-05-07 15:33:18 -070099 if (dev->path.type == DEVICE_PATH_USB) {
100 switch (dev->path.usb.port_type) {
101 case 0:
102 /* Root Hub */
103 return "RHUB";
104 case 2:
105 /* USB2 ports */
106 switch (dev->path.usb.port_id) {
107 case 0: return "HS01";
108 case 1: return "HS02";
109 case 2: return "HS03";
110 case 3: return "HS04";
111 case 4: return "HS05";
112 case 5: return "HS06";
113 case 6: return "HS07";
114 case 7: return "HS08";
Furquan Shaikhad62b9a2019-01-30 22:47:17 -0800115 case 8:
Julius Wernercd49cce2019-03-05 16:53:33 -0800116 if (CONFIG(SOC_INTEL_GLK))
Furquan Shaikhad62b9a2019-01-30 22:47:17 -0800117 return "HS09";
Duncan Lauriebf713b02018-05-07 15:33:18 -0700118 }
119 break;
120 case 3:
121 /* USB3 ports */
122 switch (dev->path.usb.port_id) {
123 case 0: return "SS01";
124 case 1: return "SS02";
125 case 2: return "SS03";
126 case 3: return "SS04";
127 case 4: return "SS05";
128 case 5: return "SS06";
129 }
130 break;
131 }
132 return NULL;
133 }
134
Duncan Laurie02fcc882016-06-27 10:51:17 -0700135 if (dev->path.type != DEVICE_PATH_PCI)
136 return NULL;
137
138 switch (dev->path.pci.devfn) {
139 /* DSDT: acpi/northbridge.asl */
Subrata Banik2ee54db2017-03-05 12:37:00 +0530140 case SA_DEVFN_ROOT:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700141 return "MCHC";
142 /* DSDT: acpi/lpc.asl */
Subrata Banik2ee54db2017-03-05 12:37:00 +0530143 case PCH_DEVFN_LPC:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700144 return "LPCB";
145 /* DSDT: acpi/xhci.asl */
Subrata Banik2ee54db2017-03-05 12:37:00 +0530146 case PCH_DEVFN_XHCI:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700147 return "XHCI";
148 /* DSDT: acpi/pch_hda.asl */
Subrata Banik2ee54db2017-03-05 12:37:00 +0530149 case PCH_DEVFN_HDA:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700150 return "HDAS";
151 /* DSDT: acpi/lpss.asl */
Subrata Banik2ee54db2017-03-05 12:37:00 +0530152 case PCH_DEVFN_UART0:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700153 return "URT1";
Subrata Banik2ee54db2017-03-05 12:37:00 +0530154 case PCH_DEVFN_UART1:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700155 return "URT2";
Subrata Banik2ee54db2017-03-05 12:37:00 +0530156 case PCH_DEVFN_UART2:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700157 return "URT3";
Subrata Banik2ee54db2017-03-05 12:37:00 +0530158 case PCH_DEVFN_UART3:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700159 return "URT4";
Subrata Banik2ee54db2017-03-05 12:37:00 +0530160 case PCH_DEVFN_SPI0:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700161 return "SPI1";
Subrata Banik2ee54db2017-03-05 12:37:00 +0530162 case PCH_DEVFN_SPI1:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700163 return "SPI2";
Subrata Banik2ee54db2017-03-05 12:37:00 +0530164 case PCH_DEVFN_SPI2:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700165 return "SPI3";
Subrata Banik2ee54db2017-03-05 12:37:00 +0530166 case PCH_DEVFN_PWM:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700167 return "PWM";
Subrata Banik2ee54db2017-03-05 12:37:00 +0530168 case PCH_DEVFN_I2C0:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700169 return "I2C0";
Subrata Banik2ee54db2017-03-05 12:37:00 +0530170 case PCH_DEVFN_I2C1:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700171 return "I2C1";
Subrata Banik2ee54db2017-03-05 12:37:00 +0530172 case PCH_DEVFN_I2C2:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700173 return "I2C2";
Subrata Banik2ee54db2017-03-05 12:37:00 +0530174 case PCH_DEVFN_I2C3:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700175 return "I2C3";
Subrata Banik2ee54db2017-03-05 12:37:00 +0530176 case PCH_DEVFN_I2C4:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700177 return "I2C4";
Subrata Banik2ee54db2017-03-05 12:37:00 +0530178 case PCH_DEVFN_I2C5:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700179 return "I2C5";
Subrata Banik2ee54db2017-03-05 12:37:00 +0530180 case PCH_DEVFN_I2C6:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700181 return "I2C6";
Subrata Banik2ee54db2017-03-05 12:37:00 +0530182 case PCH_DEVFN_I2C7:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700183 return "I2C7";
184 /* Storage */
Subrata Banik2ee54db2017-03-05 12:37:00 +0530185 case PCH_DEVFN_SDCARD:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700186 return "SDCD";
Subrata Banik2ee54db2017-03-05 12:37:00 +0530187 case PCH_DEVFN_EMMC:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700188 return "EMMC";
Subrata Banik2ee54db2017-03-05 12:37:00 +0530189 case PCH_DEVFN_SDIO:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700190 return "SDIO";
Vaibhav Shankarec9168f2016-09-16 14:20:53 -0700191 /* PCIe */
Venkateswarlu Vinjamurif03c63e2018-04-12 10:13:43 -0700192 case PCH_DEVFN_PCIE1:
193 return "RP03";
Venkateswarlu Vinjamuriefeb6902018-04-09 11:14:42 -0700194 case PCH_DEVFN_PCIE5:
Vaibhav Shankarec9168f2016-09-16 14:20:53 -0700195 return "RP01";
Duncan Laurie02fcc882016-06-27 10:51:17 -0700196 }
197
198 return NULL;
199}
200
Andrey Petrov70efecd2016-03-04 21:41:13 -0800201static struct device_operations pci_domain_ops = {
202 .read_resources = pci_domain_read_resources,
203 .set_resources = pci_domain_set_resources,
Andrey Petrov70efecd2016-03-04 21:41:13 -0800204 .scan_bus = pci_domain_scan_bus,
Duncan Laurie02fcc882016-06-27 10:51:17 -0700205 .acpi_name = &soc_acpi_name,
Andrey Petrov70efecd2016-03-04 21:41:13 -0800206};
207
208static struct device_operations cpu_bus_ops = {
Nico Huber2f8ba692020-04-05 14:05:24 +0200209 .read_resources = noop_read_resources,
210 .set_resources = noop_set_resources,
Aaron Durbinac3e4822017-06-14 13:21:00 -0500211 .init = apollolake_init_cpus,
Nico Huber68680dd2020-03-31 17:34:52 +0200212 .acpi_fill_ssdt = generate_cpu_entries,
Andrey Petrov70efecd2016-03-04 21:41:13 -0800213};
214
Elyes HAOUAS06e83152018-05-24 22:48:14 +0200215static void enable_dev(struct device *dev)
Andrey Petrov70efecd2016-03-04 21:41:13 -0800216{
217 /* Set the operations if it is a special bus type */
Lee Leahy4430f9f2017-03-09 10:00:30 -0800218 if (dev->path.type == DEVICE_PATH_DOMAIN)
Andrey Petrov70efecd2016-03-04 21:41:13 -0800219 dev->ops = &pci_domain_ops;
Lee Leahy4430f9f2017-03-09 10:00:30 -0800220 else if (dev->path.type == DEVICE_PATH_CPU_CLUSTER)
Andrey Petrov70efecd2016-03-04 21:41:13 -0800221 dev->ops = &cpu_bus_ops;
Andrey Petrov70efecd2016-03-04 21:41:13 -0800222}
223
Kane Chend7796052016-07-11 12:17:13 +0800224/*
225 * If the PCIe root port at function 0 is disabled,
226 * the PCIe root ports might be coalesced after FSP silicon init.
227 * The below function will swap the devfn of the first enabled device
228 * in devicetree and function 0 resides a pci device
229 * so that it won't confuse coreboot.
230 */
231static void pcie_update_device_tree(unsigned int devfn0, int num_funcs)
232{
Elyes HAOUAS06e83152018-05-24 22:48:14 +0200233 struct device *func0;
Kane Chend7796052016-07-11 12:17:13 +0800234 unsigned int devfn;
235 int i;
236 unsigned int inc = PCI_DEVFN(0, 1);
237
Kyösti Mälkki903b40a2019-07-03 07:25:59 +0300238 func0 = pcidev_path_on_root(devfn0);
Kane Chend7796052016-07-11 12:17:13 +0800239 if (func0 == NULL)
240 return;
241
242 /* No more functions if function 0 is disabled. */
243 if (pci_read_config32(func0, PCI_VENDOR_ID) == 0xffffffff)
244 return;
245
246 devfn = devfn0 + inc;
247
248 /*
Elyes HAOUAS0f82c122019-12-04 19:23:50 +0100249 * Increase function by 1.
Kane Chend7796052016-07-11 12:17:13 +0800250 * Then find first enabled device to replace func0
251 * as that port was move to func0.
252 */
253 for (i = 1; i < num_funcs; i++, devfn += inc) {
Kyösti Mälkki903b40a2019-07-03 07:25:59 +0300254 struct device *dev = pcidev_path_on_root(devfn);
Kane Chend7796052016-07-11 12:17:13 +0800255 if (dev == NULL)
256 continue;
257
258 if (!dev->enabled)
259 continue;
260 /* Found the first enabled device in given dev number */
261 func0->path.pci.devfn = dev->path.pci.devfn;
262 dev->path.pci.devfn = devfn0;
263 break;
264 }
265}
266
267static void pcie_override_devicetree_after_silicon_init(void)
268{
Subrata Banik2ee54db2017-03-05 12:37:00 +0530269 pcie_update_device_tree(PCH_DEVFN_PCIE1, 4);
270 pcie_update_device_tree(PCH_DEVFN_PCIE5, 2);
Kane Chend7796052016-07-11 12:17:13 +0800271}
272
Mario Scheithauer841416f2017-09-18 17:08:48 +0200273/* Overwrites the SCI IRQ if another IRQ number is given by device tree. */
274static void set_sci_irq(void)
275{
Kyösti Mälkki4af4e7f2019-07-14 05:50:20 +0300276 struct soc_intel_apollolake_config *cfg;
Mario Scheithauer841416f2017-09-18 17:08:48 +0200277 uint32_t scis;
278
Kyösti Mälkkid5f645c2019-09-28 00:20:27 +0300279 cfg = config_of_soc();
Mario Scheithauer841416f2017-09-18 17:08:48 +0200280
281 /* Change only if a device tree entry exists. */
282 if (cfg->sci_irq) {
283 scis = soc_read_sci_irq_select();
284 scis &= ~SCI_IRQ_SEL;
285 scis |= (cfg->sci_irq << SCI_IRQ_ADJUST) & SCI_IRQ_SEL;
286 soc_write_sci_irq_select(scis);
287 }
288}
289
Andrey Petrov70efecd2016-03-04 21:41:13 -0800290static void soc_init(void *data)
291{
Sumeet R Pawnikar2adb50d2020-05-09 15:37:09 +0530292 struct soc_power_limits_config *soc_config;
293 config_t *config;
294
Aaron Durbin81d1e092016-07-13 01:49:10 -0500295 /* Snapshot the current GPIO IRQ polarities. FSP is setting a
296 * default policy that doesn't honor boards' requirements. */
297 itss_snapshot_irq_polarities(GPIO_IRQ_START, GPIO_IRQ_END);
298
Karthikeyan Ramasubramanian6629b4b2019-05-01 10:22:22 -0600299 /*
300 * Clear the GPI interrupt status and enable registers. These
301 * registers do not get reset to default state when booting from S5.
302 */
303 gpi_clear_int_cfg();
304
Aaron Durbin6c191d82016-11-29 21:22:42 -0600305 fsp_silicon_init(romstage_handoff_is_resume());
Lance Zhao1bd0c0c2016-04-19 18:04:21 -0700306
Aaron Durbin81d1e092016-07-13 01:49:10 -0500307 /* Restore GPIO IRQ polarities back to previous settings. */
308 itss_restore_irq_polarities(GPIO_IRQ_START, GPIO_IRQ_END);
309
Kane Chend7796052016-07-11 12:17:13 +0800310 /* override 'enabled' setting in device tree if needed */
311 pcie_override_devicetree_after_silicon_init();
312
Aaron Durbinfadfc2e2016-07-01 16:36:03 -0500313 /*
314 * Keep the P2SB device visible so it and the other devices are
315 * visible in coreboot for driver support and PCI resource allocation.
316 * There is a UPD setting for this, but it's more consistent to use
317 * hide and unhide symmetrically.
318 */
319 p2sb_unhide();
320
Lance Zhao1bd0c0c2016-04-19 18:04:21 -0700321 /* Allocate ACPI NVS in CBMEM */
Kyösti Mälkki0c1dd9c2020-06-17 23:37:49 +0300322 cbmem_add(CBMEM_ID_ACPI_GNVS, sizeof(struct global_nvs));
Sumeet Pawnikar35240eb2016-08-23 11:20:20 +0530323
Tim Wawrzynczak7c348652020-05-27 10:22:45 -0600324 if (CONFIG(APL_SKIP_SET_POWER_LIMITS)) {
325 printk(BIOS_INFO, "Skip setting RAPL per configuration\n");
326 } else {
327 config = config_of_soc();
328 /* Set RAPL MSR for Package power limits */
329 soc_config = &config->power_limits_config;
330 set_power_limits(MOBILE_SKU_PL1_TIME_SEC, soc_config);
331 }
Mario Scheithauer841416f2017-09-18 17:08:48 +0200332
333 /*
334 * FSP-S routes SCI to IRQ 9. With the help of this function you can
335 * select another IRQ for SCI.
336 */
337 set_sci_irq();
Andrey Petrov70efecd2016-03-04 21:41:13 -0800338}
339
Andrey Petrov868679f2016-05-12 19:11:48 -0700340static void soc_final(void *data)
341{
Andrey Petrov3dbea292016-06-14 22:20:28 -0700342 /* Make sure payload/OS can't trigger global reset */
Michael Niewöhner1c6ea922019-11-02 12:20:53 +0100343 pmc_global_reset_disable_and_lock();
Andrey Petrov868679f2016-05-12 19:11:48 -0700344}
345
Lee Leahybab8be22017-03-09 09:53:58 -0800346static void disable_dev(struct device *dev, FSP_S_CONFIG *silconfig)
347{
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700348 switch (dev->path.pci.devfn) {
Maxim Polyakov7b98e3e2020-02-16 11:51:57 +0300349 case PCH_DEVFN_NPK:
350 /*
351 * Disable this device in the parse_devicetree_setting() function
352 * in romstage.c
353 */
354 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530355 case PCH_DEVFN_ISH:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700356 silconfig->IshEnable = 0;
357 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530358 case PCH_DEVFN_SATA:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700359 silconfig->EnableSata = 0;
360 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530361 case PCH_DEVFN_PCIE5:
Kane Chend7796052016-07-11 12:17:13 +0800362 silconfig->PcieRootPortEn[0] = 0;
363 silconfig->PcieRpHotPlug[0] = 0;
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700364 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530365 case PCH_DEVFN_PCIE6:
Kane Chend7796052016-07-11 12:17:13 +0800366 silconfig->PcieRootPortEn[1] = 0;
367 silconfig->PcieRpHotPlug[1] = 0;
368 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530369 case PCH_DEVFN_PCIE1:
Kane Chend7796052016-07-11 12:17:13 +0800370 silconfig->PcieRootPortEn[2] = 0;
371 silconfig->PcieRpHotPlug[2] = 0;
372 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530373 case PCH_DEVFN_PCIE2:
Kane Chend7796052016-07-11 12:17:13 +0800374 silconfig->PcieRootPortEn[3] = 0;
375 silconfig->PcieRpHotPlug[3] = 0;
376 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530377 case PCH_DEVFN_PCIE3:
Kane Chend7796052016-07-11 12:17:13 +0800378 silconfig->PcieRootPortEn[4] = 0;
379 silconfig->PcieRpHotPlug[4] = 0;
380 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530381 case PCH_DEVFN_PCIE4:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700382 silconfig->PcieRootPortEn[5] = 0;
Kane Chend7796052016-07-11 12:17:13 +0800383 silconfig->PcieRpHotPlug[5] = 0;
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700384 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530385 case PCH_DEVFN_XHCI:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700386 silconfig->Usb30Mode = 0;
387 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530388 case PCH_DEVFN_XDCI:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700389 silconfig->UsbOtg = 0;
390 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530391 case PCH_DEVFN_I2C0:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700392 silconfig->I2c0Enable = 0;
393 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530394 case PCH_DEVFN_I2C1:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700395 silconfig->I2c1Enable = 0;
396 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530397 case PCH_DEVFN_I2C2:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700398 silconfig->I2c2Enable = 0;
399 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530400 case PCH_DEVFN_I2C3:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700401 silconfig->I2c3Enable = 0;
402 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530403 case PCH_DEVFN_I2C4:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700404 silconfig->I2c4Enable = 0;
405 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530406 case PCH_DEVFN_I2C5:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700407 silconfig->I2c5Enable = 0;
408 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530409 case PCH_DEVFN_I2C6:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700410 silconfig->I2c6Enable = 0;
411 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530412 case PCH_DEVFN_I2C7:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700413 silconfig->I2c7Enable = 0;
414 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530415 case PCH_DEVFN_UART0:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700416 silconfig->Hsuart0Enable = 0;
417 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530418 case PCH_DEVFN_UART1:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700419 silconfig->Hsuart1Enable = 0;
420 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530421 case PCH_DEVFN_UART2:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700422 silconfig->Hsuart2Enable = 0;
423 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530424 case PCH_DEVFN_UART3:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700425 silconfig->Hsuart3Enable = 0;
426 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530427 case PCH_DEVFN_SPI0:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700428 silconfig->Spi0Enable = 0;
429 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530430 case PCH_DEVFN_SPI1:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700431 silconfig->Spi1Enable = 0;
432 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530433 case PCH_DEVFN_SPI2:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700434 silconfig->Spi2Enable = 0;
435 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530436 case PCH_DEVFN_SDCARD:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700437 silconfig->SdcardEnabled = 0;
438 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530439 case PCH_DEVFN_EMMC:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700440 silconfig->eMMCEnabled = 0;
441 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530442 case PCH_DEVFN_SDIO:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700443 silconfig->SdioEnabled = 0;
444 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530445 case PCH_DEVFN_SMBUS:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700446 silconfig->SmbusEnable = 0;
447 break;
Julius Wernercd49cce2019-03-05 16:53:33 -0800448#if !CONFIG(SOC_INTEL_GLK)
Werner Zehde3ace02019-01-15 08:03:43 +0100449 case SA_DEVFN_IPU:
450 silconfig->IpuEn = 0;
451 break;
452#endif
Nico Huber4074ce02019-01-31 16:45:04 +0100453 case PCH_DEVFN_HDA:
454 silconfig->HdaEnable = 0;
455 break;
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700456 default:
457 printk(BIOS_WARNING, "PCI:%02x.%01x: Could not disable the device\n",
458 PCI_SLOT(dev->path.pci.devfn),
459 PCI_FUNC(dev->path.pci.devfn));
460 break;
461 }
462}
463
Brandon Breitensteinc31ba0e2016-07-27 17:34:45 -0700464static void parse_devicetree(FSP_S_CONFIG *silconfig)
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700465{
Kyösti Mälkki28dc7dc2019-07-12 13:10:19 +0300466 struct device *dev = pcidev_path_on_root(SA_DEVFN_ROOT);
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700467
468 if (!dev) {
469 printk(BIOS_ERR, "Could not find root device\n");
470 return;
471 }
472 /* Only disable bus 0 devices. */
473 for (dev = dev->bus->children; dev; dev = dev->sibling) {
474 if (!dev->enabled)
475 disable_dev(dev, silconfig);
476 }
477}
478
Hannah Williams3ff14a02017-05-05 16:30:22 -0700479static void apl_fsp_silicon_init_params_cb(struct soc_intel_apollolake_config
480 *cfg, FSP_S_CONFIG *silconfig)
481{
Maxim Polyakov67040492020-02-16 11:51:57 +0300482#if !CONFIG(SOC_INTEL_GLK) /* GLK FSP does not have these fields in FspsUpd.h yet */
Hannah Williams3ff14a02017-05-05 16:30:22 -0700483 uint8_t port;
484
485 for (port = 0; port < APOLLOLAKE_USB2_PORT_MAX; port++) {
Maxim Polyakov67040492020-02-16 11:51:57 +0300486 if (cfg->usb_config_override) {
487 if (!cfg->usb2_port[port].enable)
488 continue;
489
490 silconfig->PortUsb20Enable[port] = 1;
491 silconfig->PortUs20bOverCurrentPin[port] = cfg->usb2_port[port].oc_pin;
492 }
493
Hannah Williams3ff14a02017-05-05 16:30:22 -0700494 if (cfg->usb2eye[port].Usb20PerPortTxPeHalf != 0)
495 silconfig->PortUsb20PerPortTxPeHalf[port] =
496 cfg->usb2eye[port].Usb20PerPortTxPeHalf;
497
498 if (cfg->usb2eye[port].Usb20PerPortPeTxiSet != 0)
499 silconfig->PortUsb20PerPortPeTxiSet[port] =
500 cfg->usb2eye[port].Usb20PerPortPeTxiSet;
501
502 if (cfg->usb2eye[port].Usb20PerPortTxiSet != 0)
503 silconfig->PortUsb20PerPortTxiSet[port] =
504 cfg->usb2eye[port].Usb20PerPortTxiSet;
505
506 if (cfg->usb2eye[port].Usb20HsSkewSel != 0)
507 silconfig->PortUsb20HsSkewSel[port] =
508 cfg->usb2eye[port].Usb20HsSkewSel;
509
510 if (cfg->usb2eye[port].Usb20IUsbTxEmphasisEn != 0)
511 silconfig->PortUsb20IUsbTxEmphasisEn[port] =
512 cfg->usb2eye[port].Usb20IUsbTxEmphasisEn;
513
514 if (cfg->usb2eye[port].Usb20PerPortRXISet != 0)
515 silconfig->PortUsb20PerPortRXISet[port] =
516 cfg->usb2eye[port].Usb20PerPortRXISet;
517
518 if (cfg->usb2eye[port].Usb20HsNpreDrvSel != 0)
519 silconfig->PortUsb20HsNpreDrvSel[port] =
520 cfg->usb2eye[port].Usb20HsNpreDrvSel;
521 }
Maxim Polyakov67040492020-02-16 11:51:57 +0300522
523 if (cfg->usb_config_override) {
524 for (port = 0; port < APOLLOLAKE_USB3_PORT_MAX; port++) {
525 if (!cfg->usb3_port[port].enable)
526 continue;
527
528 silconfig->PortUsb30Enable[port] = 1;
529 silconfig->PortUs30bOverCurrentPin[port] = cfg->usb3_port[port].oc_pin;
530 }
531 }
Hannah Williams3ff14a02017-05-05 16:30:22 -0700532#endif
533}
534
535static void glk_fsp_silicon_init_params_cb(
536 struct soc_intel_apollolake_config *cfg, FSP_S_CONFIG *silconfig)
537{
Julius Wernercd49cce2019-03-05 16:53:33 -0800538#if CONFIG(SOC_INTEL_GLK)
Seunghwan Kimf7fd9b12019-01-24 16:17:44 +0900539 uint8_t port;
Franklin He117a6602020-03-16 12:31:01 +1100540 struct device *dev;
Seunghwan Kimf7fd9b12019-01-24 16:17:44 +0900541
542 for (port = 0; port < APOLLOLAKE_USB2_PORT_MAX; port++) {
543 if (!cfg->usb2eye[port].Usb20OverrideEn)
544 continue;
545
546 silconfig->Usb2AfePehalfbit[port] =
547 cfg->usb2eye[port].Usb20PerPortTxPeHalf;
548 silconfig->Usb2AfePetxiset[port] =
549 cfg->usb2eye[port].Usb20PerPortPeTxiSet;
550 silconfig->Usb2AfeTxiset[port] =
551 cfg->usb2eye[port].Usb20PerPortTxiSet;
552 silconfig->Usb2AfePredeemp[port] =
553 cfg->usb2eye[port].Usb20IUsbTxEmphasisEn;
554 }
555
Franklin He117a6602020-03-16 12:31:01 +1100556 dev = pcidev_path_on_root(SA_GLK_DEVFN_GMM);
557 silconfig->Gmm = dev ? dev->enabled : 0;
Shamile Khanc4276a32018-03-14 18:09:19 -0700558
559 /* On Geminilake, we need to override the default FSP PCIe de-emphasis
560 * settings using the device tree settings. This is because PCIe
561 * de-emphasis is enabled by default and Thunderpeak PCIe WiFi detection
562 * requires de-emphasis disabled. If we make this change common to both
563 * Apollolake and Geminilake, then we need to add mainboard device tree
564 * de-emphasis settings of 1 to Apollolake systems.
565 */
566 memcpy(silconfig->PcieRpSelectableDeemphasis,
567 cfg->pcie_rp_deemphasis_enable,
568 sizeof(silconfig->PcieRpSelectableDeemphasis));
Srinidhi N Kaushik5af546c2018-05-14 23:33:55 -0700569 /*
570 * FSP does not know what the clock requirements are for the
571 * device on SPI bus, hence it should not modify what coreboot
572 * has set up. Hence skipping in FSP.
573 */
574 silconfig->SkipSpiPCP = 1;
John Zhaoe673e5c2018-10-30 15:12:11 -0700575
576 /*
577 * FSP provides UPD interface to execute IPC command. In order to
578 * improve boot performance, configure PmicPmcIpcCtrl for PMC to program
579 * PMIC PCH_PWROK delay.
John Zhao91600a32019-01-10 12:13:38 -0800580 */
John Zhaoe673e5c2018-10-30 15:12:11 -0700581 silconfig->PmicPmcIpcCtrl = cfg->PmicPmcIpcCtrl;
John Zhao91600a32019-01-10 12:13:38 -0800582
583 /*
584 * Options to disable XHCI Link Compliance Mode.
585 */
586 silconfig->DisableComplianceMode = cfg->DisableComplianceMode;
John Zhao9a4beb42019-01-28 16:04:35 -0800587
588 /*
589 * Options to change USB3 ModPhy setting for Integrated Filter value.
590 */
591 silconfig->ModPhyIfValue = cfg->ModPhyIfValue;
592
593 /*
594 * Options to bump USB3 LDO voltage with 40mv.
595 */
596 silconfig->ModPhyVoltageBump = cfg->ModPhyVoltageBump;
597
598 /*
599 * Options to adjust PMIC Vdd2 voltage.
600 */
601 silconfig->PmicVdd2Voltage = cfg->PmicVdd2Voltage;
Srinidhi N Kaushik5af546c2018-05-14 23:33:55 -0700602#endif
Hannah Williams3ff14a02017-05-05 16:30:22 -0700603}
604
Aaron Durbin64031672018-04-21 14:45:32 -0600605void __weak mainboard_devtree_update(struct device *dev)
Kane Chen5bddcc42017-08-22 11:37:18 +0800606{
Elyes HAOUAS88607a42018-10-05 10:36:45 +0200607 /* Override dev tree settings per board */
Kane Chen5bddcc42017-08-22 11:37:18 +0800608}
609
Brandon Breitensteinc31ba0e2016-07-27 17:34:45 -0700610void platform_fsp_silicon_init_params_cb(FSPS_UPD *silupd)
Andrey Petrov70efecd2016-03-04 21:41:13 -0800611{
Lee Leahy1d20fe72017-03-09 09:50:28 -0800612 FSP_S_CONFIG *silconfig = &silupd->FspsConfig;
Kyösti Mälkki4af4e7f2019-07-14 05:50:20 +0300613 struct soc_intel_apollolake_config *cfg;
Kyösti Mälkki28dc7dc2019-07-12 13:10:19 +0300614 struct device *dev;
Andrey Petrov70efecd2016-03-04 21:41:13 -0800615
616 /* Load VBT before devicetree-specific config. */
Patrick Georgi22579592017-10-06 17:36:09 +0200617 silconfig->GraphicsConfigPtr = (uintptr_t)vbt_get();
Andrey Petrov70efecd2016-03-04 21:41:13 -0800618
Kyösti Mälkki28dc7dc2019-07-12 13:10:19 +0300619 dev = pcidev_path_on_root(SA_DEVFN_ROOT);
620 cfg = config_of(dev);
Andrey Petrov70efecd2016-03-04 21:41:13 -0800621
Kane Chen5bddcc42017-08-22 11:37:18 +0800622 mainboard_devtree_update(dev);
623
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700624 /* Parse device tree and disable unused device*/
625 parse_devicetree(silconfig);
626
Furquan Shaikh6d5e10c2018-03-14 19:57:16 -0700627 memcpy(silconfig->PcieRpClkReqNumber, cfg->pcie_rp_clkreq_pin,
628 sizeof(silconfig->PcieRpClkReqNumber));
Andrey Petrove07e13d2016-03-18 14:43:00 -0700629
Furquan Shaikh2cfc8622018-03-14 21:43:04 -0700630 memcpy(silconfig->PcieRpHotPlug, cfg->pcie_rp_hotplug_enable,
631 sizeof(silconfig->PcieRpHotPlug));
632
Nico Huber88855292018-11-27 15:13:22 +0100633 switch (cfg->serirq_mode) {
634 case SERIRQ_QUIET:
635 silconfig->SirqEnable = 1;
636 silconfig->SirqMode = 0;
637 break;
638 case SERIRQ_CONTINUOUS:
639 silconfig->SirqEnable = 1;
640 silconfig->SirqMode = 1;
641 break;
642 case SERIRQ_OFF:
643 default:
644 silconfig->SirqEnable = 0;
645 break;
646 }
647
Zhao, Lijian1b8ee0b2016-05-17 19:01:34 -0700648 if (cfg->emmc_tx_cmd_cntl != 0)
649 silconfig->EmmcTxCmdCntl = cfg->emmc_tx_cmd_cntl;
650 if (cfg->emmc_tx_data_cntl1 != 0)
651 silconfig->EmmcTxDataCntl1 = cfg->emmc_tx_data_cntl1;
652 if (cfg->emmc_tx_data_cntl2 != 0)
653 silconfig->EmmcTxDataCntl2 = cfg->emmc_tx_data_cntl2;
654 if (cfg->emmc_rx_cmd_data_cntl1 != 0)
655 silconfig->EmmcRxCmdDataCntl1 = cfg->emmc_rx_cmd_data_cntl1;
656 if (cfg->emmc_rx_strobe_cntl != 0)
657 silconfig->EmmcRxStrobeCntl = cfg->emmc_rx_strobe_cntl;
658 if (cfg->emmc_rx_cmd_data_cntl2 != 0)
659 silconfig->EmmcRxCmdDataCntl2 = cfg->emmc_rx_cmd_data_cntl2;
Mario Scheithauer9116eb62018-08-23 11:39:19 +0200660 if (cfg->emmc_host_max_speed != 0)
661 silconfig->eMMCHostMaxSpeed = cfg->emmc_host_max_speed;
Zhao, Lijian1b8ee0b2016-05-17 19:01:34 -0700662
Saurabh Satijae46dbcc2016-05-03 15:15:31 -0700663 silconfig->LPSS_S0ixEnable = cfg->lpss_s0ix_enable;
664
Lee Leahy07441b52017-03-09 10:59:25 -0800665 /* Disable monitor mwait since it is broken due to a hardware bug
Cole Nelsonf357c252017-05-16 11:38:59 -0700666 * without a fix. Specific to Apollolake.
Lee Leahy07441b52017-03-09 10:59:25 -0800667 */
Julius Wernercd49cce2019-03-05 16:53:33 -0800668 if (!CONFIG(SOC_INTEL_GLK))
Cole Nelsonf357c252017-05-16 11:38:59 -0700669 silconfig->MonitorMwaitEnable = 0;
Bora Guvendik60cc75d2016-07-25 14:44:51 -0700670
Subrata Banikcf32fd12018-12-19 18:02:17 +0530671 silconfig->SkipMpInit = !CONFIG_USE_INTEL_FSP_MP_INIT;
Venkateswarlu Vinjamuri1a5e32c2016-10-31 17:15:30 -0700672
Furquan Shaikhcad9b632016-06-20 16:08:42 -0700673 /* Disable setting of EISS bit in FSP. */
674 silconfig->SpiEiss = 0;
Ravi Sarawadi3a21d0f2016-08-10 11:33:56 -0700675
676 /* Disable FSP from locking access to the RTC NVRAM */
677 silconfig->RtcLock = 0;
Venkateswarlu Vinjamuri88df48c2016-09-02 16:04:27 -0700678
679 /* Enable Audio clk gate and power gate */
680 silconfig->HDAudioClkGate = cfg->hdaudio_clk_gate_enable;
681 silconfig->HDAudioPwrGate = cfg->hdaudio_pwr_gate_enable;
Elyes HAOUAS6dc9d032020-02-16 16:22:52 +0100682 /* BIOS config lockdown Audio clk and power gate */
Venkateswarlu Vinjamuri88df48c2016-09-02 16:04:27 -0700683 silconfig->BiosCfgLockDown = cfg->hdaudio_bios_config_lockdown;
Julius Wernercd49cce2019-03-05 16:53:33 -0800684 if (CONFIG(SOC_INTEL_GLK))
Hannah Williams3ff14a02017-05-05 16:30:22 -0700685 glk_fsp_silicon_init_params_cb(cfg, silconfig);
686 else
687 apl_fsp_silicon_init_params_cb(cfg, silconfig);
Duncan Laurie4c8fbc02018-03-26 02:19:58 -0700688
689 /* Enable xDCI controller if enabled in devicetree and allowed */
Kyösti Mälkki903b40a2019-07-03 07:25:59 +0300690 dev = pcidev_path_on_root(PCH_DEVFN_XDCI);
Duncan Laurie4c8fbc02018-03-26 02:19:58 -0700691 if (!xdci_can_enable())
692 dev->enabled = 0;
693 silconfig->UsbOtg = dev->enabled;
Werner Zeh279afdc2019-02-01 12:32:51 +0100694
695 /* Set VTD feature according to devicetree */
696 silconfig->VtdEnable = cfg->enable_vtd;
Felix Singere59ae102019-05-02 13:57:57 +0200697
Michael Niewöhner9b8d28f2019-10-26 10:44:33 +0200698 dev = pcidev_path_on_root(SA_DEVFN_IGD);
699 if (CONFIG(RUN_FSP_GOP) && dev && dev->enabled)
700 silconfig->PeiGraphicsPeimInit = 1;
701 else
702 silconfig->PeiGraphicsPeimInit = 0;
703
Felix Singere59ae102019-05-02 13:57:57 +0200704 mainboard_silicon_init_params(silconfig);
Andrey Petrov70efecd2016-03-04 21:41:13 -0800705}
706
707struct chip_operations soc_intel_apollolake_ops = {
708 CHIP_NAME("Intel Apollolake SOC")
John Zhao57aa8b62019-01-14 09:15:50 -0800709 .enable_dev = &enable_dev,
710 .init = &soc_init,
711 .final = &soc_final
Andrey Petrov70efecd2016-03-04 21:41:13 -0800712};
713
Andrey Petrova697c192016-12-07 10:47:46 -0800714static void drop_privilege_all(void)
715{
716 /* Drop privilege level on all the CPUs */
Patrick Rudolph5ec97ce2019-07-26 14:47:32 +0200717 if (mp_run_on_all_cpus(&cpu_enable_untrusted_mode, NULL) < 0)
Andrey Petrova697c192016-12-07 10:47:46 -0800718 printk(BIOS_ERR, "failed to enable untrusted mode\n");
719}
720
John Zhao7dff7262018-07-30 13:54:25 -0700721static void configure_xhci_host_mode_port0(void)
722{
723 uint32_t *cfg0;
724 uint32_t *cfg1;
725 const struct resource *res;
726 uint32_t reg;
727 struct stopwatch sw;
728 struct device *xhci_dev = PCH_DEV_XHCI;
729
730 printk(BIOS_INFO, "Putting xHCI port 0 into host mode.\n");
731 res = find_resource(xhci_dev, PCI_BASE_ADDRESS_0);
732 cfg0 = (void *)(uintptr_t)(res->base + DUAL_ROLE_CFG0);
733 cfg1 = (void *)(uintptr_t)(res->base + DUAL_ROLE_CFG1);
734 reg = read32(cfg0);
John Zhaodb2f91b2018-08-21 15:02:54 -0700735 if (!(reg & SW_IDPIN_EN_MASK))
John Zhao7dff7262018-07-30 13:54:25 -0700736 return;
737
738 reg &= ~(SW_IDPIN_MASK | SW_VBUS_VALID_MASK);
739 write32(cfg0, reg);
740
741 stopwatch_init_msecs_expire(&sw, 10);
742 /* Wait for the host mode status bit. */
743 while ((read32(cfg1) & DRD_MODE_MASK) != DRD_MODE_HOST) {
744 if (stopwatch_expired(&sw)) {
745 printk(BIOS_ERR, "Timed out waiting for host mode.\n");
746 return;
747 }
748 }
749
750 printk(BIOS_INFO, "xHCI port 0 host switch over took %lu ms\n",
751 stopwatch_duration_msecs(&sw));
752}
753
754static int check_xdci_enable(void)
755{
756 struct device *dev = PCH_DEV_XDCI;
757
758 return !!dev->enabled;
759}
760
Marx Wangabc17d12020-04-07 16:58:38 +0800761static void disable_xhci_lfps_pm(void)
762{
763 struct soc_intel_apollolake_config *cfg;
764
765 cfg = config_of_soc();
766
767 if (cfg->disable_xhci_lfps_pm) {
768 void *addr;
769 const struct resource *res;
770 uint32_t reg;
771 struct device *xhci_dev = PCH_DEV_XHCI;
772
773 res = find_resource(xhci_dev, PCI_BASE_ADDRESS_0);
774 addr = (void *)(uintptr_t)(res->base + CFG_XHCPMCTRL);
775 reg = read32(addr);
776 printk(BIOS_DEBUG, "XHCI PM: control reg=0x%x.\n", reg);
777 if (reg) {
778 reg &= LFPS_PM_DISABLE_MASK;
779 write32(addr, reg);
780 printk(BIOS_INFO, "XHCI PM: Disable xHCI LFPS as configured in devicetree.\n");
781 }
782 }
783}
784
Lee Leahy806fa242016-08-01 13:55:02 -0700785void platform_fsp_notify_status(enum fsp_notify_phase phase)
Andrey Petrov70efecd2016-03-04 21:41:13 -0800786{
Andrey Petrova697c192016-12-07 10:47:46 -0800787 if (phase == END_OF_FIRMWARE) {
Furquan Shaikhd2c2f832018-11-07 10:24:31 -0800788
789 /*
790 * Before hiding P2SB device and dropping privilege level,
791 * dump CSE status and disable HECI1 interface.
792 */
793 heci_cse_lockdown();
794
Andrey Petrova697c192016-12-07 10:47:46 -0800795 /* Hide the P2SB device to align with previous behavior. */
Aaron Durbinfadfc2e2016-07-01 16:36:03 -0500796 p2sb_hide();
Furquan Shaikhd2c2f832018-11-07 10:24:31 -0800797
Andrey Petrova697c192016-12-07 10:47:46 -0800798 /*
799 * As per guidelines BIOS is recommended to drop CPU privilege
800 * level to IA_UNTRUSTED. After that certain device registers
801 * and MSRs become inaccessible supposedly increasing system
802 * security.
803 */
804 drop_privilege_all();
John Zhao7dff7262018-07-30 13:54:25 -0700805
806 /*
807 * When USB OTG is set, GLK FSP enables xHCI SW ID pin and
808 * configures USB-C as device mode. Force USB-C into host mode.
809 */
810 if (check_xdci_enable())
811 configure_xhci_host_mode_port0();
John Zhao57aa8b62019-01-14 09:15:50 -0800812
813 /*
814 * Override GLK xhci clock gating register(XHCLKGTEN) to
Elyes HAOUAS44f558e2020-02-24 13:26:04 +0100815 * mitigate USB device suspend and resume failure.
John Zhao57aa8b62019-01-14 09:15:50 -0800816 */
Julius Wernercd49cce2019-03-05 16:53:33 -0800817 if (CONFIG(SOC_INTEL_GLK)) {
John Zhao57aa8b62019-01-14 09:15:50 -0800818 uint32_t *cfg;
819 const struct resource *res;
820 uint32_t reg;
821 struct device *xhci_dev = PCH_DEV_XHCI;
822
823 res = find_resource(xhci_dev, PCI_BASE_ADDRESS_0);
824 cfg = (void *)(uintptr_t)(res->base + CFG_XHCLKGTEN);
825 reg = SRAMPGTEN | SSLSE | USB2PLLSE | IOSFSTCGE |
826 HSTCGE | HSUXDMIPLLSE | SSTCGE | XHCFTCLKSE |
827 XHCBBTCGIPISO | XHCUSB2PLLSDLE | SSPLLSUE |
828 XHCBLCGE | HSLTCGE | SSLTCGE | IOSFBTCGE |
829 IOSFGBLCGE;
830 write32(cfg, reg);
831 }
Marx Wangabc17d12020-04-07 16:58:38 +0800832
833 /* Disable XHCI LFPS power management if the option in dev tree is set. */
834 disable_xhci_lfps_pm();
Andrey Petrova697c192016-12-07 10:47:46 -0800835 }
Andrey Petrov70efecd2016-03-04 21:41:13 -0800836}
837
Furquan Shaikh6ac226d2016-06-15 17:13:20 -0700838/*
Furquan Shaikhd6c55592016-11-21 12:41:20 -0800839 * spi_flash init() needs to run unconditionally on every boot (including
840 * resume) to allow write protect to be disabled for eventlog and nvram
841 * updates. This needs to be done as early as possible in ramstage. Thus, add a
842 * callback for entry into BS_PRE_DEVICE.
Furquan Shaikh6ac226d2016-06-15 17:13:20 -0700843 */
Furquan Shaikhd6c55592016-11-21 12:41:20 -0800844static void spi_flash_init_cb(void *unused)
Furquan Shaikh6ac226d2016-06-15 17:13:20 -0700845{
Barnali Sarkare70142c2017-03-28 16:32:33 +0530846 fast_spi_init();
Furquan Shaikh6ac226d2016-06-15 17:13:20 -0700847}
848
Felix Singere59ae102019-05-02 13:57:57 +0200849__weak
850void mainboard_silicon_init_params(FSP_S_CONFIG *silconfig)
851{
852 printk(BIOS_DEBUG, "WEAK: %s/%s called\n", __FILE__, __func__);
853}
854
Wim Vervoornd1371502019-12-17 14:10:16 +0100855/* Handle FSP logo params */
856const struct cbmem_entry *soc_load_logo(FSPS_UPD *supd)
857{
858 return fsp_load_logo(&supd->FspsConfig.LogoPtr, &supd->FspsConfig.LogoSize);
859}
860
Furquan Shaikhd6c55592016-11-21 12:41:20 -0800861BOOT_STATE_INIT_ENTRY(BS_PRE_DEVICE, BS_ON_ENTRY, spi_flash_init_cb, NULL);