blob: 000d159e2749f5f903eede9407577c5fb2d367b1 [file] [log] [blame]
Angel Pons182dbde2020-04-02 23:49:05 +02001/* SPDX-License-Identifier: GPL-2.0-only */
Aaron Durbin76c37002012-10-30 09:03:43 -05002
3#ifndef SOUTHBRIDGE_INTEL_LYNXPOINT_PCH_H
4#define SOUTHBRIDGE_INTEL_LYNXPOINT_PCH_H
5
Furquan Shaikh76cedd22020-05-02 10:24:23 -07006#include <acpi/acpi.h>
Aaron Durbinda5f5092016-07-13 23:23:16 -05007
Aaron Durbinb0f81512016-07-25 21:31:41 -05008#define CROS_GPIO_DEVICE_NAME "LynxPoint"
9
Aaron Durbin76c37002012-10-30 09:03:43 -050010/*
11 * Lynx Point PCH PCI Devices:
12 *
13 * Bus 0:Device 31:Function 0 LPC Controller1
14 * Bus 0:Device 31:Function 2 SATA Controller #1
15 * Bus 0:Device 31:Function 3 SMBus Controller
16 * Bus 0:Device 31:Function 5 SATA Controller #22
17 * Bus 0:Device 31:Function 6 Thermal Subsystem
18 * Bus 0:Device 29:Function 03 USB EHCI Controller #1
19 * Bus 0:Device 26:Function 03 USB EHCI Controller #2
20 * Bus 0:Device 28:Function 0 PCI Express* Port 1
21 * Bus 0:Device 28:Function 1 PCI Express Port 2
22 * Bus 0:Device 28:Function 2 PCI Express Port 3
23 * Bus 0:Device 28:Function 3 PCI Express Port 4
24 * Bus 0:Device 28:Function 4 PCI Express Port 5
25 * Bus 0:Device 28:Function 5 PCI Express Port 6
26 * Bus 0:Device 28:Function 6 PCI Express Port 7
27 * Bus 0:Device 28:Function 7 PCI Express Port 8
Duncan Laurie5cc51c02013-03-07 14:06:43 -080028 * Bus 0:Device 27:Function 0 Intel High Definition Audio Controller
Aaron Durbin76c37002012-10-30 09:03:43 -050029 * Bus 0:Device 25:Function 0 Gigabit Ethernet Controller
Duncan Laurie5cc51c02013-03-07 14:06:43 -080030 * Bus 0:Device 22:Function 0 Intel Management Engine Interface #1
Aaron Durbin76c37002012-10-30 09:03:43 -050031 * Bus 0:Device 22:Function 1 Intel Management Engine Interface #2
32 * Bus 0:Device 22:Function 2 IDE-R
33 * Bus 0:Device 22:Function 3 KT
34 * Bus 0:Device 20:Function 0 xHCI Controller
35*/
36
Aaron Durbin76c37002012-10-30 09:03:43 -050037/* PCH stepping values for LPC device */
Duncan Laurie4bc107b2013-06-24 13:14:44 -070038#define LPT_H_STEP_B0 0x02
39#define LPT_H_STEP_C0 0x03
40#define LPT_H_STEP_C1 0x04
41#define LPT_H_STEP_C2 0x05
42#define LPT_LP_STEP_B0 0x02
43#define LPT_LP_STEP_B1 0x03
44#define LPT_LP_STEP_B2 0x04
Aaron Durbin76c37002012-10-30 09:03:43 -050045
46/*
47 * It does not matter where we put the SMBus I/O base, as long as we
48 * keep it consistent and don't interfere with other devices. Stage2
49 * will relocate this anyways.
Angel Ponsb21bffa2020-07-03 01:02:28 +020050 * Our solution is to have SMB initialization move the I/O to CONFIG_FIXED_SMBUS_IO_BASE
Aaron Durbin76c37002012-10-30 09:03:43 -050051 * again. But handling static BARs is a generic problem that should be
52 * solved in the device allocator.
53 */
Aaron Durbin76c37002012-10-30 09:03:43 -050054#define SMBUS_SLAVE_ADDR 0x24
Aaron Durbin76c37002012-10-30 09:03:43 -050055
Julius Wernercd49cce2019-03-05 16:53:33 -080056#if CONFIG(INTEL_LYNXPOINT_LP)
Duncan Laurie7922b462013-03-08 16:34:33 -080057#define DEFAULT_PMBASE 0x1000
58#define DEFAULT_GPIOBASE 0x1400
Duncan Laurie045f1532012-12-17 11:29:10 -080059#define DEFAULT_GPIOSIZE 0x400
60#else
Duncan Laurie7922b462013-03-08 16:34:33 -080061#define DEFAULT_PMBASE 0x500
Duncan Laurie045f1532012-12-17 11:29:10 -080062#define DEFAULT_GPIOBASE 0x480
63#define DEFAULT_GPIOSIZE 0x80
64#endif
65
Peter Lemenkov7b428112018-10-23 11:12:46 +020066#include <southbridge/intel/common/rcba.h>
Aaron Durbin76c37002012-10-30 09:03:43 -050067
68#ifndef __ACPI__
Aaron Durbin76c37002012-10-30 09:03:43 -050069
Angel Ponsd9f1b042020-09-02 20:19:15 +020070static inline int pch_is_lp(void)
71{
72 return CONFIG(INTEL_LYNXPOINT_LP);
73}
74
Angel Pons31739932020-07-03 23:14:40 +020075/* PCH platform types, safe for MRC consumption */
76enum pch_platform_type {
77 PCH_TYPE_MOBILE = 0,
78 PCH_TYPE_DESKTOP = 1, /* or server */
79 PCH_TYPE_ULT = 5,
80};
81
Elyes HAOUAS38f1d132018-09-17 08:44:18 +020082void usb_ehci_sleep_prepare(pci_devfn_t dev, u8 slp_typ);
83void usb_ehci_disable(pci_devfn_t dev);
84void usb_xhci_sleep_prepare(pci_devfn_t dev, u8 slp_typ);
Duncan Laurie911cedf2013-07-30 16:05:55 -070085void usb_xhci_route_all(void);
Aaron Durbin239c2e82012-12-19 11:31:17 -060086
Angel Pons31739932020-07-03 23:14:40 +020087enum pch_platform_type get_pch_platform_type(void);
Duncan Laurie5cc51c02013-03-07 14:06:43 -080088int pch_silicon_revision(void);
Tristan Corrickd3f01b22018-12-06 22:46:58 +130089int pch_silicon_id(void);
Duncan Laurie1ad55642013-03-07 14:08:04 -080090u16 get_pmbase(void);
91u16 get_gpiobase(void);
Duncan Laurie55cdf552013-03-08 16:01:44 -080092
93/* Power Management register handling in pmutil.c */
94/* PM1_CNT */
95void enable_pm1_control(u32 mask);
96void disable_pm1_control(u32 mask);
97/* PM1 */
98u16 clear_pm1_status(void);
Aaron Durbind6d6db32013-03-27 21:13:02 -050099void enable_pm1(u16 events);
Duncan Laurie55cdf552013-03-08 16:01:44 -0800100u32 clear_smi_status(void);
101/* SMI */
102void enable_smi(u32 mask);
103void disable_smi(u32 mask);
104/* ALT_GP_SMI */
105u32 clear_alt_smi_status(void);
106void enable_alt_smi(u32 mask);
107/* TCO */
108u32 clear_tco_status(void);
109void enable_tco_sci(void);
110/* GPE0 */
111u32 clear_gpe_status(void);
112void clear_gpe_enable(void);
113void enable_all_gpe(u32 set1, u32 set2, u32 set3, u32 set4);
114void disable_all_gpe(void);
115void enable_gpe(u32 mask);
116void disable_gpe(u32 mask);
117
Elyes HAOUAS38f1d132018-09-17 08:44:18 +0200118void pch_enable(struct device *dev);
119void pch_disable_devfn(struct device *dev);
Duncan Laurie8584b222013-02-15 13:52:28 -0800120void pch_log_state(void);
Duncan Lauried7cb8d02013-05-15 15:03:57 -0700121void acpi_create_serialio_ssdt(acpi_header_t *ssdt);
Duncan Laurie8584b222013-02-15 13:52:28 -0800122
Kyösti Mälkki12b121c2019-08-18 16:33:39 +0300123void enable_usb_bar(void);
Angel Pons03f0e432020-07-03 13:51:15 +0200124int early_pch_init(void);
Stefan Reinauer779e1782013-10-07 16:29:54 -0700125void pch_enable_lpc(void);
Tristan Corrick655ef612018-10-31 02:26:19 +1300126void mainboard_config_superio(void);
Angel Pons6e1c4712020-07-03 13:05:10 +0200127void mainboard_config_rcba(void);
Aaron Durbin76c37002012-10-30 09:03:43 -0500128
129#define MAINBOARD_POWER_OFF 0
130#define MAINBOARD_POWER_ON 1
131#define MAINBOARD_POWER_KEEP 2
132
Aaron Durbin76c37002012-10-30 09:03:43 -0500133/* PCI Configuration Space (D30:F0): PCI2PCI */
134#define PSTS 0x06
135#define SMLT 0x1b
136#define SECSTS 0x1e
137#define INTR 0x3c
Aaron Durbin76c37002012-10-30 09:03:43 -0500138
Duncan Laurie98c40622013-05-21 16:37:40 -0700139/* Power Management Control and Status */
140#define PCH_PCS 0x84
141#define PCH_PCS_PS_D3HOT 3
142
Angel Pons30392ae2020-07-12 01:06:23 +0200143/* SerialIO */
144#define PCH_DEVFN_SDMA PCI_DEVFN(0x15, 0)
145#define PCH_DEVFN_I2C0 PCI_DEVFN(0x15, 1)
146#define PCH_DEVFN_I2C1 PCI_DEVFN(0x15, 2)
147#define PCH_DEVFN_SPI0 PCI_DEVFN(0x15, 3)
148#define PCH_DEVFN_SPI1 PCI_DEVFN(0x15, 4)
149#define PCH_DEVFN_UART0 PCI_DEVFN(0x15, 5)
150#define PCH_DEVFN_UART1 PCI_DEVFN(0x15, 6)
151
152#define PCH_DEVFN_SDIO PCI_DEVFN(0x17, 0)
153
Aaron Durbin76c37002012-10-30 09:03:43 -0500154#define PCH_EHCI1_DEV PCI_DEV(0, 0x1d, 0)
155#define PCH_EHCI2_DEV PCI_DEV(0, 0x1a, 0)
Duncan Laurie2d9d39a2013-05-29 15:27:55 -0700156#define PCH_XHCI_DEV PCI_DEV(0, 0x14, 0)
Aaron Durbin76c37002012-10-30 09:03:43 -0500157#define PCH_ME_DEV PCI_DEV(0, 0x16, 0)
158#define PCH_PCIE_DEV_SLOT 28
159
160/* PCI Configuration Space (D31:F0): LPC */
161#define PCH_LPC_DEV PCI_DEV(0, 0x1f, 0)
162#define SERIRQ_CNTL 0x64
163
164#define GEN_PMCON_1 0xa0
165#define GEN_PMCON_2 0xa2
166#define GEN_PMCON_3 0xa4
Aaron Durbinb9ea8b32012-11-02 09:10:30 -0500167#define PMIR 0xac
Angel Pons8963f7d2020-10-24 12:20:28 +0200168#define PMIR_CF9LOCK (1 << 31)
Aaron Durbinb9ea8b32012-11-02 09:10:30 -0500169#define PMIR_CF9GR (1 << 20)
Aaron Durbin76c37002012-10-30 09:03:43 -0500170
171/* GEN_PMCON_3 bits */
172#define RTC_BATTERY_DEAD (1 << 2)
173#define RTC_POWER_FAILED (1 << 1)
174#define SLEEP_AFTER_POWER_FAIL (1 << 0)
175
176#define PMBASE 0x40
177#define ACPI_CNTL 0x44
Paul Menzel373a20c2013-05-03 12:17:02 +0200178#define ACPI_EN (1 << 7)
Aaron Durbin76c37002012-10-30 09:03:43 -0500179#define BIOS_CNTL 0xDC
180#define GPIO_BASE 0x48 /* LPC GPIO Base Address Register */
181#define GPIO_CNTL 0x4C /* LPC GPIO Control Register */
182#define GPIO_ROUT 0xb8
183
184#define PIRQA_ROUT 0x60
185#define PIRQB_ROUT 0x61
186#define PIRQC_ROUT 0x62
187#define PIRQD_ROUT 0x63
188#define PIRQE_ROUT 0x68
189#define PIRQF_ROUT 0x69
190#define PIRQG_ROUT 0x6A
191#define PIRQH_ROUT 0x6B
192
193#define LPC_IO_DEC 0x80 /* IO Decode Ranges Register */
194#define LPC_EN 0x82 /* LPC IF Enables Register */
195#define CNF2_LPC_EN (1 << 13) /* 0x4e/0x4f */
196#define CNF1_LPC_EN (1 << 12) /* 0x2e/0x2f */
197#define MC_LPC_EN (1 << 11) /* 0x62/0x66 */
198#define KBC_LPC_EN (1 << 10) /* 0x60/0x64 */
199#define GAMEH_LPC_EN (1 << 9) /* 0x208/0x20f */
200#define GAMEL_LPC_EN (1 << 8) /* 0x200/0x207 */
201#define FDD_LPC_EN (1 << 3) /* LPC_IO_DEC[12] */
202#define LPT_LPC_EN (1 << 2) /* LPC_IO_DEC[9:8] */
203#define COMB_LPC_EN (1 << 1) /* LPC_IO_DEC[6:4] */
204#define COMA_LPC_EN (1 << 0) /* LPC_IO_DEC[2:0] */
Matt DeVilliera51e3792018-03-04 01:44:15 -0600205#define LPC_IBDF 0x6C /* I/O APIC bus/dev/fn */
Angel Pons1afe4692021-02-10 13:41:04 +0100206#define LPC_HnBDF(n) (0x70 + (n) * 2) /* HPET n bus/dev/fn */
Aaron Durbin76c37002012-10-30 09:03:43 -0500207#define LPC_GEN1_DEC 0x84 /* LPC IF Generic Decode Range 1 */
208#define LPC_GEN2_DEC 0x88 /* LPC IF Generic Decode Range 2 */
209#define LPC_GEN3_DEC 0x8c /* LPC IF Generic Decode Range 3 */
210#define LPC_GEN4_DEC 0x90 /* LPC IF Generic Decode Range 4 */
Aaron Durbin6f561af2012-12-19 14:38:01 -0600211#define LGMR 0x98 /* LPC Generic Memory Range */
Aaron Durbin76c37002012-10-30 09:03:43 -0500212
Angel Pons0b3512b2020-08-10 13:02:20 +0200213/* PCI Configuration Space (D31:F2): SATA */
Aaron Durbin76c37002012-10-30 09:03:43 -0500214#define PCH_SATA_DEV PCI_DEV(0, 0x1f, 2)
215#define PCH_SATA2_DEV PCI_DEV(0, 0x1f, 5)
Angel Pons93859e32020-11-02 12:08:50 +0100216
Aaron Durbin76c37002012-10-30 09:03:43 -0500217#define IDE_TIM_PRI 0x40 /* IDE timings, primary */
218#define IDE_DECODE_ENABLE (1 << 15)
Aaron Durbin76c37002012-10-30 09:03:43 -0500219#define IDE_TIM_SEC 0x42 /* IDE timings, secondary */
220
Aaron Durbin76c37002012-10-30 09:03:43 -0500221#define SATA_SIRI 0xa0 /* SATA Indexed Register Index */
222#define SATA_SIRD 0xa4 /* SATA Indexed Register Data */
223#define SATA_SP 0xd0 /* Scratchpad */
224
225/* SATA IOBP Registers */
226#define SATA_IOBP_SP0G3IR 0xea000151
227#define SATA_IOBP_SP1G3IR 0xea000051
Angel Pons244a4252020-11-05 10:42:20 +0100228#define SATA_IOBP_SP0DTLE_DATA 0xea002750
229#define SATA_IOBP_SP0DTLE_EDGE 0xea002754
230#define SATA_IOBP_SP1DTLE_DATA 0xea002550
231#define SATA_IOBP_SP1DTLE_EDGE 0xea002554
Shawn Nematbakhsh28752272013-08-13 10:45:21 -0700232
233#define SATA_DTLE_MASK 0xF
234#define SATA_DTLE_DATA_SHIFT 24
235#define SATA_DTLE_EDGE_SHIFT 16
Aaron Durbin76c37002012-10-30 09:03:43 -0500236
Duncan Laurie1f529082013-07-30 15:53:45 -0700237/* EHCI PCI Registers */
238#define EHCI_PWR_CTL_STS 0x54
239#define PWR_CTL_SET_MASK 0x3
240#define PWR_CTL_SET_D0 0x0
241#define PWR_CTL_SET_D3 0x3
242#define PWR_CTL_ENABLE_PME (1 << 8)
Duncan Laurie0bf1dea2013-08-13 13:32:28 -0700243#define PWR_CTL_STATUS_PME (1 << 15)
Duncan Laurie1f529082013-07-30 15:53:45 -0700244
245/* EHCI Memory Registers */
246#define EHCI_USB_CMD 0x20
247#define EHCI_USB_CMD_RUN (1 << 0)
248#define EHCI_USB_CMD_PSE (1 << 4)
249#define EHCI_USB_CMD_ASE (1 << 5)
Angel Pons1afe4692021-02-10 13:41:04 +0100250#define EHCI_PORTSC(port) (0x64 + (port) * 4)
Duncan Laurie1f529082013-07-30 15:53:45 -0700251#define EHCI_PORTSC_ENABLED (1 << 2)
252#define EHCI_PORTSC_SUSPEND (1 << 7)
253
254/* XHCI PCI Registers */
255#define XHCI_PWR_CTL_STS 0x74
256#define XHCI_USB2PR 0xd0
257#define XHCI_USB2PRM 0xd4
258#define XHCI_USB2PR_HCSEL 0x7fff
259#define XHCI_USB3PR 0xd8
260#define XHCI_USB3PR_SSEN 0x3f
261#define XHCI_USB3PRM 0xdc
262#define XHCI_USB3FUS 0xe0
263#define XHCI_USB3FUS_SS_MASK 3
264#define XHCI_USB3FUS_SS_SHIFT 3
265#define XHCI_USB3PDO 0xe8
266
267/* XHCI Memory Registers */
Angel Pons1afe4692021-02-10 13:41:04 +0100268#define XHCI_USB3_PORTSC(port) ((pch_is_lp() ? 0x510 : 0x570) + ((port) * 0x10))
Duncan Laurie1f529082013-07-30 15:53:45 -0700269#define XHCI_USB3_PORTSC_CHST (0x7f << 17)
270#define XHCI_USB3_PORTSC_WCE (1 << 25) /* Wake on Connect */
271#define XHCI_USB3_PORTSC_WDE (1 << 26) /* Wake on Disconnect */
272#define XHCI_USB3_PORTSC_WOE (1 << 27) /* Wake on Overcurrent */
273#define XHCI_USB3_PORTSC_WRC (1 << 19) /* Warm Reset Complete */
Elyes HAOUASb0f19882018-06-09 11:59:00 +0200274#define XHCI_USB3_PORTSC_LWS (1 << 16) /* Link Write Strobe */
275#define XHCI_USB3_PORTSC_PED (1 << 1) /* Port Enabled/Disabled */
Angel Pons8963f7d2020-10-24 12:20:28 +0200276#define XHCI_USB3_PORTSC_WPR (1 << 31) /* Warm Port Reset */
Duncan Laurie1f529082013-07-30 15:53:45 -0700277#define XHCI_USB3_PORTSC_PLS (0xf << 5) /* Port Link State */
278#define XHCI_PLSR_DISABLED (4 << 5) /* Port is disabled */
279#define XHCI_PLSR_RXDETECT (5 << 5) /* Port is disconnected */
280#define XHCI_PLSR_POLLING (7 << 5) /* Port is polling */
281#define XHCI_PLSW_ENABLE (5 << 5) /* Transition from disabled */
Duncan Laurie2d9d39a2013-05-29 15:27:55 -0700282
Duncan Laurie71346c02013-01-10 13:20:40 -0800283/* Serial IO IOBP Registers */
284#define SIO_IOBP_PORTCTRL0 0xcb000000 /* SDIO D23:F0 */
285#define SIO_IOBP_PORTCTRL0_ACPI_IRQ_EN (1 << 5)
286#define SIO_IOBP_PORTCTRL0_PCI_CONF_DIS (1 << 4)
287#define SIO_IOBP_PORTCTRL1 0xcb000014 /* SDIO D23:F0 */
288#define SIO_IOBP_PORTCTRL1_SNOOP_SELECT(x) (((x) & 3) << 13)
289#define SIO_IOBP_GPIODF 0xcb000154
290#define SIO_IOBP_GPIODF_SDIO_IDLE_DET_EN (1 << 4)
291#define SIO_IOBP_GPIODF_DMA_IDLE_DET_EN (1 << 3)
292#define SIO_IOBP_GPIODF_UART_IDLE_DET_EN (1 << 2)
293#define SIO_IOBP_GPIODF_I2C_IDLE_DET_EN (1 << 1)
294#define SIO_IOBP_GPIODF_SPI_IDLE_DET_EN (1 << 0)
295#define SIO_IOBP_PORTCTRL2 0xcb000240 /* DMA D21:F0 */
296#define SIO_IOBP_PORTCTRL3 0xcb000248 /* I2C0 D21:F1 */
297#define SIO_IOBP_PORTCTRL4 0xcb000250 /* I2C1 D21:F2 */
298#define SIO_IOBP_PORTCTRL5 0xcb000258 /* SPI0 D21:F3 */
299#define SIO_IOBP_PORTCTRL6 0xcb000260 /* SPI1 D21:F4 */
300#define SIO_IOBP_PORTCTRL7 0xcb000268 /* UART0 D21:F5 */
301#define SIO_IOBP_PORTCTRL8 0xcb000270 /* UART1 D21:F6 */
Duncan Laurieb39ba2e2013-03-22 11:21:14 -0700302#define SIO_IOBP_PORTCTRLX(x) (0xcb000240 + ((x) * 8))
Duncan Laurie71346c02013-01-10 13:20:40 -0800303/* PORTCTRL 2-8 have the same layout */
304#define SIO_IOBP_PORTCTRL_ACPI_IRQ_EN (1 << 21)
305#define SIO_IOBP_PORTCTRL_PCI_CONF_DIS (1 << 20)
306#define SIO_IOBP_PORTCTRL_SNOOP_SELECT(x) (((x) & 3) << 18)
307#define SIO_IOBP_PORTCTRL_INT_PIN(x) (((x) & 0xf) << 2)
Duncan Laurieb39ba2e2013-03-22 11:21:14 -0700308#define SIO_IOBP_PORTCTRL_PM_CAP_PRSNT (1 << 1)
Duncan Laurie71346c02013-01-10 13:20:40 -0800309#define SIO_IOBP_FUNCDIS0 0xce00aa07 /* DMA D21:F0 */
310#define SIO_IOBP_FUNCDIS1 0xce00aa47 /* I2C0 D21:F1 */
311#define SIO_IOBP_FUNCDIS2 0xce00aa87 /* I2C1 D21:F2 */
312#define SIO_IOBP_FUNCDIS3 0xce00aac7 /* SPI0 D21:F3 */
313#define SIO_IOBP_FUNCDIS4 0xce00ab07 /* SPI1 D21:F4 */
314#define SIO_IOBP_FUNCDIS5 0xce00ab47 /* UART0 D21:F5 */
315#define SIO_IOBP_FUNCDIS6 0xce00ab87 /* UART1 D21:F6 */
316#define SIO_IOBP_FUNCDIS7 0xce00ae07 /* SDIO D23:F0 */
317#define SIO_IOBP_FUNCDIS_DIS (1 << 8)
318
Duncan Laurieb39ba2e2013-03-22 11:21:14 -0700319/* Serial IO Devices */
320#define SIO_ID_SDMA 0 /* D21:F0 */
321#define SIO_ID_I2C0 1 /* D21:F1 */
322#define SIO_ID_I2C1 2 /* D21:F2 */
323#define SIO_ID_SPI0 3 /* D21:F3 */
324#define SIO_ID_SPI1 4 /* D21:F4 */
325#define SIO_ID_UART0 5 /* D21:F5 */
326#define SIO_ID_UART1 6 /* D21:F6 */
327#define SIO_ID_SDIO 7 /* D23:F0 */
328
Duncan Laurie98c40622013-05-21 16:37:40 -0700329#define SIO_REG_PPR_CLOCK 0x800
330#define SIO_REG_PPR_CLOCK_EN (1 << 0)
Duncan Laurieb39ba2e2013-03-22 11:21:14 -0700331#define SIO_REG_PPR_RST 0x804
332#define SIO_REG_PPR_RST_ASSERT 0x3
333#define SIO_REG_PPR_GEN 0x808
334#define SIO_REG_PPR_GEN_LTR_MODE_MASK (1 << 2)
335#define SIO_REG_PPR_GEN_VOLTAGE_MASK (1 << 3)
Angel Pons1afe4692021-02-10 13:41:04 +0100336#define SIO_REG_PPR_GEN_VOLTAGE(x) (((x) & 1) << 3)
Duncan Laurieb39ba2e2013-03-22 11:21:14 -0700337#define SIO_REG_AUTO_LTR 0x814
338
339#define SIO_REG_SDIO_PPR_GEN 0x1008
340#define SIO_REG_SDIO_PPR_SW_LTR 0x1010
341#define SIO_REG_SDIO_PPR_CMD12 0x3c
342#define SIO_REG_SDIO_PPR_CMD12_B30 (1 << 30)
343
344#define SIO_PIN_INTA 1 /* IRQ5 in ACPI mode */
345#define SIO_PIN_INTB 2 /* IRQ6 in ACPI mode */
346#define SIO_PIN_INTC 3 /* IRQ7 in ACPI mode */
347#define SIO_PIN_INTD 4 /* IRQ13 in ACPI mode */
348
Aaron Durbin76c37002012-10-30 09:03:43 -0500349/* PCI Configuration Space (D31:F3): SMBus */
350#define PCH_SMBUS_DEV PCI_DEV(0, 0x1f, 3)
351#define SMB_BASE 0x20
352#define HOSTC 0x40
Aaron Durbin76c37002012-10-30 09:03:43 -0500353
354/* HOSTC bits */
355#define I2C_EN (1 << 2)
356#define SMB_SMI_EN (1 << 1)
357#define HST_EN (1 << 0)
358
Aaron Durbin76c37002012-10-30 09:03:43 -0500359/* Southbridge IO BARs */
360
361#define GPIOBASE 0x48
362
363#define PMBASE 0x40
364
Aaron Durbinc0254e62013-06-20 01:20:30 -0500365#define RPC 0x0400 /* 32bit */
Aaron Durbin76c37002012-10-30 09:03:43 -0500366#define RPFN 0x0404 /* 32bit */
367
368/* Root Port configuratinon space hide */
Angel Pons8963f7d2020-10-24 12:20:28 +0200369#define RPFN_HIDE(port) (1 << (((port) * 4) + 3))
Aaron Durbin76c37002012-10-30 09:03:43 -0500370/* Get the function number assigned to a Root Port */
371#define RPFN_FNGET(reg,port) (((reg) >> ((port) * 4)) & 7)
372/* Set the function number for a Root Port */
373#define RPFN_FNSET(port,func) (((func) & 7) << ((port) * 4))
374/* Root Port function number mask */
375#define RPFN_FNMASK(port) (7 << ((port) * 4))
376
377#define TRSR 0x1e00 /* 8bit */
378#define TRCR 0x1e10 /* 64bit */
379#define TWDR 0x1e18 /* 64bit */
380
381#define IOTR0 0x1e80 /* 64bit */
382#define IOTR1 0x1e88 /* 64bit */
383#define IOTR2 0x1e90 /* 64bit */
384#define IOTR3 0x1e98 /* 64bit */
385
386#define TCTL 0x3000 /* 8bit */
387
388#define NOINT 0
389#define INTA 1
390#define INTB 2
391#define INTC 3
392#define INTD 4
393
394#define DIR_IDR 12 /* Interrupt D Pin Offset */
395#define DIR_ICR 8 /* Interrupt C Pin Offset */
396#define DIR_IBR 4 /* Interrupt B Pin Offset */
397#define DIR_IAR 0 /* Interrupt A Pin Offset */
398
399#define PIRQA 0
400#define PIRQB 1
401#define PIRQC 2
402#define PIRQD 3
403#define PIRQE 4
404#define PIRQF 5
405#define PIRQG 6
406#define PIRQH 7
407
408/* IO Buffer Programming */
409#define IOBPIRI 0x2330
410#define IOBPD 0x2334
411#define IOBPS 0x2338
Duncan Laurie7302d1e2013-01-10 13:19:23 -0800412#define IOBPS_READY 0x0001
413#define IOBPS_TX_MASK 0x0006
414#define IOBPS_MASK 0xff00
415#define IOBPS_READ 0x0600
416#define IOBPS_WRITE 0x0700
417#define IOBPU 0x233a
418#define IOBPU_MAGIC 0xf000
Aaron Durbin76c37002012-10-30 09:03:43 -0500419
420#define D31IP 0x3100 /* 32bit */
421#define D31IP_TTIP 24 /* Thermal Throttle Pin */
422#define D31IP_SIP2 20 /* SATA Pin 2 */
423#define D31IP_SMIP 12 /* SMBUS Pin */
424#define D31IP_SIP 8 /* SATA Pin */
425#define D30IP 0x3104 /* 32bit */
426#define D30IP_PIP 0 /* PCI Bridge Pin */
427#define D29IP 0x3108 /* 32bit */
428#define D29IP_E1P 0 /* EHCI #1 Pin */
429#define D28IP 0x310c /* 32bit */
430#define D28IP_P8IP 28 /* PCI Express Port 8 */
431#define D28IP_P7IP 24 /* PCI Express Port 7 */
432#define D28IP_P6IP 20 /* PCI Express Port 6 */
433#define D28IP_P5IP 16 /* PCI Express Port 5 */
434#define D28IP_P4IP 12 /* PCI Express Port 4 */
435#define D28IP_P3IP 8 /* PCI Express Port 3 */
436#define D28IP_P2IP 4 /* PCI Express Port 2 */
437#define D28IP_P1IP 0 /* PCI Express Port 1 */
438#define D27IP 0x3110 /* 32bit */
439#define D27IP_ZIP 0 /* HD Audio Pin */
440#define D26IP 0x3114 /* 32bit */
441#define D26IP_E2P 0 /* EHCI #2 Pin */
442#define D25IP 0x3118 /* 32bit */
443#define D25IP_LIP 0 /* GbE LAN Pin */
444#define D22IP 0x3124 /* 32bit */
445#define D22IP_KTIP 12 /* KT Pin */
446#define D22IP_IDERIP 8 /* IDE-R Pin */
447#define D22IP_MEI2IP 4 /* MEI #2 Pin */
448#define D22IP_MEI1IP 0 /* MEI #1 Pin */
Duncan Laurie26e7dd72012-12-19 09:12:31 -0800449#define D20IP 0x3128 /* 32bit */
450#define D20IP_XHCI 0 /* XHCI Pin */
Aaron Durbin76c37002012-10-30 09:03:43 -0500451#define D31IR 0x3140 /* 16bit */
452#define D30IR 0x3142 /* 16bit */
453#define D29IR 0x3144 /* 16bit */
454#define D28IR 0x3146 /* 16bit */
455#define D27IR 0x3148 /* 16bit */
456#define D26IR 0x314c /* 16bit */
457#define D25IR 0x3150 /* 16bit */
Duncan Laurie26e7dd72012-12-19 09:12:31 -0800458#define D23IR 0x3158 /* 16bit */
Aaron Durbin76c37002012-10-30 09:03:43 -0500459#define D22IR 0x315c /* 16bit */
Duncan Laurie26e7dd72012-12-19 09:12:31 -0800460#define D20IR 0x3160 /* 16bit */
461#define D21IR 0x3164 /* 16bit */
462#define D19IR 0x3168 /* 16bit */
Duncan Laurieb39ba2e2013-03-22 11:21:14 -0700463#define ACPIIRQEN 0x31e0 /* 32bit */
Aaron Durbin76c37002012-10-30 09:03:43 -0500464#define OIC 0x31fe /* 16bit */
Duncan Lauriee1e87e02013-04-26 10:35:19 -0700465#define PMSYNC_CONFIG 0x33c4 /* 32bit */
466#define PMSYNC_CONFIG2 0x33cc /* 32bit */
Aaron Durbin76c37002012-10-30 09:03:43 -0500467#define SOFT_RESET_CTRL 0x38f4
468#define SOFT_RESET_DATA 0x38f8
469
Aaron Durbin239c2e82012-12-19 11:31:17 -0600470#define DIR_ROUTE(a,b,c,d) \
471 (((d) << DIR_IDR) | ((c) << DIR_ICR) | \
472 ((b) << DIR_IBR) | ((a) << DIR_IAR))
Aaron Durbin76c37002012-10-30 09:03:43 -0500473
474#define RC 0x3400 /* 32bit */
475#define HPTC 0x3404 /* 32bit */
476#define GCS 0x3410 /* 32bit */
477#define BUC 0x3414 /* 32bit */
478#define PCH_DISABLE_GBE (1 << 5)
479#define FD 0x3418 /* 32bit */
480#define DISPBDF 0x3424 /* 16bit */
481#define FD2 0x3428 /* 32bit */
482#define CG 0x341c /* 32bit */
483
484/* Function Disable 1 RCBA 0x3418 */
Duncan Laurie26e7dd72012-12-19 09:12:31 -0800485#define PCH_DISABLE_ALWAYS (1 << 0)
486#define PCH_DISABLE_ADSPD (1 << 1)
Aaron Durbin76c37002012-10-30 09:03:43 -0500487#define PCH_DISABLE_SATA1 (1 << 2)
488#define PCH_DISABLE_SMBUS (1 << 3)
489#define PCH_DISABLE_HD_AUDIO (1 << 4)
490#define PCH_DISABLE_EHCI2 (1 << 13)
491#define PCH_DISABLE_LPC (1 << 14)
492#define PCH_DISABLE_EHCI1 (1 << 15)
Angel Pons1afe4692021-02-10 13:41:04 +0100493#define PCH_DISABLE_PCIE(x) (1 << (16 + (x)))
Aaron Durbin76c37002012-10-30 09:03:43 -0500494#define PCH_DISABLE_THERMAL (1 << 24)
495#define PCH_DISABLE_SATA2 (1 << 25)
Duncan Laurie26e7dd72012-12-19 09:12:31 -0800496#define PCH_DISABLE_XHCI (1 << 27)
Aaron Durbin76c37002012-10-30 09:03:43 -0500497
498/* Function Disable 2 RCBA 0x3428 */
499#define PCH_DISABLE_KT (1 << 4)
500#define PCH_DISABLE_IDER (1 << 3)
501#define PCH_DISABLE_MEI2 (1 << 2)
502#define PCH_DISABLE_MEI1 (1 << 1)
503#define PCH_ENABLE_DBDF (1 << 0)
504
Matt DeVilliera51e3792018-03-04 01:44:15 -0600505#define PCH_IOAPIC_PCI_BUS 250
506#define PCH_IOAPIC_PCI_SLOT 31
507#define PCH_HPET_PCI_BUS 250
508#define PCH_HPET_PCI_SLOT 15
509
Aaron Durbin76c37002012-10-30 09:03:43 -0500510/* ICH7 PMBASE */
511#define PM1_STS 0x00
512#define WAK_STS (1 << 15)
513#define PCIEXPWAK_STS (1 << 14)
514#define PRBTNOR_STS (1 << 11)
515#define RTC_STS (1 << 10)
516#define PWRBTN_STS (1 << 8)
517#define GBL_STS (1 << 5)
518#define BM_STS (1 << 4)
519#define TMROF_STS (1 << 0)
520#define PM1_EN 0x02
521#define PCIEXPWAK_DIS (1 << 14)
522#define RTC_EN (1 << 10)
523#define PWRBTN_EN (1 << 8)
524#define GBL_EN (1 << 5)
525#define TMROF_EN (1 << 0)
526#define PM1_CNT 0x04
Aaron Durbin76c37002012-10-30 09:03:43 -0500527#define GBL_RLS (1 << 2)
528#define BM_RLD (1 << 1)
529#define SCI_EN (1 << 0)
530#define PM1_TMR 0x08
531#define PROC_CNT 0x10
532#define LV2 0x14
533#define LV3 0x15
534#define LV4 0x16
535#define PM2_CNT 0x50 // mobile only
536#define GPE0_STS 0x20
537#define PME_B0_STS (1 << 13)
538#define PME_STS (1 << 11)
539#define BATLOW_STS (1 << 10)
540#define PCI_EXP_STS (1 << 9)
541#define RI_STS (1 << 8)
542#define SMB_WAK_STS (1 << 7)
543#define TCOSCI_STS (1 << 6)
544#define SWGPE_STS (1 << 2)
545#define HOT_PLUG_STS (1 << 1)
Duncan Laurie55cdf552013-03-08 16:01:44 -0800546#define GPE0_STS_2 0x24
Aaron Durbin76c37002012-10-30 09:03:43 -0500547#define GPE0_EN 0x28
548#define PME_B0_EN (1 << 13)
549#define PME_EN (1 << 11)
550#define TCOSCI_EN (1 << 6)
Duncan Laurie55cdf552013-03-08 16:01:44 -0800551#define GPE0_EN_2 0x2c
Aaron Durbin76c37002012-10-30 09:03:43 -0500552#define SMI_EN 0x30
553#define INTEL_USB2_EN (1 << 18) // Intel-Specific USB2 SMI logic
554#define LEGACY_USB2_EN (1 << 17) // Legacy USB2 SMI logic
555#define PERIODIC_EN (1 << 14) // SMI on PERIODIC_STS in SMI_STS
556#define TCO_EN (1 << 13) // Enable TCO Logic (BIOSWE et al)
557#define MCSMI_EN (1 << 11) // Trap microcontroller range access
558#define BIOS_RLS (1 << 7) // asserts SCI on bit set
559#define SWSMI_TMR_EN (1 << 6) // start software smi timer on bit set
560#define APMC_EN (1 << 5) // Writes to APM_CNT cause SMI#
561#define SLP_SMI_EN (1 << 4) // Write to SLP_EN in PM1_CNT asserts SMI#
562#define LEGACY_USB_EN (1 << 3) // Legacy USB circuit SMI logic
563#define BIOS_EN (1 << 2) // Assert SMI# on setting GBL_RLS bit
564#define EOS (1 << 1) // End of SMI (deassert SMI#)
565#define GBL_SMI_EN (1 << 0) // SMI# generation at all?
566#define SMI_STS 0x34
567#define ALT_GP_SMI_EN 0x38
568#define ALT_GP_SMI_STS 0x3a
569#define GPE_CNTL 0x42
570#define DEVACT_STS 0x44
571#define SS_CNT 0x50
572#define C3_RES 0x54
573#define TCO1_STS 0x64
574#define DMISCI_STS (1 << 9)
575#define TCO2_STS 0x66
Duncan Laurie55cdf552013-03-08 16:01:44 -0800576#define ALT_GP_SMI_EN2 0x5c
577#define ALT_GP_SMI_STS2 0x5e
578
579/* Lynxpoint LP */
580#define LP_GPE0_STS_1 0x80 /* GPIO 0-31 */
581#define LP_GPE0_STS_2 0x84 /* GPIO 32-63 */
582#define LP_GPE0_STS_3 0x88 /* GPIO 64-94 */
583#define LP_GPE0_STS_4 0x8c /* Standard GPE */
584#define LP_GPE0_EN_1 0x90
585#define LP_GPE0_EN_2 0x94
586#define LP_GPE0_EN_3 0x98
587#define LP_GPE0_EN_4 0x9c
Aaron Durbin76c37002012-10-30 09:03:43 -0500588
589/*
590 * SPI Opcode Menu setup for SPIBAR lockdown
591 * should support most common flash chips.
592 */
593
594#define SPIBAR_OFFSET 0x3800
Angel Pons1afe4692021-02-10 13:41:04 +0100595#define SPIBAR8(x) RCBA8((x) + SPIBAR_OFFSET)
596#define SPIBAR16(x) RCBA16((x) + SPIBAR_OFFSET)
597#define SPIBAR32(x) RCBA32((x) + SPIBAR_OFFSET)
Aaron Durbin76c37002012-10-30 09:03:43 -0500598
599/* Reigsters within the SPIBAR */
600#define SSFC 0x91
601#define FDOC 0xb0
602#define FDOD 0xb4
603
Aaron Durbin76c37002012-10-30 09:03:43 -0500604#define SPIBAR_HSFS 0x3804 /* SPI hardware sequence status */
605#define SPIBAR_HSFS_SCIP (1 << 5) /* SPI Cycle In Progress */
606#define SPIBAR_HSFS_AEL (1 << 2) /* SPI Access Error Log */
607#define SPIBAR_HSFS_FCERR (1 << 1) /* SPI Flash Cycle Error */
608#define SPIBAR_HSFS_FDONE (1 << 0) /* SPI Flash Cycle Done */
609#define SPIBAR_HSFC 0x3806 /* SPI hardware sequence control */
Angel Pons1afe4692021-02-10 13:41:04 +0100610#define SPIBAR_HSFC_BYTE_COUNT(c) ((((c) - 1) & 0x3f) << 8)
Aaron Durbin76c37002012-10-30 09:03:43 -0500611#define SPIBAR_HSFC_CYCLE_READ (0 << 1) /* Read cycle */
612#define SPIBAR_HSFC_CYCLE_WRITE (2 << 1) /* Write cycle */
613#define SPIBAR_HSFC_CYCLE_ERASE (3 << 1) /* Erase cycle */
614#define SPIBAR_HSFC_GO (1 << 0) /* GO: start SPI transaction */
615#define SPIBAR_FADDR 0x3808 /* SPI flash address */
Angel Pons1afe4692021-02-10 13:41:04 +0100616#define SPIBAR_FDATA(n) (0x3810 + (4 * (n))) /* SPI flash data */
Aaron Durbin76c37002012-10-30 09:03:43 -0500617
618#endif /* __ACPI__ */
Shawn Nematbakhshccb12fb2013-07-03 17:55:38 -0700619#endif /* SOUTHBRIDGE_INTEL_LYNXPOINT_PCH_H */