blob: 82494b98300cc7dbca9d5b744b78ceafd106898a [file] [log] [blame]
Angel Ponsc74dae92020-04-02 23:48:16 +02001/* SPDX-License-Identifier: GPL-2.0-only */
Uwe Hermannb80dbf02007-04-22 19:08:13 +00002
3/*
Martin Roth99f83bb2019-09-15 20:57:18 -07004 * Originally based on the Linux kernel (drivers/pci/pci.c).
Myles Watson29cc9ed2009-07-02 18:56:24 +00005 * PCI Bus Services, see include/linux/pci.h for further explanation.
Eric Biederman8ca8d762003-04-22 19:02:15 +00006 */
7
Furquan Shaikh76cedd22020-05-02 10:24:23 -07008#include <acpi/acpi.h>
Kyösti Mälkkif1b58b72019-03-01 13:43:02 +02009#include <device/pci_ops.h>
Edward O'Callaghan6c992502014-06-20 21:19:06 +100010#include <bootmode.h>
Eric Biederman8ca8d762003-04-22 19:02:15 +000011#include <console/console.h>
Furquan Shaikh871baf22020-03-12 17:51:24 -070012#include <cpu/cpu.h>
Eric Biederman8ca8d762003-04-22 19:02:15 +000013#include <stdlib.h>
Eric Biederman8ca8d762003-04-22 19:02:15 +000014#include <string.h>
Edward O'Callaghan6c992502014-06-20 21:19:06 +100015#include <delay.h>
Edward O'Callaghan6c992502014-06-20 21:19:06 +100016#include <device/cardbus.h>
Eric Biederman5899fd82003-04-24 06:25:08 +000017#include <device/device.h>
18#include <device/pci.h>
19#include <device/pci_ids.h>
Yinghai Lu13f1c2a2005-07-08 02:49:49 +000020#include <device/pcix.h>
Yinghai Lu13f1c2a2005-07-08 02:49:49 +000021#include <device/pciexp.h>
Tim Wawrzynczak8c93fed2022-01-13 16:45:07 -070022#include <lib.h>
Stefan Reinauer4d933dd2009-07-21 21:36:41 +000023#include <pc80/i8259.h>
Philipp Deppenwiesefea24292017-10-17 17:02:29 +020024#include <security/vboot/vbnv.h>
Martin Roth5dd4a2a2018-03-06 16:10:45 -070025#include <timestamp.h>
Johanna Schanderdb7a3ae2019-07-24 10:14:26 +020026#include <types.h>
27
Myles Watson29cc9ed2009-07-02 18:56:24 +000028u8 pci_moving_config8(struct device *dev, unsigned int reg)
Eric Biederman03acab62004-10-14 21:25:53 +000029{
Myles Watson29cc9ed2009-07-02 18:56:24 +000030 u8 value, ones, zeroes;
Uwe Hermanne4870472010-11-04 23:23:47 +000031
Eric Biederman03acab62004-10-14 21:25:53 +000032 value = pci_read_config8(dev, reg);
Myles Watson032a9652009-05-11 22:24:53 +000033
Eric Biederman03acab62004-10-14 21:25:53 +000034 pci_write_config8(dev, reg, 0xff);
35 ones = pci_read_config8(dev, reg);
36
37 pci_write_config8(dev, reg, 0x00);
38 zeroes = pci_read_config8(dev, reg);
39
40 pci_write_config8(dev, reg, value);
41
42 return ones ^ zeroes;
43}
Li-Ta Lo9a5b4962004-12-23 21:48:01 +000044
Uwe Hermanne4870472010-11-04 23:23:47 +000045u16 pci_moving_config16(struct device *dev, unsigned int reg)
Eric Biederman03acab62004-10-14 21:25:53 +000046{
Myles Watson29cc9ed2009-07-02 18:56:24 +000047 u16 value, ones, zeroes;
Uwe Hermanne4870472010-11-04 23:23:47 +000048
Eric Biederman03acab62004-10-14 21:25:53 +000049 value = pci_read_config16(dev, reg);
Myles Watson032a9652009-05-11 22:24:53 +000050
Eric Biederman03acab62004-10-14 21:25:53 +000051 pci_write_config16(dev, reg, 0xffff);
52 ones = pci_read_config16(dev, reg);
53
54 pci_write_config16(dev, reg, 0x0000);
55 zeroes = pci_read_config16(dev, reg);
56
57 pci_write_config16(dev, reg, value);
58
59 return ones ^ zeroes;
60}
Li-Ta Loe8b1c9d2004-12-27 04:25:41 +000061
Uwe Hermanne4870472010-11-04 23:23:47 +000062u32 pci_moving_config32(struct device *dev, unsigned int reg)
Eric Biederman03acab62004-10-14 21:25:53 +000063{
Myles Watson29cc9ed2009-07-02 18:56:24 +000064 u32 value, ones, zeroes;
Uwe Hermanne4870472010-11-04 23:23:47 +000065
Eric Biederman03acab62004-10-14 21:25:53 +000066 value = pci_read_config32(dev, reg);
Myles Watson032a9652009-05-11 22:24:53 +000067
Eric Biederman03acab62004-10-14 21:25:53 +000068 pci_write_config32(dev, reg, 0xffffffff);
69 ones = pci_read_config32(dev, reg);
70
71 pci_write_config32(dev, reg, 0x00000000);
72 zeroes = pci_read_config32(dev, reg);
73
74 pci_write_config32(dev, reg, value);
75
76 return ones ^ zeroes;
77}
78
Myles Watson29cc9ed2009-07-02 18:56:24 +000079/**
Myles Watson29cc9ed2009-07-02 18:56:24 +000080 * Given a device and register, read the size of the BAR for that register.
81 *
82 * @param dev Pointer to the device structure.
83 * @param index Address of the PCI configuration register.
Uwe Hermannc1ee4292010-10-17 19:01:48 +000084 * @return TODO
Eric Biederman8ca8d762003-04-22 19:02:15 +000085 */
Eric Biederman03acab62004-10-14 21:25:53 +000086struct resource *pci_get_resource(struct device *dev, unsigned long index)
Eric Biederman8ca8d762003-04-22 19:02:15 +000087{
Eric Biederman5cd81732004-03-11 15:01:31 +000088 struct resource *resource;
Eric Biederman03acab62004-10-14 21:25:53 +000089 unsigned long value, attr;
Myles Watson29cc9ed2009-07-02 18:56:24 +000090 resource_t moving, limit;
Eric Biederman8ca8d762003-04-22 19:02:15 +000091
Myles Watson29cc9ed2009-07-02 18:56:24 +000092 /* Initialize the resources to nothing. */
Eric Biederman03acab62004-10-14 21:25:53 +000093 resource = new_resource(dev, index);
Eric Biederman8ca8d762003-04-22 19:02:15 +000094
Myles Watson29cc9ed2009-07-02 18:56:24 +000095 /* Get the initial value. */
Eric Biederman03acab62004-10-14 21:25:53 +000096 value = pci_read_config32(dev, index);
Eric Biederman8ca8d762003-04-22 19:02:15 +000097
Myles Watson29cc9ed2009-07-02 18:56:24 +000098 /* See which bits move. */
Eric Biederman03acab62004-10-14 21:25:53 +000099 moving = pci_moving_config32(dev, index);
Li-Ta Lo9a5b4962004-12-23 21:48:01 +0000100
Myles Watson29cc9ed2009-07-02 18:56:24 +0000101 /* Initialize attr to the bits that do not move. */
Eric Biederman03acab62004-10-14 21:25:53 +0000102 attr = value & ~moving;
103
Myles Watson29cc9ed2009-07-02 18:56:24 +0000104 /* If it is a 64bit resource look at the high half as well. */
Eric Biederman03acab62004-10-14 21:25:53 +0000105 if (((attr & PCI_BASE_ADDRESS_SPACE_IO) == 0) &&
Myles Watson29cc9ed2009-07-02 18:56:24 +0000106 ((attr & PCI_BASE_ADDRESS_MEM_LIMIT_MASK) ==
107 PCI_BASE_ADDRESS_MEM_LIMIT_64)) {
108 /* Find the high bits that move. */
109 moving |=
110 ((resource_t) pci_moving_config32(dev, index + 4)) << 32;
Eric Biederman03acab62004-10-14 21:25:53 +0000111 }
Uwe Hermanne4870472010-11-04 23:23:47 +0000112
Myles Watson032a9652009-05-11 22:24:53 +0000113 /* Find the resource constraints.
Eric Biederman03acab62004-10-14 21:25:53 +0000114 * Start by finding the bits that move. From there:
115 * - Size is the least significant bit of the bits that move.
116 * - Limit is all of the bits that move plus all of the lower bits.
Myles Watson29cc9ed2009-07-02 18:56:24 +0000117 * See PCI Spec 6.2.5.1.
Eric Biederman8ca8d762003-04-22 19:02:15 +0000118 */
Eric Biederman03acab62004-10-14 21:25:53 +0000119 limit = 0;
120 if (moving) {
121 resource->size = 1;
122 resource->align = resource->gran = 0;
Myles Watson29cc9ed2009-07-02 18:56:24 +0000123 while (!(moving & resource->size)) {
Eric Biederman03acab62004-10-14 21:25:53 +0000124 resource->size <<= 1;
125 resource->align += 1;
Myles Watson29cc9ed2009-07-02 18:56:24 +0000126 resource->gran += 1;
Eric Biederman03acab62004-10-14 21:25:53 +0000127 }
128 resource->limit = limit = moving | (resource->size - 1);
Nico Huber8193b062015-10-21 15:43:41 +0200129
130 if (pci_base_address_is_memory_space(attr)) {
131 /* Page-align to allow individual mapping of devices. */
132 if (resource->align < 12)
133 resource->align = 12;
134 }
Eric Biederman03acab62004-10-14 21:25:53 +0000135 }
Myles Watson29cc9ed2009-07-02 18:56:24 +0000136
Uwe Hermanne4870472010-11-04 23:23:47 +0000137 /*
138 * Some broken hardware has read-only registers that do not
Eric Biederman03acab62004-10-14 21:25:53 +0000139 * really size correctly.
Uwe Hermanne4870472010-11-04 23:23:47 +0000140 *
141 * Example: the Acer M7229 has BARs 1-4 normally read-only,
Eric Biederman8ca8d762003-04-22 19:02:15 +0000142 * so BAR1 at offset 0x10 reads 0x1f1. If you size that register
Uwe Hermanne4870472010-11-04 23:23:47 +0000143 * by writing 0xffffffff to it, it will read back as 0x1f1 -- which
144 * is a violation of the spec.
145 *
146 * We catch this case and ignore it by observing which bits move.
147 *
148 * This also catches the common case of unimplemented registers
Eric Biederman03acab62004-10-14 21:25:53 +0000149 * that always read back as 0.
Eric Biederman8ca8d762003-04-22 19:02:15 +0000150 */
Eric Biederman03acab62004-10-14 21:25:53 +0000151 if (moving == 0) {
152 if (value != 0) {
Angel Ponsd19cc112021-07-04 11:41:31 +0200153 printk(BIOS_DEBUG, "%s register %02lx(%08lx), read-only ignoring it\n",
Uwe Hermanne4870472010-11-04 23:23:47 +0000154 dev_path(dev), index, value);
Eric Biederman8ca8d762003-04-22 19:02:15 +0000155 }
156 resource->flags = 0;
Myles Watson29cc9ed2009-07-02 18:56:24 +0000157 } else if (attr & PCI_BASE_ADDRESS_SPACE_IO) {
158 /* An I/O mapped base address. */
Eric Biederman5cd81732004-03-11 15:01:31 +0000159 resource->flags |= IORESOURCE_IO;
Myles Watson29cc9ed2009-07-02 18:56:24 +0000160 /* I don't want to deal with 32bit I/O resources. */
Eric Biederman8ca8d762003-04-22 19:02:15 +0000161 resource->limit = 0xffff;
Myles Watson29cc9ed2009-07-02 18:56:24 +0000162 } else {
163 /* A Memory mapped base address. */
Eric Biederman03acab62004-10-14 21:25:53 +0000164 attr &= PCI_BASE_ADDRESS_MEM_ATTR_MASK;
Eric Biederman5cd81732004-03-11 15:01:31 +0000165 resource->flags |= IORESOURCE_MEM;
Uwe Hermanne4870472010-11-04 23:23:47 +0000166 if (attr & PCI_BASE_ADDRESS_MEM_PREFETCH)
Eric Biederman8ca8d762003-04-22 19:02:15 +0000167 resource->flags |= IORESOURCE_PREFETCH;
Eric Biederman03acab62004-10-14 21:25:53 +0000168 attr &= PCI_BASE_ADDRESS_MEM_LIMIT_MASK;
169 if (attr == PCI_BASE_ADDRESS_MEM_LIMIT_32) {
Myles Watson29cc9ed2009-07-02 18:56:24 +0000170 /* 32bit limit. */
Eric Biederman8ca8d762003-04-22 19:02:15 +0000171 resource->limit = 0xffffffffUL;
Myles Watson29cc9ed2009-07-02 18:56:24 +0000172 } else if (attr == PCI_BASE_ADDRESS_MEM_LIMIT_1M) {
173 /* 1MB limit. */
Eric Biederman8ca8d762003-04-22 19:02:15 +0000174 resource->limit = 0x000fffffUL;
Myles Watson29cc9ed2009-07-02 18:56:24 +0000175 } else if (attr == PCI_BASE_ADDRESS_MEM_LIMIT_64) {
176 /* 64bit limit. */
Eric Biederman03acab62004-10-14 21:25:53 +0000177 resource->limit = 0xffffffffffffffffULL;
Eric Biederman8ca8d762003-04-22 19:02:15 +0000178 resource->flags |= IORESOURCE_PCI64;
Myles Watson29cc9ed2009-07-02 18:56:24 +0000179 } else {
180 /* Invalid value. */
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000181 printk(BIOS_ERR, "Broken BAR with value %lx\n", attr);
182 printk(BIOS_ERR, " on dev %s at index %02lx\n",
Myles Watson29cc9ed2009-07-02 18:56:24 +0000183 dev_path(dev), index);
Eric Biederman8ca8d762003-04-22 19:02:15 +0000184 resource->flags = 0;
185 }
186 }
Uwe Hermanne4870472010-11-04 23:23:47 +0000187
Myles Watson29cc9ed2009-07-02 18:56:24 +0000188 /* Don't let the limit exceed which bits can move. */
Uwe Hermanne4870472010-11-04 23:23:47 +0000189 if (resource->limit > limit)
Eric Biederman03acab62004-10-14 21:25:53 +0000190 resource->limit = limit;
Eric Biederman03acab62004-10-14 21:25:53 +0000191
Eric Biederman5cd81732004-03-11 15:01:31 +0000192 return resource;
Eric Biederman8ca8d762003-04-22 19:02:15 +0000193}
194
Myles Watson29cc9ed2009-07-02 18:56:24 +0000195/**
196 * Given a device and an index, read the size of the BAR for that register.
197 *
198 * @param dev Pointer to the device structure.
199 * @param index Address of the PCI configuration register.
200 */
Li-Ta Loe8b1c9d2004-12-27 04:25:41 +0000201static void pci_get_rom_resource(struct device *dev, unsigned long index)
Li-Ta Lo9a5b4962004-12-23 21:48:01 +0000202{
203 struct resource *resource;
Li-Ta Loe8b1c9d2004-12-27 04:25:41 +0000204 unsigned long value;
Myles Watson29cc9ed2009-07-02 18:56:24 +0000205 resource_t moving;
Li-Ta Lo9a5b4962004-12-23 21:48:01 +0000206
Myles Watson29cc9ed2009-07-02 18:56:24 +0000207 /* Initialize the resources to nothing. */
Li-Ta Lo9a5b4962004-12-23 21:48:01 +0000208 resource = new_resource(dev, index);
209
Myles Watson29cc9ed2009-07-02 18:56:24 +0000210 /* Get the initial value. */
Li-Ta Lo9a5b4962004-12-23 21:48:01 +0000211 value = pci_read_config32(dev, index);
212
Myles Watson29cc9ed2009-07-02 18:56:24 +0000213 /* See which bits move. */
Li-Ta Lo9a5b4962004-12-23 21:48:01 +0000214 moving = pci_moving_config32(dev, index);
Myles Watson29cc9ed2009-07-02 18:56:24 +0000215
216 /* Clear the Enable bit. */
Li-Ta Loe8b1c9d2004-12-27 04:25:41 +0000217 moving = moving & ~PCI_ROM_ADDRESS_ENABLE;
Li-Ta Lo9a5b4962004-12-23 21:48:01 +0000218
Myles Watson032a9652009-05-11 22:24:53 +0000219 /* Find the resource constraints.
Li-Ta Lo9a5b4962004-12-23 21:48:01 +0000220 * Start by finding the bits that move. From there:
221 * - Size is the least significant bit of the bits that move.
222 * - Limit is all of the bits that move plus all of the lower bits.
Myles Watson29cc9ed2009-07-02 18:56:24 +0000223 * See PCI Spec 6.2.5.1.
Li-Ta Lo9a5b4962004-12-23 21:48:01 +0000224 */
Li-Ta Lo9a5b4962004-12-23 21:48:01 +0000225 if (moving) {
226 resource->size = 1;
227 resource->align = resource->gran = 0;
Li-Ta Loe8b1c9d2004-12-27 04:25:41 +0000228 while (!(moving & resource->size)) {
Li-Ta Lo9a5b4962004-12-23 21:48:01 +0000229 resource->size <<= 1;
230 resource->align += 1;
Myles Watson29cc9ed2009-07-02 18:56:24 +0000231 resource->gran += 1;
Li-Ta Lo9a5b4962004-12-23 21:48:01 +0000232 }
Patrick Georgi16cdbb22009-04-21 20:14:31 +0000233 resource->limit = moving | (resource->size - 1);
Myles Watson29cc9ed2009-07-02 18:56:24 +0000234 resource->flags |= IORESOURCE_MEM | IORESOURCE_READONLY;
235 } else {
Li-Ta Lo9a5b4962004-12-23 21:48:01 +0000236 if (value != 0) {
Angel Ponsd19cc112021-07-04 11:41:31 +0200237 printk(BIOS_DEBUG, "%s register %02lx(%08lx), read-only ignoring it\n",
Uwe Hermanne4870472010-11-04 23:23:47 +0000238 dev_path(dev), index, value);
Li-Ta Lo9a5b4962004-12-23 21:48:01 +0000239 }
240 resource->flags = 0;
Li-Ta Lo9a5b4962004-12-23 21:48:01 +0000241 }
Yinghai Lu13f1c2a2005-07-08 02:49:49 +0000242 compact_resources(dev);
Li-Ta Loe8b1c9d2004-12-27 04:25:41 +0000243}
Li-Ta Lo9a5b4962004-12-23 21:48:01 +0000244
Myles Watson29cc9ed2009-07-02 18:56:24 +0000245/**
Patrick Rudolph4e2f95b2018-05-16 14:56:22 +0200246 * Given a device, read the size of the MSI-X table.
247 *
248 * @param dev Pointer to the device structure.
249 * @return MSI-X table size or 0 if not MSI-X capable device
250 */
251size_t pci_msix_table_size(struct device *dev)
252{
253 const size_t pos = pci_find_capability(dev, PCI_CAP_ID_MSIX);
254 if (!pos)
255 return 0;
256
257 const u16 control = pci_read_config16(dev, pos + PCI_MSIX_FLAGS);
258 return (control & PCI_MSIX_FLAGS_QSIZE) + 1;
259}
260
261/**
262 * Given a device, return the table offset and bar the MSI-X tables resides in.
263 *
264 * @param dev Pointer to the device structure.
265 * @param offset Returned value gives the offset in bytes inside the PCI BAR.
266 * @param idx The returned value is the index of the PCI_BASE_ADDRESS register
267 * the MSI-X table is located in.
268 * @return Zero on success
269 */
270int pci_msix_table_bar(struct device *dev, u32 *offset, u8 *idx)
271{
272 const size_t pos = pci_find_capability(dev, PCI_CAP_ID_MSIX);
273 if (!pos || !offset || !idx)
274 return 1;
275
276 *offset = pci_read_config32(dev, pos + PCI_MSIX_TABLE);
277 *idx = (u8)(*offset & PCI_MSIX_PBA_BIR);
278 *offset &= PCI_MSIX_PBA_OFFSET;
279
280 return 0;
281}
282
283/**
284 * Given a device, return a msix_entry pointer or NULL if no table was found.
285 *
286 * @param dev Pointer to the device structure.
287 *
288 * @return NULL on error
289 */
290struct msix_entry *pci_msix_get_table(struct device *dev)
291{
292 struct resource *res;
293 u32 offset;
294 u8 idx;
295
296 if (pci_msix_table_bar(dev, &offset, &idx))
297 return NULL;
298
299 if (idx > 5)
300 return NULL;
301
302 res = probe_resource(dev, idx * 4 + PCI_BASE_ADDRESS_0);
303 if (!res || !res->base || offset >= res->size)
304 return NULL;
305
306 if ((res->flags & IORESOURCE_PCI64) &&
307 (uintptr_t)res->base != res->base)
308 return NULL;
309
310 return (struct msix_entry *)((uintptr_t)res->base + offset);
311}
312
Tim Wawrzynczak8c93fed2022-01-13 16:45:07 -0700313static unsigned int get_rebar_offset(const struct device *dev, unsigned long index)
314{
315 uint32_t offset = pciexp_find_extended_cap(dev, PCIE_EXT_CAP_RESIZABLE_BAR);
316 if (!offset)
317 return 0;
318
319 /* Convert PCI_BASE_ADDRESS_0, ..._1, ..._2 into 0, 1, 2... */
320 const unsigned int find_bar_idx = (index - PCI_BASE_ADDRESS_0) /
321 sizeof(uint32_t);
322
323 /* Although all of the Resizable BAR Control Registers contain an
324 "NBARs" field, it is only valid in the Control Register for BAR 0 */
325 const uint32_t rebar_ctrl0 = pci_read_config32(dev, offset + PCI_REBAR_CTRL_OFFSET);
326 const unsigned int nbars = (rebar_ctrl0 & PCI_REBAR_CTRL_NBARS_MASK) >>
327 PCI_REBAR_CTRL_NBARS_SHIFT;
328
329 for (unsigned int i = 0; i < nbars; i++, offset += sizeof(uint64_t)) {
330 const uint32_t rebar_ctrl = pci_read_config32(
331 dev, offset + PCI_REBAR_CTRL_OFFSET);
332 const uint32_t bar_idx = rebar_ctrl & PCI_REBAR_CTRL_IDX_MASK;
333 if (bar_idx == find_bar_idx)
334 return offset;
335 }
336
337 return 0;
338}
339
340/* Bit 20 = 1 MiB, bit 21 = 2 MiB, bit 22 = 4 MiB, ... bit 63 = 8 EiB */
341static uint64_t get_rebar_sizes_mask(const struct device *dev,
342 unsigned long index)
343{
344 uint64_t size_mask = 0ULL;
345 const uint32_t offset = get_rebar_offset(dev, index);
346 if (!offset)
347 return 0;
348
349 /* Get 1 MB - 128 TB support from CAP register */
350 const uint32_t cap = pci_read_config32(dev, offset + PCI_REBAR_CAP_OFFSET);
351 /* Shift the bits from 4-31 to 0-27 (i.e., down by 4 bits) */
352 size_mask |= ((cap & PCI_REBAR_CAP_SIZE_MASK) >> 4);
353
354 /* Get 256 TB - 8 EB support from CTRL register and store it in bits 28-43 */
355 const uint64_t ctrl = pci_read_config32(dev, offset + PCI_REBAR_CTRL_OFFSET);
356 /* Shift ctrl mask from bit 16 to bit 28, so that the two
357 masks (fom cap and ctrl) form a contiguous bitmask when
358 concatenated (i.e., up by 12 bits). */
359 size_mask |= ((ctrl & PCI_REBAR_CTRL_SIZE_MASK) << 12);
360
361 /* Now that the mask occupies bits 0-43, shift it up to 20-63, so they
362 represent the actual powers of 2. */
363 return size_mask << 20;
364}
365
366static void pci_store_rebar_size(const struct device *dev,
367 const struct resource *resource)
368{
369 const unsigned int num_bits = __fls64(resource->size);
370 const uint32_t offset = get_rebar_offset(dev, resource->index);
371 if (!offset)
372 return;
373
374 pci_update_config32(dev, offset + PCI_REBAR_CTRL_OFFSET,
375 ~PCI_REBAR_CTRL_SIZE_MASK,
376 num_bits << PCI_REBAR_CTRL_SIZE_SHIFT);
377}
378
379static void configure_adjustable_base(const struct device *dev,
380 unsigned long index,
381 struct resource *res)
382{
383 /*
384 * Excerpt from an implementation note from the PCIe spec:
385 *
386 * System software uses this capability in place of the above mentioned
387 * method of determining the resource size[0], and prior to assigning
388 * the base address to the BAR. Potential usable resource sizes are
389 * reported by the Function via its Resizable BAR Capability and Control
390 * registers. It is intended that the software allocate the largest of
391 * the reported sizes that it can, since allocating less address space
392 * than the largest reported size can result in lower
393 * performance. Software then writes the size to the Resizable BAR
394 * Control register for the appropriate BAR for the Function. Following
395 * this, the base address is written to the BAR.
396 *
397 * [0] Referring to using the moving bits in the BAR to determine the
398 * requested size of the MMIO region
399 */
400 const uint64_t size_mask = get_rebar_sizes_mask(dev, index);
401 if (!size_mask)
402 return;
403
404 int max_requested_bits = __fls64(size_mask);
405 if (max_requested_bits > CONFIG_PCIEXP_DEFAULT_MAX_RESIZABLE_BAR_BITS) {
406 printk(BIOS_WARNING, "WARNING: Device %s requests a BAR with"
407 "%u bits of address space, which coreboot is not"
408 "configured to hand out, truncating to %u bits\n",
409 dev_path(dev), max_requested_bits,
410 CONFIG_PCIEXP_DEFAULT_MAX_RESIZABLE_BAR_BITS);
411 max_requested_bits = CONFIG_PCIEXP_DEFAULT_MAX_RESIZABLE_BAR_BITS;
412 }
413
414 if (!(res->flags & IORESOURCE_PCI64) && max_requested_bits > 32) {
415 printk(BIOS_ERR, "ERROR: Resizable BAR requested"
416 "above 32 bits, but PCI function reported a"
417 "32-bit BAR.");
418 return;
419 }
420
421 /* Configure the resource parameters for the adjustable BAR */
422 res->size = 1ULL << max_requested_bits;
423 res->align = max_requested_bits;
424 res->gran = max_requested_bits;
425 res->limit = (res->flags & IORESOURCE_PCI64) ? UINT64_MAX : UINT32_MAX;
426 res->flags |= IORESOURCE_PCIE_RESIZABLE_BAR;
427
428 printk(BIOS_INFO, "%s: Adjusting resource index %lu: base: %llx size: %llx "
429 "align: %d gran: %d limit: %llx\n",
430 dev_path(dev), res->index, res->base, res->size,
431 res->align, res->gran, res->limit);
432}
433
Patrick Rudolph4e2f95b2018-05-16 14:56:22 +0200434/**
Myles Watson29cc9ed2009-07-02 18:56:24 +0000435 * Read the base address registers for a given device.
436 *
437 * @param dev Pointer to the dev structure.
438 * @param howmany How many registers to read (6 for device, 2 for bridge).
Li-Ta Loe8b1c9d2004-12-27 04:25:41 +0000439 */
Yinghai Lu13f1c2a2005-07-08 02:49:49 +0000440static void pci_read_bases(struct device *dev, unsigned int howmany)
Li-Ta Loe8b1c9d2004-12-27 04:25:41 +0000441{
442 unsigned long index;
443
Myles Watson29cc9ed2009-07-02 18:56:24 +0000444 for (index = PCI_BASE_ADDRESS_0;
445 (index < PCI_BASE_ADDRESS_0 + (howmany << 2));) {
Li-Ta Loe8b1c9d2004-12-27 04:25:41 +0000446 struct resource *resource;
447 resource = pci_get_resource(dev, index);
Tim Wawrzynczak8c93fed2022-01-13 16:45:07 -0700448
449 const bool is_pcie = pci_find_capability(dev, PCI_CAP_ID_PCIE) != 0;
450 if (CONFIG(PCIEXP_SUPPORT_RESIZABLE_BARS) && is_pcie)
451 configure_adjustable_base(dev, index, resource);
452
Myles Watson29cc9ed2009-07-02 18:56:24 +0000453 index += (resource->flags & IORESOURCE_PCI64) ? 8 : 4;
Li-Ta Loe8b1c9d2004-12-27 04:25:41 +0000454 }
Li-Ta Loe8b1c9d2004-12-27 04:25:41 +0000455
456 compact_resources(dev);
Li-Ta Lo9a5b4962004-12-23 21:48:01 +0000457}
458
Myles Watson29cc9ed2009-07-02 18:56:24 +0000459static void pci_record_bridge_resource(struct device *dev, resource_t moving,
Martin Roth38ddbfb2019-10-23 21:41:00 -0600460 unsigned int index, unsigned long type)
Eric Biederman03acab62004-10-14 21:25:53 +0000461{
Eric Biederman03acab62004-10-14 21:25:53 +0000462 struct resource *resource;
Uwe Hermanne4870472010-11-04 23:23:47 +0000463 unsigned long gran;
464 resource_t step;
465
Myles Watson29cc9ed2009-07-02 18:56:24 +0000466 resource = NULL;
Uwe Hermanne4870472010-11-04 23:23:47 +0000467
468 if (!moving)
469 return;
470
471 /* Initialize the constraints on the current bus. */
472 resource = new_resource(dev, index);
473 resource->size = 0;
474 gran = 0;
475 step = 1;
476 while ((moving & step) == 0) {
477 gran += 1;
478 step <<= 1;
Eric Biederman03acab62004-10-14 21:25:53 +0000479 }
Uwe Hermanne4870472010-11-04 23:23:47 +0000480 resource->gran = gran;
481 resource->align = gran;
482 resource->limit = moving | (step - 1);
483 resource->flags = type | IORESOURCE_PCI_BRIDGE |
484 IORESOURCE_BRIDGE;
Eric Biederman03acab62004-10-14 21:25:53 +0000485}
486
Eric Biederman8ca8d762003-04-22 19:02:15 +0000487static void pci_bridge_read_bases(struct device *dev)
488{
Eric Biederman03acab62004-10-14 21:25:53 +0000489 resource_t moving_base, moving_limit, moving;
Eric Biederman8ca8d762003-04-22 19:02:15 +0000490
Myles Watson29cc9ed2009-07-02 18:56:24 +0000491 /* See if the bridge I/O resources are implemented. */
492 moving_base = ((u32) pci_moving_config8(dev, PCI_IO_BASE)) << 8;
493 moving_base |=
Uwe Hermannc1ee4292010-10-17 19:01:48 +0000494 ((u32) pci_moving_config16(dev, PCI_IO_BASE_UPPER16)) << 16;
Eric Biederman03acab62004-10-14 21:25:53 +0000495
Myles Watson29cc9ed2009-07-02 18:56:24 +0000496 moving_limit = ((u32) pci_moving_config8(dev, PCI_IO_LIMIT)) << 8;
497 moving_limit |=
Uwe Hermannc1ee4292010-10-17 19:01:48 +0000498 ((u32) pci_moving_config16(dev, PCI_IO_LIMIT_UPPER16)) << 16;
Eric Biederman03acab62004-10-14 21:25:53 +0000499
500 moving = moving_base & moving_limit;
Eric Biederman8ca8d762003-04-22 19:02:15 +0000501
Myles Watson29cc9ed2009-07-02 18:56:24 +0000502 /* Initialize the I/O space constraints on the current bus. */
503 pci_record_bridge_resource(dev, moving, PCI_IO_BASE, IORESOURCE_IO);
Yinghai Lu13f1c2a2005-07-08 02:49:49 +0000504
Myles Watson29cc9ed2009-07-02 18:56:24 +0000505 /* See if the bridge prefmem resources are implemented. */
506 moving_base =
Uwe Hermannc1ee4292010-10-17 19:01:48 +0000507 ((resource_t) pci_moving_config16(dev, PCI_PREF_MEMORY_BASE)) << 16;
Myles Watson29cc9ed2009-07-02 18:56:24 +0000508 moving_base |=
Uwe Hermannc1ee4292010-10-17 19:01:48 +0000509 ((resource_t) pci_moving_config32(dev, PCI_PREF_BASE_UPPER32)) << 32;
Eric Biederman03acab62004-10-14 21:25:53 +0000510
Myles Watson29cc9ed2009-07-02 18:56:24 +0000511 moving_limit =
Uwe Hermannc1ee4292010-10-17 19:01:48 +0000512 ((resource_t) pci_moving_config16(dev, PCI_PREF_MEMORY_LIMIT)) << 16;
Myles Watson29cc9ed2009-07-02 18:56:24 +0000513 moving_limit |=
Uwe Hermannc1ee4292010-10-17 19:01:48 +0000514 ((resource_t) pci_moving_config32(dev, PCI_PREF_LIMIT_UPPER32)) << 32;
Myles Watson032a9652009-05-11 22:24:53 +0000515
Eric Biederman03acab62004-10-14 21:25:53 +0000516 moving = moving_base & moving_limit;
Myles Watson29cc9ed2009-07-02 18:56:24 +0000517 /* Initialize the prefetchable memory constraints on the current bus. */
518 pci_record_bridge_resource(dev, moving, PCI_PREF_MEMORY_BASE,
519 IORESOURCE_MEM | IORESOURCE_PREFETCH);
Myles Watson032a9652009-05-11 22:24:53 +0000520
Myles Watson29cc9ed2009-07-02 18:56:24 +0000521 /* See if the bridge mem resources are implemented. */
522 moving_base = ((u32) pci_moving_config16(dev, PCI_MEMORY_BASE)) << 16;
523 moving_limit = ((u32) pci_moving_config16(dev, PCI_MEMORY_LIMIT)) << 16;
Eric Biederman03acab62004-10-14 21:25:53 +0000524
525 moving = moving_base & moving_limit;
Eric Biederman8ca8d762003-04-22 19:02:15 +0000526
Myles Watson29cc9ed2009-07-02 18:56:24 +0000527 /* Initialize the memory resources on the current bus. */
528 pci_record_bridge_resource(dev, moving, PCI_MEMORY_BASE,
529 IORESOURCE_MEM);
Eric Biederman8ca8d762003-04-22 19:02:15 +0000530
Eric Biederman5cd81732004-03-11 15:01:31 +0000531 compact_resources(dev);
Eric Biederman8ca8d762003-04-22 19:02:15 +0000532}
533
Eric Biederman5899fd82003-04-24 06:25:08 +0000534void pci_dev_read_resources(struct device *dev)
Eric Biederman8ca8d762003-04-22 19:02:15 +0000535{
Yinghai Lu13f1c2a2005-07-08 02:49:49 +0000536 pci_read_bases(dev, 6);
537 pci_get_rom_resource(dev, PCI_ROM_ADDRESS);
Eric Biederman8ca8d762003-04-22 19:02:15 +0000538}
539
Eric Biederman5899fd82003-04-24 06:25:08 +0000540void pci_bus_read_resources(struct device *dev)
Eric Biederman8ca8d762003-04-22 19:02:15 +0000541{
Eric Biederman8ca8d762003-04-22 19:02:15 +0000542 pci_bridge_read_bases(dev);
Yinghai Lu13f1c2a2005-07-08 02:49:49 +0000543 pci_read_bases(dev, 2);
544 pci_get_rom_resource(dev, PCI_ROM_ADDRESS1);
Eric Biederman8ca8d762003-04-22 19:02:15 +0000545}
546
Myles Watson29cc9ed2009-07-02 18:56:24 +0000547void pci_domain_read_resources(struct device *dev)
548{
549 struct resource *res;
550
551 /* Initialize the system-wide I/O space constraints. */
552 res = new_resource(dev, IOINDEX_SUBTRACTIVE(0, 0));
553 res->limit = 0xffffUL;
554 res->flags = IORESOURCE_IO | IORESOURCE_SUBTRACTIVE |
555 IORESOURCE_ASSIGNED;
556
557 /* Initialize the system-wide memory resources constraints. */
558 res = new_resource(dev, IOINDEX_SUBTRACTIVE(1, 0));
Furquan Shaikh871baf22020-03-12 17:51:24 -0700559 res->limit = (1ULL << cpu_phys_address_size()) - 1;
Myles Watson29cc9ed2009-07-02 18:56:24 +0000560 res->flags = IORESOURCE_MEM | IORESOURCE_SUBTRACTIVE |
561 IORESOURCE_ASSIGNED;
562}
563
Raul E Rangel5cb34e22020-05-04 16:41:22 -0600564void pci_domain_set_resources(struct device *dev)
565{
566 assign_resources(dev->link_list);
567}
568
Nico Huber730b2612020-05-20 00:32:50 +0200569static void pci_store_resource(const struct device *const dev,
570 const struct resource *const resource)
571{
572 unsigned long base_lo, base_hi;
573
574 base_lo = resource->base & 0xffffffff;
575 base_hi = (resource->base >> 32) & 0xffffffff;
576
577 /*
578 * Some chipsets allow us to set/clear the I/O bit
579 * (e.g. VIA 82C686A). So set it to be safe.
580 */
581 if (resource->flags & IORESOURCE_IO)
582 base_lo |= PCI_BASE_ADDRESS_SPACE_IO;
583
584 pci_write_config32(dev, resource->index, base_lo);
585 if (resource->flags & IORESOURCE_PCI64)
586 pci_write_config32(dev, resource->index + 4, base_hi);
587}
588
589static void pci_store_bridge_resource(const struct device *const dev,
590 struct resource *const resource)
Eric Biederman8ca8d762003-04-22 19:02:15 +0000591{
Eric Biederman03acab62004-10-14 21:25:53 +0000592 resource_t base, end;
Eric Biedermane9a271e32003-09-02 03:36:25 +0000593
Nico Huber730b2612020-05-20 00:32:50 +0200594 /*
595 * PCI bridges have no enable bit. They are disabled if the base of
596 * the range is greater than the limit. If the size is zero, disable
597 * by setting the base = limit and end = limit - 2^gran.
598 */
599 if (resource->size == 0) {
600 base = resource->limit;
601 end = resource->limit - (1 << resource->gran);
602 resource->base = base;
603 } else {
604 base = resource->base;
605 end = resource_end(resource);
606 }
607
608 if (resource->index == PCI_IO_BASE) {
609 /* Set the I/O ranges. */
610 pci_write_config8(dev, PCI_IO_BASE, base >> 8);
611 pci_write_config16(dev, PCI_IO_BASE_UPPER16, base >> 16);
612 pci_write_config8(dev, PCI_IO_LIMIT, end >> 8);
613 pci_write_config16(dev, PCI_IO_LIMIT_UPPER16, end >> 16);
614 } else if (resource->index == PCI_MEMORY_BASE) {
615 /* Set the memory range. */
616 pci_write_config16(dev, PCI_MEMORY_BASE, base >> 16);
617 pci_write_config16(dev, PCI_MEMORY_LIMIT, end >> 16);
618 } else if (resource->index == PCI_PREF_MEMORY_BASE) {
619 /* Set the prefetchable memory range. */
620 pci_write_config16(dev, PCI_PREF_MEMORY_BASE, base >> 16);
621 pci_write_config32(dev, PCI_PREF_BASE_UPPER32, base >> 32);
622 pci_write_config16(dev, PCI_PREF_MEMORY_LIMIT, end >> 16);
623 pci_write_config32(dev, PCI_PREF_LIMIT_UPPER32, end >> 32);
624 } else {
625 /* Don't let me think I stored the resource. */
626 resource->flags &= ~IORESOURCE_STORED;
Julius Wernere9665952022-01-21 17:06:20 -0800627 printk(BIOS_ERR, "invalid resource->index %lx\n", resource->index);
Nico Huber730b2612020-05-20 00:32:50 +0200628 }
629}
630
631static void pci_set_resource(struct device *dev, struct resource *resource)
632{
Myles Watson29cc9ed2009-07-02 18:56:24 +0000633 /* Make certain the resource has actually been assigned a value. */
Eric Biederman5cd81732004-03-11 15:01:31 +0000634 if (!(resource->flags & IORESOURCE_ASSIGNED)) {
Nico Huberf5312442020-05-20 01:02:18 +0200635 if (resource->flags & IORESOURCE_BRIDGE) {
636 /* If a bridge resource has no value assigned,
637 we can treat it like an empty resource. */
638 resource->size = 0;
639 } else {
Julius Wernere9665952022-01-21 17:06:20 -0800640 printk(BIOS_ERR, "%s %02lx %s size: 0x%010llx not assigned\n",
Angel Ponsd19cc112021-07-04 11:41:31 +0200641 dev_path(dev), resource->index,
Nico Huberf5312442020-05-20 01:02:18 +0200642 resource_type(resource), resource->size);
643 return;
644 }
Eric Biederman8ca8d762003-04-22 19:02:15 +0000645 }
646
Myles Watsoneb81a5b2009-11-05 20:06:19 +0000647 /* If this resource is fixed don't worry about it. */
Uwe Hermanne4870472010-11-04 23:23:47 +0000648 if (resource->flags & IORESOURCE_FIXED)
Myles Watsoneb81a5b2009-11-05 20:06:19 +0000649 return;
Myles Watsoneb81a5b2009-11-05 20:06:19 +0000650
Myles Watson29cc9ed2009-07-02 18:56:24 +0000651 /* If I have already stored this resource don't worry about it. */
Uwe Hermanne4870472010-11-04 23:23:47 +0000652 if (resource->flags & IORESOURCE_STORED)
Eric Biederman5cd81732004-03-11 15:01:31 +0000653 return;
Eric Biederman5cd81732004-03-11 15:01:31 +0000654
Myles Watson29cc9ed2009-07-02 18:56:24 +0000655 /* If the resource is subtractive don't worry about it. */
Uwe Hermanne4870472010-11-04 23:23:47 +0000656 if (resource->flags & IORESOURCE_SUBTRACTIVE)
Eric Biederman03acab62004-10-14 21:25:53 +0000657 return;
Eric Biederman03acab62004-10-14 21:25:53 +0000658
Myles Watson29cc9ed2009-07-02 18:56:24 +0000659 /* Only handle PCI memory and I/O resources for now. */
660 if (!(resource->flags & (IORESOURCE_MEM | IORESOURCE_IO)))
Eric Biederman8ca8d762003-04-22 19:02:15 +0000661 return;
Eric Biedermane9a271e32003-09-02 03:36:25 +0000662
Myles Watson29cc9ed2009-07-02 18:56:24 +0000663 /* Enable the resources in the command register. */
Eric Biederman03acab62004-10-14 21:25:53 +0000664 if (resource->size) {
Uwe Hermanne4870472010-11-04 23:23:47 +0000665 if (resource->flags & IORESOURCE_MEM)
Eric Biederman03acab62004-10-14 21:25:53 +0000666 dev->command |= PCI_COMMAND_MEMORY;
Uwe Hermanne4870472010-11-04 23:23:47 +0000667 if (resource->flags & IORESOURCE_IO)
Eric Biederman03acab62004-10-14 21:25:53 +0000668 dev->command |= PCI_COMMAND_IO;
Felix Singer205b53e2020-09-07 15:21:21 +0200669 if (resource->flags & IORESOURCE_PCI_BRIDGE &&
670 CONFIG(PCI_SET_BUS_MASTER_PCI_BRIDGES))
Eric Biederman03acab62004-10-14 21:25:53 +0000671 dev->command |= PCI_COMMAND_MASTER;
Eric Biederman8ca8d762003-04-22 19:02:15 +0000672 }
Uwe Hermanne4870472010-11-04 23:23:47 +0000673
Myles Watson29cc9ed2009-07-02 18:56:24 +0000674 /* Now store the resource. */
Eric Biederman5cd81732004-03-11 15:01:31 +0000675 resource->flags |= IORESOURCE_STORED;
Myles Watson29cc9ed2009-07-02 18:56:24 +0000676
Tim Wawrzynczak8c93fed2022-01-13 16:45:07 -0700677 if (!(resource->flags & IORESOURCE_PCI_BRIDGE)) {
678 if (CONFIG(PCIEXP_SUPPORT_RESIZABLE_BARS) &&
679 (resource->flags & IORESOURCE_PCIE_RESIZABLE_BAR))
680 pci_store_rebar_size(dev, resource);
681
Nico Huber730b2612020-05-20 00:32:50 +0200682 pci_store_resource(dev, resource);
Uwe Hermanne4870472010-11-04 23:23:47 +0000683
Tim Wawrzynczak8c93fed2022-01-13 16:45:07 -0700684 } else {
685 pci_store_bridge_resource(dev, resource);
686 }
687
Eric Biederman03acab62004-10-14 21:25:53 +0000688 report_resource_stored(dev, resource, "");
Eric Biederman8ca8d762003-04-22 19:02:15 +0000689}
690
Eric Biederman5899fd82003-04-24 06:25:08 +0000691void pci_dev_set_resources(struct device *dev)
Eric Biederman8ca8d762003-04-22 19:02:15 +0000692{
Myles Watsonc25cc112010-05-21 14:33:48 +0000693 struct resource *res;
Myles Watson894a3472010-06-09 22:41:35 +0000694 struct bus *bus;
Myles Watson29cc9ed2009-07-02 18:56:24 +0000695 u8 line;
Eric Biederman8ca8d762003-04-22 19:02:15 +0000696
Uwe Hermanne4870472010-11-04 23:23:47 +0000697 for (res = dev->resource_list; res; res = res->next)
Myles Watsonc25cc112010-05-21 14:33:48 +0000698 pci_set_resource(dev, res);
Uwe Hermanne4870472010-11-04 23:23:47 +0000699
Myles Watson894a3472010-06-09 22:41:35 +0000700 for (bus = dev->link_list; bus; bus = bus->next) {
Uwe Hermanne4870472010-11-04 23:23:47 +0000701 if (bus->children)
Eric Biedermane9a271e32003-09-02 03:36:25 +0000702 assign_resources(bus);
Eric Biederman8ca8d762003-04-22 19:02:15 +0000703 }
704
Myles Watson29cc9ed2009-07-02 18:56:24 +0000705 /* Set a default latency timer. */
Eric Biederman7a5416a2003-06-12 19:23:51 +0000706 pci_write_config8(dev, PCI_LATENCY_TIMER, 0x40);
Eric Biederman8ca8d762003-04-22 19:02:15 +0000707
Myles Watson29cc9ed2009-07-02 18:56:24 +0000708 /* Set a default secondary latency timer. */
Uwe Hermanne4870472010-11-04 23:23:47 +0000709 if ((dev->hdr_type & 0x7f) == PCI_HEADER_TYPE_BRIDGE)
Eric Biederman7a5416a2003-06-12 19:23:51 +0000710 pci_write_config8(dev, PCI_SEC_LATENCY_TIMER, 0x40);
Eric Biederman8ca8d762003-04-22 19:02:15 +0000711
Myles Watson29cc9ed2009-07-02 18:56:24 +0000712 /* Zero the IRQ settings. */
Eric Biederman7a5416a2003-06-12 19:23:51 +0000713 line = pci_read_config8(dev, PCI_INTERRUPT_PIN);
Uwe Hermanne4870472010-11-04 23:23:47 +0000714 if (line)
Eric Biederman7a5416a2003-06-12 19:23:51 +0000715 pci_write_config8(dev, PCI_INTERRUPT_LINE, 0);
Uwe Hermanne4870472010-11-04 23:23:47 +0000716
Myles Watson29cc9ed2009-07-02 18:56:24 +0000717 /* Set the cache line size, so far 64 bytes is good for everyone. */
Eric Biederman7a5416a2003-06-12 19:23:51 +0000718 pci_write_config8(dev, PCI_CACHE_LINE_SIZE, 64 >> 2);
Eric Biederman8ca8d762003-04-22 19:02:15 +0000719}
720
Eric Biedermane9a271e32003-09-02 03:36:25 +0000721void pci_dev_enable_resources(struct device *dev)
722{
Kyösti Mälkkicac02312019-06-30 08:40:04 +0300723 const struct pci_operations *ops = NULL;
Myles Watson29cc9ed2009-07-02 18:56:24 +0000724 u16 command;
Eric Biederman03acab62004-10-14 21:25:53 +0000725
Uwe Hermanne4870472010-11-04 23:23:47 +0000726 /* Set the subsystem vendor and device ID for mainboard devices. */
Kyösti Mälkkicac02312019-06-30 08:40:04 +0300727 if (dev->ops)
728 ops = dev->ops->ops_pci;
Eric Biedermandbec2d42004-10-21 10:44:08 +0000729 if (dev->on_mainboard && ops && ops->set_subsystem) {
Duncan Laurie7e1c83e2013-08-09 07:55:10 -0700730 if (CONFIG_SUBSYSTEM_VENDOR_ID)
731 dev->subsystem_vendor = CONFIG_SUBSYSTEM_VENDOR_ID;
Rizwan Qureshifd891292017-04-26 21:00:37 +0530732 else if (!dev->subsystem_vendor)
733 dev->subsystem_vendor = pci_read_config16(dev,
734 PCI_VENDOR_ID);
Duncan Laurie7e1c83e2013-08-09 07:55:10 -0700735 if (CONFIG_SUBSYSTEM_DEVICE_ID)
736 dev->subsystem_device = CONFIG_SUBSYSTEM_DEVICE_ID;
Rizwan Qureshifd891292017-04-26 21:00:37 +0530737 else if (!dev->subsystem_device)
738 dev->subsystem_device = pci_read_config16(dev,
739 PCI_DEVICE_ID);
740
Sven Schnelle91321022011-03-01 19:58:47 +0000741 printk(BIOS_DEBUG, "%s subsystem <- %04x/%04x\n",
742 dev_path(dev), dev->subsystem_vendor,
743 dev->subsystem_device);
744 ops->set_subsystem(dev, dev->subsystem_vendor,
745 dev->subsystem_device);
Eric Biederman03acab62004-10-14 21:25:53 +0000746 }
Eric Biedermane9a271e32003-09-02 03:36:25 +0000747 command = pci_read_config16(dev, PCI_COMMAND);
748 command |= dev->command;
Uwe Hermanne4870472010-11-04 23:23:47 +0000749
Myles Watson29cc9ed2009-07-02 18:56:24 +0000750 /* v3 has
751 * command |= (PCI_COMMAND_PARITY + PCI_COMMAND_SERR); // Error check.
752 */
Uwe Hermanne4870472010-11-04 23:23:47 +0000753
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000754 printk(BIOS_DEBUG, "%s cmd <- %02x\n", dev_path(dev), command);
Eric Biedermane9a271e32003-09-02 03:36:25 +0000755 pci_write_config16(dev, PCI_COMMAND, command);
Eric Biedermane9a271e32003-09-02 03:36:25 +0000756}
757
758void pci_bus_enable_resources(struct device *dev)
759{
Myles Watson29cc9ed2009-07-02 18:56:24 +0000760 u16 ctrl;
761
Uwe Hermanne4870472010-11-04 23:23:47 +0000762 /*
763 * Enable I/O in command register if there is VGA card
Myles Watson29cc9ed2009-07-02 18:56:24 +0000764 * connected with (even it does not claim I/O resource).
765 */
Myles Watson894a3472010-06-09 22:41:35 +0000766 if (dev->link_list->bridge_ctrl & PCI_BRIDGE_CTL_VGA)
Li-Ta Lo515f6c72005-01-11 22:48:54 +0000767 dev->command |= PCI_COMMAND_IO;
Eric Biedermane9a271e32003-09-02 03:36:25 +0000768 ctrl = pci_read_config16(dev, PCI_BRIDGE_CONTROL);
Myles Watson894a3472010-06-09 22:41:35 +0000769 ctrl |= dev->link_list->bridge_ctrl;
Kyösti Mälkki382e2162019-09-21 16:19:32 +0300770 ctrl |= (PCI_BRIDGE_CTL_PARITY | PCI_BRIDGE_CTL_SERR); /* Error check. */
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000771 printk(BIOS_DEBUG, "%s bridge ctrl <- %04x\n", dev_path(dev), ctrl);
Eric Biedermane9a271e32003-09-02 03:36:25 +0000772 pci_write_config16(dev, PCI_BRIDGE_CONTROL, ctrl);
773
774 pci_dev_enable_resources(dev);
775}
776
Yinghai Lu13f1c2a2005-07-08 02:49:49 +0000777void pci_bus_reset(struct bus *bus)
778{
Uwe Hermanne4870472010-11-04 23:23:47 +0000779 u16 ctl;
780
Yinghai Lu13f1c2a2005-07-08 02:49:49 +0000781 ctl = pci_read_config16(bus->dev, PCI_BRIDGE_CONTROL);
782 ctl |= PCI_BRIDGE_CTL_BUS_RESET;
783 pci_write_config16(bus->dev, PCI_BRIDGE_CONTROL, ctl);
784 mdelay(10);
Uwe Hermanne4870472010-11-04 23:23:47 +0000785
Yinghai Lu13f1c2a2005-07-08 02:49:49 +0000786 ctl &= ~PCI_BRIDGE_CTL_BUS_RESET;
787 pci_write_config16(bus->dev, PCI_BRIDGE_CONTROL, ctl);
788 delay(1);
789}
790
Elyes HAOUAS88030b72018-09-20 17:26:10 +0200791void pci_dev_set_subsystem(struct device *dev, unsigned int vendor,
792 unsigned int device)
Eric Biederman03acab62004-10-14 21:25:53 +0000793{
Subrata Banik9514d472019-03-20 14:56:27 +0530794 uint8_t offset;
795
796 /* Header type */
797 switch (dev->hdr_type & 0x7f) {
798 case PCI_HEADER_TYPE_NORMAL:
799 offset = PCI_SUBSYSTEM_VENDOR_ID;
800 break;
801 case PCI_HEADER_TYPE_BRIDGE:
802 offset = pci_find_capability(dev, PCI_CAP_ID_SSVID);
803 if (!offset)
804 return;
805 offset += 4; /* Vendor ID at offset 4 */
806 break;
807 case PCI_HEADER_TYPE_CARDBUS:
808 offset = PCI_CB_SUBSYSTEM_VENDOR_ID;
809 break;
810 default:
811 return;
812 }
813
Subrata Banik4a0f0712019-03-20 14:29:47 +0530814 if (!vendor || !device) {
Subrata Banik9514d472019-03-20 14:56:27 +0530815 pci_write_config32(dev, offset,
Subrata Banik4a0f0712019-03-20 14:29:47 +0530816 pci_read_config32(dev, PCI_VENDOR_ID));
817 } else {
Subrata Banik9514d472019-03-20 14:56:27 +0530818 pci_write_config32(dev, offset,
Subrata Banik4a0f0712019-03-20 14:29:47 +0530819 ((device & 0xffff) << 16) | (vendor & 0xffff));
820 }
Eric Biederman03acab62004-10-14 21:25:53 +0000821}
822
Frans Hendriksb71181a2019-10-04 14:06:33 +0200823static int should_run_oprom(struct device *dev, struct rom_header *rom)
Kyösti Mälkki580e5642014-05-01 16:31:34 +0300824{
825 static int should_run = -1;
826
Frans Hendriksb71181a2019-10-04 14:06:33 +0200827 if (CONFIG(VENDORCODE_ELTAN_VBOOT))
828 if (rom != NULL)
829 if (!verified_boot_should_run_oprom(rom))
830 return 0;
831
Kyösti Mälkki580e5642014-05-01 16:31:34 +0300832 if (should_run >= 0)
833 return should_run;
834
Julius Wernercd49cce2019-03-05 16:53:33 -0800835 if (CONFIG(ALWAYS_RUN_OPROM)) {
Aaron Durbin10510252018-01-30 10:04:02 -0700836 should_run = 1;
837 return should_run;
838 }
839
Kyösti Mälkki9ab1c102013-12-22 00:22:49 +0200840 /* Don't run VGA option ROMs, unless we have to print
Kyösti Mälkki580e5642014-05-01 16:31:34 +0300841 * something on the screen before the kernel is loaded.
842 */
Furquan Shaikh0325dc62016-07-25 13:02:36 -0700843 should_run = display_init_required();
Kyösti Mälkki580e5642014-05-01 16:31:34 +0300844
Kyösti Mälkki9ab1c102013-12-22 00:22:49 +0200845 if (!should_run)
846 printk(BIOS_DEBUG, "Not running VGA Option ROM\n");
Kyösti Mälkki580e5642014-05-01 16:31:34 +0300847 return should_run;
848}
849
850static int should_load_oprom(struct device *dev)
851{
Kyösti Mälkki580e5642014-05-01 16:31:34 +0300852 /* If S3_VGA_ROM_RUN is disabled, skip running VGA option
853 * ROMs when coming out of an S3 resume.
854 */
Julius Wernercd49cce2019-03-05 16:53:33 -0800855 if (!CONFIG(S3_VGA_ROM_RUN) && acpi_is_wakeup_s3() &&
Kyösti Mälkki580e5642014-05-01 16:31:34 +0300856 ((dev->class >> 8) == PCI_CLASS_DISPLAY_VGA))
857 return 0;
Julius Wernercd49cce2019-03-05 16:53:33 -0800858 if (CONFIG(ALWAYS_LOAD_OPROM))
Kyösti Mälkki580e5642014-05-01 16:31:34 +0300859 return 1;
Frans Hendriksb71181a2019-10-04 14:06:33 +0200860 if (should_run_oprom(dev, NULL))
Kyösti Mälkki580e5642014-05-01 16:31:34 +0300861 return 1;
862
863 return 0;
864}
Kyösti Mälkki580e5642014-05-01 16:31:34 +0300865
Kyösti Mälkki0f300632020-12-19 23:43:56 +0200866static void oprom_pre_graphics_stall(void)
867{
Paul Menzelc4062c72021-02-11 10:43:14 +0100868 if (CONFIG_PRE_GRAPHICS_DELAY_MS)
869 mdelay(CONFIG_PRE_GRAPHICS_DELAY_MS);
Kyösti Mälkki0f300632020-12-19 23:43:56 +0200870}
871
Uwe Hermanne4870472010-11-04 23:23:47 +0000872/** Default handler: only runs the relevant PCI BIOS. */
Li-Ta Lo883b8792005-01-10 23:16:22 +0000873void pci_dev_init(struct device *dev)
874{
875 struct rom_header *rom, *ram;
876
Julius Wernercd49cce2019-03-05 16:53:33 -0800877 if (!CONFIG(VGA_ROM_RUN))
Aaron Durbinfbed9a52018-01-30 09:58:51 -0700878 return;
879
Vladimir Serbinenkob32816e2013-12-20 17:47:19 +0100880 /* Only execute VGA ROMs. */
881 if (((dev->class >> 8) != PCI_CLASS_DISPLAY_VGA))
Myles Watson17aeeca2009-10-07 18:41:08 +0000882 return;
Roman Kononov778a42b2007-04-06 18:34:39 +0000883
Kyösti Mälkki580e5642014-05-01 16:31:34 +0300884 if (!should_load_oprom(dev))
Stefan Reinauer74a0efe2012-03-30 17:10:49 -0700885 return;
Martin Roth5dd4a2a2018-03-06 16:10:45 -0700886 timestamp_add_now(TS_OPROM_INITIALIZE);
Aaron Durbince872cb2013-03-28 15:59:19 -0500887
888 rom = pci_rom_probe(dev);
889 if (rom == NULL)
890 return;
891
892 ram = pci_rom_load(dev, rom);
893 if (ram == NULL)
894 return;
Martin Roth5dd4a2a2018-03-06 16:10:45 -0700895 timestamp_add_now(TS_OPROM_COPY_END);
Aaron Durbince872cb2013-03-28 15:59:19 -0500896
Frans Hendriksb71181a2019-10-04 14:06:33 +0200897 if (!should_run_oprom(dev, rom))
Kyösti Mälkki580e5642014-05-01 16:31:34 +0300898 return;
899
Kyösti Mälkki0f300632020-12-19 23:43:56 +0200900 /* Wait for any configured pre-graphics delay */
901 oprom_pre_graphics_stall();
902
Stefan Reinauerd98cf5b2008-08-01 11:25:41 +0000903 run_bios(dev, (unsigned long)ram);
Johanna Schanderdb7a3ae2019-07-24 10:14:26 +0200904
Kyösti Mälkkiab56b3b2013-11-28 16:44:51 +0200905 gfx_set_init_done(1);
906 printk(BIOS_DEBUG, "VGA Option ROM was run\n");
Martin Roth5dd4a2a2018-03-06 16:10:45 -0700907 timestamp_add_now(TS_OPROM_END);
Yinghai Lu13f1c2a2005-07-08 02:49:49 +0000908}
Li-Ta Lo883b8792005-01-10 23:16:22 +0000909
Li-Ta Loe5266692004-03-23 21:28:05 +0000910/** Default device operation for PCI devices */
Subrata Banikffc790b2017-12-11 10:29:49 +0530911struct pci_operations pci_dev_ops_pci = {
Eric Biederman03acab62004-10-14 21:25:53 +0000912 .set_subsystem = pci_dev_set_subsystem,
913};
914
Eric Biederman8ca8d762003-04-22 19:02:15 +0000915struct device_operations default_pci_ops_dev = {
Uwe Hermanne4870472010-11-04 23:23:47 +0000916 .read_resources = pci_dev_read_resources,
917 .set_resources = pci_dev_set_resources,
Eric Biedermane9a271e32003-09-02 03:36:25 +0000918 .enable_resources = pci_dev_enable_resources,
Julius Wernercd49cce2019-03-05 16:53:33 -0800919#if CONFIG(HAVE_ACPI_TABLES)
Patrick Rudolpha5c2ac62016-03-31 20:04:23 +0200920 .write_acpi_tables = pci_rom_write_acpi_tables,
Nico Huber68680dd2020-03-31 17:34:52 +0200921 .acpi_fill_ssdt = pci_rom_ssdt,
Patrick Rudolpha5c2ac62016-03-31 20:04:23 +0200922#endif
Uwe Hermanne4870472010-11-04 23:23:47 +0000923 .init = pci_dev_init,
Uwe Hermanne4870472010-11-04 23:23:47 +0000924 .ops_pci = &pci_dev_ops_pci,
Eric Biederman8ca8d762003-04-22 19:02:15 +0000925};
Li-Ta Loe5266692004-03-23 21:28:05 +0000926
927/** Default device operations for PCI bridges */
Eric Biederman8ca8d762003-04-22 19:02:15 +0000928struct device_operations default_pci_ops_bus = {
Uwe Hermanne4870472010-11-04 23:23:47 +0000929 .read_resources = pci_bus_read_resources,
930 .set_resources = pci_dev_set_resources,
Eric Biedermane9a271e32003-09-02 03:36:25 +0000931 .enable_resources = pci_bus_enable_resources,
Uwe Hermanne4870472010-11-04 23:23:47 +0000932 .scan_bus = pci_scan_bridge,
Uwe Hermanne4870472010-11-04 23:23:47 +0000933 .reset_bus = pci_bus_reset,
Eric Biederman8ca8d762003-04-22 19:02:15 +0000934};
Li-Ta Loe5266692004-03-23 21:28:05 +0000935
Tim Wawrzynczakdbcf7b12020-05-13 16:15:08 -0600936/** Default device operations for PCI devices marked 'hidden' */
937static struct device_operations default_hidden_pci_ops_dev = {
938 .read_resources = noop_read_resources,
939 .set_resources = noop_set_resources,
940 .scan_bus = scan_static_bus,
941};
942
Li-Ta Loe5266692004-03-23 21:28:05 +0000943/**
Nico Huber061b9052019-09-21 15:58:23 +0200944 * Check for compatibility to route legacy VGA cycles through a bridge.
945 *
946 * Originally, when decoding i/o ports for legacy VGA cycles, bridges
947 * should only consider the 10 least significant bits of the port address.
948 * This means all VGA registers were aliased every 1024 ports!
949 * e.g. 0x3b0 was also decoded as 0x7b0, 0xbb0 etc.
950 *
951 * To avoid this mess, a bridge control bit (VGA16) was introduced in
952 * 2003 to enable decoding of 16-bit port addresses. As we don't want
953 * to make this any more complex for now, we use this bit if possible
954 * and only warn if it's not supported (in set_vga_bridge_bits()).
955 */
956static void pci_bridge_vga_compat(struct bus *const bus)
957{
958 uint16_t bridge_ctrl;
959
960 bridge_ctrl = pci_read_config16(bus->dev, PCI_BRIDGE_CONTROL);
961
962 /* Ensure VGA decoding is disabled during probing (it should
963 be by default, but we run blobs nowadays) */
964 bridge_ctrl &= ~PCI_BRIDGE_CTL_VGA;
965 pci_write_config16(bus->dev, PCI_BRIDGE_CONTROL, bridge_ctrl);
966
967 /* If the upstream bridge doesn't support VGA16, we don't have to check */
968 bus->no_vga16 |= bus->dev->bus->no_vga16;
969 if (bus->no_vga16)
970 return;
971
972 /* Test if we can enable 16-bit decoding */
973 bridge_ctrl |= PCI_BRIDGE_CTL_VGA16;
974 pci_write_config16(bus->dev, PCI_BRIDGE_CONTROL, bridge_ctrl);
975 bridge_ctrl = pci_read_config16(bus->dev, PCI_BRIDGE_CONTROL);
976
977 bus->no_vga16 = !(bridge_ctrl & PCI_BRIDGE_CTL_VGA16);
978}
979
980/**
Uwe Hermannc1ee4292010-10-17 19:01:48 +0000981 * Detect the type of downstream bridge.
Yinghai Lu13f1c2a2005-07-08 02:49:49 +0000982 *
Myles Watson29cc9ed2009-07-02 18:56:24 +0000983 * This function is a heuristic to detect which type of bus is downstream
984 * of a PCI-to-PCI bridge. This functions by looking for various capability
985 * blocks to figure out the type of downstream bridge. PCI-X, PCI-E, and
986 * Hypertransport all seem to have appropriate capabilities.
Myles Watson032a9652009-05-11 22:24:53 +0000987 *
Uwe Hermanne4870472010-11-04 23:23:47 +0000988 * When only a PCI-Express capability is found the type is examined to see
989 * which type of bridge we have.
Yinghai Lu13f1c2a2005-07-08 02:49:49 +0000990 *
Myles Watson29cc9ed2009-07-02 18:56:24 +0000991 * @param dev Pointer to the device structure of the bridge.
992 * @return Appropriate bridge operations.
Yinghai Lu13f1c2a2005-07-08 02:49:49 +0000993 */
Aaron Durbinc30d9132017-08-07 16:55:43 -0600994static struct device_operations *get_pci_bridge_ops(struct device *dev)
Yinghai Lu13f1c2a2005-07-08 02:49:49 +0000995{
Julius Wernercd49cce2019-03-05 16:53:33 -0800996#if CONFIG(PCIX_PLUGIN_SUPPORT)
Ronald G. Minnich78a16672012-11-29 16:28:21 -0800997 unsigned int pcixpos;
998 pcixpos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
999 if (pcixpos) {
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +00001000 printk(BIOS_DEBUG, "%s subordinate bus PCI-X\n", dev_path(dev));
Yinghai Lu13f1c2a2005-07-08 02:49:49 +00001001 return &default_pcix_ops_bus;
1002 }
1003#endif
Julius Wernercd49cce2019-03-05 16:53:33 -08001004#if CONFIG(PCIEXP_PLUGIN_SUPPORT)
Ronald G. Minnich78a16672012-11-29 16:28:21 -08001005 unsigned int pciexpos;
1006 pciexpos = pci_find_capability(dev, PCI_CAP_ID_PCIE);
1007 if (pciexpos) {
Uwe Hermanne4870472010-11-04 23:23:47 +00001008 u16 flags;
Ronald G. Minnich78a16672012-11-29 16:28:21 -08001009 flags = pci_read_config16(dev, pciexpos + PCI_EXP_FLAGS);
Myles Watson29cc9ed2009-07-02 18:56:24 +00001010 switch ((flags & PCI_EXP_FLAGS_TYPE) >> 4) {
Yinghai Lu13f1c2a2005-07-08 02:49:49 +00001011 case PCI_EXP_TYPE_ROOT_PORT:
1012 case PCI_EXP_TYPE_UPSTREAM:
1013 case PCI_EXP_TYPE_DOWNSTREAM:
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +00001014 printk(BIOS_DEBUG, "%s subordinate bus PCI Express\n",
Uwe Hermanne4870472010-11-04 23:23:47 +00001015 dev_path(dev));
Arthur Heymans24837e72021-03-11 20:34:05 +01001016 if (CONFIG(PCIEXP_HOTPLUG)) {
1017 u16 sltcap;
1018 sltcap = pci_read_config16(dev, pciexpos + PCI_EXP_SLTCAP);
1019 if (sltcap & PCI_EXP_SLTCAP_HPC) {
1020 printk(BIOS_DEBUG, "%s hot-plug capable\n",
1021 dev_path(dev));
1022 return &default_pciexp_hotplug_ops_bus;
1023 }
Jeremy Sollercf2ac542019-10-09 21:40:36 -06001024 }
Yinghai Lu13f1c2a2005-07-08 02:49:49 +00001025 return &default_pciexp_ops_bus;
1026 case PCI_EXP_TYPE_PCI_BRIDGE:
Uwe Hermanne4870472010-11-04 23:23:47 +00001027 printk(BIOS_DEBUG, "%s subordinate PCI\n",
1028 dev_path(dev));
Yinghai Lu13f1c2a2005-07-08 02:49:49 +00001029 return &default_pci_ops_bus;
1030 default:
1031 break;
1032 }
1033 }
1034#endif
1035 return &default_pci_ops_bus;
1036}
1037
1038/**
Vadim Bendebury8049fc92012-04-24 12:53:19 -07001039 * Check if a device id matches a PCI driver entry.
1040 *
1041 * The driver entry can either point at a zero terminated array of acceptable
1042 * device IDs, or include a single device ID.
1043 *
Martin Roth98b698c2015-01-06 21:02:52 -07001044 * @param driver pointer to the PCI driver entry being checked
1045 * @param device_id PCI device ID of the device being matched
Vadim Bendebury8049fc92012-04-24 12:53:19 -07001046 */
1047static int device_id_match(struct pci_driver *driver, unsigned short device_id)
1048{
1049 if (driver->devices) {
1050 unsigned short check_id;
1051 const unsigned short *device_list = driver->devices;
1052 while ((check_id = *device_list++) != 0)
1053 if (check_id == device_id)
1054 return 1;
1055 }
1056
1057 return (driver->device == device_id);
1058}
1059
1060/**
Uwe Hermannc1ee4292010-10-17 19:01:48 +00001061 * Set up PCI device operation.
1062 *
1063 * Check if it already has a driver. If not, use find_device_operations(),
1064 * or set to a default based on type.
Li-Ta Loe5266692004-03-23 21:28:05 +00001065 *
Myles Watson29cc9ed2009-07-02 18:56:24 +00001066 * @param dev Pointer to the device whose pci_ops you want to set.
Li-Ta Loe5266692004-03-23 21:28:05 +00001067 * @see pci_drivers
1068 */
Eric Biederman8ca8d762003-04-22 19:02:15 +00001069static void set_pci_ops(struct device *dev)
1070{
1071 struct pci_driver *driver;
Li-Ta Loe5266692004-03-23 21:28:05 +00001072
Uwe Hermanne4870472010-11-04 23:23:47 +00001073 if (dev->ops)
1074 return;
1075
1076 /*
1077 * Look through the list of setup drivers and find one for
Myles Watson29cc9ed2009-07-02 18:56:24 +00001078 * this PCI device.
Eric Biedermanb78c1972004-10-14 20:54:17 +00001079 */
Aaron Durbin03758152015-09-03 17:23:08 -05001080 for (driver = &_pci_drivers[0]; driver != &_epci_drivers[0]; driver++) {
Eric Biederman8ca8d762003-04-22 19:02:15 +00001081 if ((driver->vendor == dev->vendor) &&
Vadim Bendebury8049fc92012-04-24 12:53:19 -07001082 device_id_match(driver, dev->device)) {
Uwe Hermann312673c2009-10-27 21:49:33 +00001083 dev->ops = (struct device_operations *)driver->ops;
Nico Huber7e3e1ea2020-10-12 16:25:40 +02001084 break;
Eric Biederman8ca8d762003-04-22 19:02:15 +00001085 }
1086 }
Li-Ta Loe5266692004-03-23 21:28:05 +00001087
Nico Huber7e3e1ea2020-10-12 16:25:40 +02001088 if (dev->ops) {
1089 printk(BIOS_SPEW, "%s [%04x/%04x] %sops\n", dev_path(dev),
1090 driver->vendor, driver->device, (driver->ops->scan_bus ? "bus " : ""));
1091 return;
1092 }
1093
Uwe Hermanne4870472010-11-04 23:23:47 +00001094 /* If I don't have a specific driver use the default operations. */
1095 switch (dev->hdr_type & 0x7f) { /* Header type */
1096 case PCI_HEADER_TYPE_NORMAL:
Eric Biederman8ca8d762003-04-22 19:02:15 +00001097 if ((dev->class >> 8) == PCI_CLASS_BRIDGE_PCI)
1098 goto bad;
1099 dev->ops = &default_pci_ops_dev;
1100 break;
1101 case PCI_HEADER_TYPE_BRIDGE:
1102 if ((dev->class >> 8) != PCI_CLASS_BRIDGE_PCI)
1103 goto bad;
Yinghai Lu13f1c2a2005-07-08 02:49:49 +00001104 dev->ops = get_pci_bridge_ops(dev);
Eric Biederman8ca8d762003-04-22 19:02:15 +00001105 break;
Julius Wernercd49cce2019-03-05 16:53:33 -08001106#if CONFIG(CARDBUS_PLUGIN_SUPPORT)
Yinghai Lu13f1c2a2005-07-08 02:49:49 +00001107 case PCI_HEADER_TYPE_CARDBUS:
1108 dev->ops = &default_cardbus_ops_bus;
1109 break;
1110#endif
Felix Singerc96ee7e2021-01-07 06:14:27 +00001111 default:
Uwe Hermanne4870472010-11-04 23:23:47 +00001112bad:
Li-Ta Lo69c5a902004-04-29 20:08:54 +00001113 if (dev->enabled) {
Angel Ponsd19cc112021-07-04 11:41:31 +02001114 printk(BIOS_ERR,
1115 "%s [%04x/%04x/%06x] has unknown header type %02x, ignoring.\n",
1116 dev_path(dev), dev->vendor, dev->device,
Uwe Hermanne4870472010-11-04 23:23:47 +00001117 dev->class >> 8, dev->hdr_type);
Eric Biederman83b991a2003-10-11 06:20:25 +00001118 }
Eric Biederman8ca8d762003-04-22 19:02:15 +00001119 }
Eric Biederman8ca8d762003-04-22 19:02:15 +00001120}
1121
1122/**
Uwe Hermannc1ee4292010-10-17 19:01:48 +00001123 * See if we have already allocated a device structure for a given devfn.
Li-Ta Loe5266692004-03-23 21:28:05 +00001124 *
Kyösti Mälkki8712aa12019-01-09 11:31:25 +02001125 * Given a PCI bus structure and a devfn number, find the device structure
1126 * corresponding to the devfn, if present. Then move the device structure
1127 * as the last child on the bus.
Li-Ta Loe5266692004-03-23 21:28:05 +00001128 *
Kyösti Mälkki8712aa12019-01-09 11:31:25 +02001129 * @param bus Pointer to the bus structure.
Myles Watson29cc9ed2009-07-02 18:56:24 +00001130 * @param devfn A device/function number.
Myles Watson29cc9ed2009-07-02 18:56:24 +00001131 * @return Pointer to the device structure found or NULL if we have not
Li-Ta Lo3a812852004-12-03 22:39:34 +00001132 * allocated a device for this devfn yet.
Eric Biederman8ca8d762003-04-22 19:02:15 +00001133 */
Kyösti Mälkki8712aa12019-01-09 11:31:25 +02001134static struct device *pci_scan_get_dev(struct bus *bus, unsigned int devfn)
Eric Biederman8ca8d762003-04-22 19:02:15 +00001135{
Kyösti Mälkki8712aa12019-01-09 11:31:25 +02001136 struct device *dev, **prev;
Uwe Hermanne4870472010-11-04 23:23:47 +00001137
Kyösti Mälkki8712aa12019-01-09 11:31:25 +02001138 prev = &bus->children;
1139 for (dev = bus->children; dev; dev = dev->sibling) {
Duncan Lauriebf696222020-10-18 15:10:00 -07001140 if (dev->path.type == DEVICE_PATH_PCI && dev->path.pci.devfn == devfn) {
1141 /* Unlink from the list. */
1142 *prev = dev->sibling;
1143 dev->sibling = NULL;
1144 break;
Eric Biedermanad1b35a2003-10-14 02:36:51 +00001145 }
Kyösti Mälkki8712aa12019-01-09 11:31:25 +02001146 prev = &dev->sibling;
Eric Biederman8ca8d762003-04-22 19:02:15 +00001147 }
Myles Watson29cc9ed2009-07-02 18:56:24 +00001148
Uwe Hermanne4870472010-11-04 23:23:47 +00001149 /*
1150 * Just like alloc_dev() add the device to the list of devices on the
Myles Watson29cc9ed2009-07-02 18:56:24 +00001151 * bus. When the list of devices was formed we removed all of the
1152 * parents children, and now we are interleaving static and dynamic
1153 * devices in order on the bus.
Eric Biedermanb78c1972004-10-14 20:54:17 +00001154 */
Eric Biedermane9a271e32003-09-02 03:36:25 +00001155 if (dev) {
Myles Watson29cc9ed2009-07-02 18:56:24 +00001156 struct device *child;
Uwe Hermanne4870472010-11-04 23:23:47 +00001157
Kyösti Mälkki8712aa12019-01-09 11:31:25 +02001158 /* Find the last child on the bus. */
1159 for (child = bus->children; child && child->sibling;)
Eric Biedermane9a271e32003-09-02 03:36:25 +00001160 child = child->sibling;
Uwe Hermanne4870472010-11-04 23:23:47 +00001161
Kyösti Mälkki8712aa12019-01-09 11:31:25 +02001162 /* Place the device as last on the bus. */
Uwe Hermanne4870472010-11-04 23:23:47 +00001163 if (child)
Eric Biedermane9a271e32003-09-02 03:36:25 +00001164 child->sibling = dev;
Uwe Hermanne4870472010-11-04 23:23:47 +00001165 else
Kyösti Mälkki8712aa12019-01-09 11:31:25 +02001166 bus->children = dev;
Eric Biedermane9a271e32003-09-02 03:36:25 +00001167 }
1168
Eric Biederman8ca8d762003-04-22 19:02:15 +00001169 return dev;
1170}
1171
Myles Watson032a9652009-05-11 22:24:53 +00001172/**
Uwe Hermannc1ee4292010-10-17 19:01:48 +00001173 * Scan a PCI bus.
Li-Ta Loe5266692004-03-23 21:28:05 +00001174 *
Myles Watson29cc9ed2009-07-02 18:56:24 +00001175 * Determine the existence of a given PCI device. Allocate a new struct device
1176 * if dev==NULL was passed in and the device exists in hardware.
Yinghai Lu13f1c2a2005-07-08 02:49:49 +00001177 *
Uwe Hermannc1ee4292010-10-17 19:01:48 +00001178 * @param dev Pointer to the dev structure.
1179 * @param bus Pointer to the bus structure.
1180 * @param devfn A device/function number to look at.
1181 * @return The device structure for the device (if found), NULL otherwise.
Yinghai Lu13f1c2a2005-07-08 02:49:49 +00001182 */
Aaron Durbinc30d9132017-08-07 16:55:43 -06001183struct device *pci_probe_dev(struct device *dev, struct bus *bus,
1184 unsigned int devfn)
Yinghai Lu13f1c2a2005-07-08 02:49:49 +00001185{
Myles Watson29cc9ed2009-07-02 18:56:24 +00001186 u32 id, class;
1187 u8 hdr_type;
Yinghai Lu13f1c2a2005-07-08 02:49:49 +00001188
Myles Watson29cc9ed2009-07-02 18:56:24 +00001189 /* Detect if a device is present. */
Yinghai Lu13f1c2a2005-07-08 02:49:49 +00001190 if (!dev) {
1191 struct device dummy;
Uwe Hermanne4870472010-11-04 23:23:47 +00001192
Myles Watson29cc9ed2009-07-02 18:56:24 +00001193 dummy.bus = bus;
1194 dummy.path.type = DEVICE_PATH_PCI;
Stefan Reinauer2b34db82009-02-28 20:10:20 +00001195 dummy.path.pci.devfn = devfn;
Uwe Hermanne4870472010-11-04 23:23:47 +00001196
Yinghai Lu13f1c2a2005-07-08 02:49:49 +00001197 id = pci_read_config32(&dummy, PCI_VENDOR_ID);
Uwe Hermanne4870472010-11-04 23:23:47 +00001198 /*
1199 * Have we found something? Some broken boards return 0 if a
1200 * slot is empty, but the expected answer is 0xffffffff.
Yinghai Lu13f1c2a2005-07-08 02:49:49 +00001201 */
Uwe Hermanne4870472010-11-04 23:23:47 +00001202 if (id == 0xffffffff)
Stefan Reinauer7355c752010-04-02 16:30:25 +00001203 return NULL;
Uwe Hermanne4870472010-11-04 23:23:47 +00001204
Stefan Reinauer7355c752010-04-02 16:30:25 +00001205 if ((id == 0x00000000) || (id == 0x0000ffff) ||
1206 (id == 0xffff0000)) {
Uwe Hermanne4870472010-11-04 23:23:47 +00001207 printk(BIOS_SPEW, "%s, bad id 0x%x\n",
1208 dev_path(&dummy), id);
Yinghai Lu13f1c2a2005-07-08 02:49:49 +00001209 return NULL;
1210 }
1211 dev = alloc_dev(bus, &dummy.path);
Myles Watson29cc9ed2009-07-02 18:56:24 +00001212 } else {
Uwe Hermanne4870472010-11-04 23:23:47 +00001213 /*
1214 * Enable/disable the device. Once we have found the device-
Myles Watson29cc9ed2009-07-02 18:56:24 +00001215 * specific operations this operations we will disable the
1216 * device with those as well.
Myles Watson032a9652009-05-11 22:24:53 +00001217 *
Yinghai Lu13f1c2a2005-07-08 02:49:49 +00001218 * This is geared toward devices that have subfunctions
1219 * that do not show up by default.
Myles Watson032a9652009-05-11 22:24:53 +00001220 *
Yinghai Lu13f1c2a2005-07-08 02:49:49 +00001221 * If a device is a stuff option on the motherboard
Myles Watson29cc9ed2009-07-02 18:56:24 +00001222 * it may be absent and enable_dev() must cope.
Yinghai Lu13f1c2a2005-07-08 02:49:49 +00001223 */
Myles Watson29cc9ed2009-07-02 18:56:24 +00001224 /* Run the magic enable sequence for the device. */
Uwe Hermanne4870472010-11-04 23:23:47 +00001225 if (dev->chip_ops && dev->chip_ops->enable_dev)
Yinghai Lu13f1c2a2005-07-08 02:49:49 +00001226 dev->chip_ops->enable_dev(dev);
Uwe Hermanne4870472010-11-04 23:23:47 +00001227
Myles Watson29cc9ed2009-07-02 18:56:24 +00001228 /* Now read the vendor and device ID. */
Yinghai Lu13f1c2a2005-07-08 02:49:49 +00001229 id = pci_read_config32(dev, PCI_VENDOR_ID);
Myles Watson032a9652009-05-11 22:24:53 +00001230
Uwe Hermanne4870472010-11-04 23:23:47 +00001231 /*
1232 * If the device does not have a PCI ID disable it. Possibly
Myles Watson29cc9ed2009-07-02 18:56:24 +00001233 * this is because we have already disabled the device. But
1234 * this also handles optional devices that may not always
1235 * show up.
Yinghai Lu13f1c2a2005-07-08 02:49:49 +00001236 */
1237 /* If the chain is fully enumerated quit */
Myles Watson29cc9ed2009-07-02 18:56:24 +00001238 if ((id == 0xffffffff) || (id == 0x00000000) ||
1239 (id == 0x0000ffff) || (id == 0xffff0000)) {
Yinghai Lu13f1c2a2005-07-08 02:49:49 +00001240 if (dev->enabled) {
Angel Ponsd19cc112021-07-04 11:41:31 +02001241 printk(BIOS_INFO,
1242 "PCI: Static device %s not found, disabling it.\n",
1243 dev_path(dev));
Yinghai Lu13f1c2a2005-07-08 02:49:49 +00001244 dev->enabled = 0;
1245 }
1246 return dev;
1247 }
1248 }
Uwe Hermanne4870472010-11-04 23:23:47 +00001249
Myles Watson29cc9ed2009-07-02 18:56:24 +00001250 /* Read the rest of the PCI configuration information. */
Yinghai Lu13f1c2a2005-07-08 02:49:49 +00001251 hdr_type = pci_read_config8(dev, PCI_HEADER_TYPE);
1252 class = pci_read_config32(dev, PCI_CLASS_REVISION);
Myles Watson032a9652009-05-11 22:24:53 +00001253
Myles Watson29cc9ed2009-07-02 18:56:24 +00001254 /* Store the interesting information in the device structure. */
Yinghai Lu13f1c2a2005-07-08 02:49:49 +00001255 dev->vendor = id & 0xffff;
1256 dev->device = (id >> 16) & 0xffff;
1257 dev->hdr_type = hdr_type;
Myles Watson29cc9ed2009-07-02 18:56:24 +00001258
1259 /* Class code, the upper 3 bytes of PCI_CLASS_REVISION. */
Yinghai Lu13f1c2a2005-07-08 02:49:49 +00001260 dev->class = class >> 8;
Myles Watson032a9652009-05-11 22:24:53 +00001261
Myles Watson29cc9ed2009-07-02 18:56:24 +00001262 /* Architectural/System devices always need to be bus masters. */
Felix Singerd3d0fd72020-09-07 16:15:14 +02001263 if ((dev->class >> 16) == PCI_BASE_CLASS_SYSTEM &&
1264 CONFIG(PCI_ALLOW_BUS_MASTER_ANY_DEVICE))
Yinghai Lu13f1c2a2005-07-08 02:49:49 +00001265 dev->command |= PCI_COMMAND_MASTER;
Uwe Hermanne4870472010-11-04 23:23:47 +00001266
1267 /*
1268 * Look at the vendor and device ID, or at least the header type and
Myles Watson29cc9ed2009-07-02 18:56:24 +00001269 * class and figure out which set of configuration methods to use.
1270 * Unless we already have some PCI ops.
Yinghai Lu13f1c2a2005-07-08 02:49:49 +00001271 */
1272 set_pci_ops(dev);
1273
Myles Watson29cc9ed2009-07-02 18:56:24 +00001274 /* Now run the magic enable/disable sequence for the device. */
Uwe Hermanne4870472010-11-04 23:23:47 +00001275 if (dev->ops && dev->ops->enable)
Yinghai Lu13f1c2a2005-07-08 02:49:49 +00001276 dev->ops->enable(dev);
Myles Watson032a9652009-05-11 22:24:53 +00001277
Myles Watson29cc9ed2009-07-02 18:56:24 +00001278 /* Display the device. */
Uwe Hermanne4870472010-11-04 23:23:47 +00001279 printk(BIOS_DEBUG, "%s [%04x/%04x] %s%s\n", dev_path(dev),
1280 dev->vendor, dev->device, dev->enabled ? "enabled" : "disabled",
1281 dev->ops ? "" : " No operations");
Yinghai Lu13f1c2a2005-07-08 02:49:49 +00001282
1283 return dev;
1284}
1285
Myles Watson032a9652009-05-11 22:24:53 +00001286/**
Kyösti Mälkkic73acdb2013-06-15 17:16:56 +03001287 * Test for match between romstage and ramstage device instance.
1288 *
1289 * @param dev Pointer to the device structure.
1290 * @param sdev Simple device model identifier, created with PCI_DEV().
1291 * @return Non-zero if bus:dev.fn of device matches.
1292 */
Aaron Durbinc30d9132017-08-07 16:55:43 -06001293unsigned int pci_match_simple_dev(struct device *dev, pci_devfn_t sdev)
Kyösti Mälkkic73acdb2013-06-15 17:16:56 +03001294{
1295 return dev->bus->secondary == PCI_DEV2SEGBUS(sdev) &&
1296 dev->path.pci.devfn == PCI_DEV2DEVFN(sdev);
1297}
1298
1299/**
Tim Wawrzynczakdbcf7b12020-05-13 16:15:08 -06001300 * PCI devices that are marked as "hidden" do not get probed. However, the same
1301 * initialization logic is still performed as if it were. This is useful when
1302 * devices would like to be described in the devicetree.cb file, and/or present
1303 * static PCI resources to the allocator, but the platform firmware hides the
1304 * device (makes the device invisible to PCI enumeration) before PCI enumeration
1305 * takes place.
1306 *
1307 * The expected semantics of PCI devices marked as 'hidden':
1308 * 1) The device is actually present under the specified BDF
1309 * 2) The device config space can still be accessed somehow, but the Vendor ID
1310 * indicates there is no device there (it reads as 0xffffffff).
1311 * 3) The device may still consume PCI resources. Typically, these would have
1312 * been hardcoded elsewhere.
1313 *
1314 * @param dev Pointer to the device structure.
1315 */
1316static void pci_scan_hidden_device(struct device *dev)
1317{
1318 if (dev->chip_ops && dev->chip_ops->enable_dev)
1319 dev->chip_ops->enable_dev(dev);
1320
1321 /*
1322 * If chip_ops->enable_dev did not set dev->ops, then set to a default
1323 * .ops, because PCI enumeration is effectively being skipped, therefore
1324 * no PCI driver will bind to this device. However, children may want to
1325 * be enumerated, so this provides scan_static_bus for the .scan_bus
1326 * callback.
1327 */
1328 if (dev->ops == NULL)
1329 dev->ops = &default_hidden_pci_ops_dev;
1330
1331 if (dev->ops->enable)
1332 dev->ops->enable(dev);
1333
1334 /* Display the device almost as if it were probed normally */
1335 printk(BIOS_DEBUG, "%s [0000/%04x] hidden%s\n", dev_path(dev),
1336 dev->device, dev->ops ? "" : " No operations");
1337}
1338
1339/**
Jianjun Wang777ffff2021-07-24 14:50:36 +08001340 * A PCIe Downstream Port normally leads to a Link with only Device 0 on it
1341 * (PCIe spec r5.0, sec 7.3.1). As an optimization, scan only for Device 0 in
1342 * that situation.
1343 *
1344 * @param bus Pointer to the bus structure.
1345 */
1346static bool pci_bus_only_one_child(struct bus *bus)
1347{
1348 struct device *bridge = bus->dev;
1349 u16 pcie_pos, pcie_flags_reg;
1350 int pcie_type;
1351
Arthur Heymansdb199cc2022-01-06 20:56:01 +01001352 if (!bridge)
1353 return false;
1354
Nico Huberf514b8a2022-02-25 14:25:57 +01001355 if (bridge->path.type != DEVICE_PATH_PCI)
1356 return false;
1357
Jianjun Wang777ffff2021-07-24 14:50:36 +08001358 pcie_pos = pci_find_capability(bridge, PCI_CAP_ID_PCIE);
1359 if (!pcie_pos)
1360 return false;
1361
1362 pcie_flags_reg = pci_read_config16(bridge, pcie_pos + PCI_EXP_FLAGS);
1363
1364 pcie_type = (pcie_flags_reg & PCI_EXP_FLAGS_TYPE) >> 4;
1365
1366 return pciexp_is_downstream_port(pcie_type);
1367}
1368
1369/**
Uwe Hermannc1ee4292010-10-17 19:01:48 +00001370 * Scan a PCI bus.
Yinghai Lu13f1c2a2005-07-08 02:49:49 +00001371 *
Li-Ta Loe5266692004-03-23 21:28:05 +00001372 * Determine the existence of devices and bridges on a PCI bus. If there are
1373 * bridges on the bus, recursively scan the buses behind the bridges.
1374 *
Uwe Hermannc1ee4292010-10-17 19:01:48 +00001375 * @param bus Pointer to the bus structure.
1376 * @param min_devfn Minimum devfn to look at in the scan, usually 0x00.
1377 * @param max_devfn Maximum devfn to look at in the scan, usually 0xff.
Eric Biederman8ca8d762003-04-22 19:02:15 +00001378 */
Martin Roth38ddbfb2019-10-23 21:41:00 -06001379void pci_scan_bus(struct bus *bus, unsigned int min_devfn,
1380 unsigned int max_devfn)
Eric Biederman8ca8d762003-04-22 19:02:15 +00001381{
1382 unsigned int devfn;
Kyösti Mälkki8712aa12019-01-09 11:31:25 +02001383 struct device *dev, **prev;
1384 int once = 0;
Eric Biederman8ca8d762003-04-22 19:02:15 +00001385
Elyes HAOUASf984aec2021-01-16 17:29:17 +01001386 printk(BIOS_DEBUG, "PCI: %s for bus %02x\n", __func__, bus->secondary);
Eric Biederman8ca8d762003-04-22 19:02:15 +00001387
Uwe Hermanne4870472010-11-04 23:23:47 +00001388 /* Maximum sane devfn is 0xFF. */
Juhana Helovuo50b78b62010-09-13 14:43:02 +00001389 if (max_devfn > 0xff) {
Elyes HAOUASf984aec2021-01-16 17:29:17 +01001390 printk(BIOS_ERR, "PCI: %s limits devfn %x - devfn %x\n",
1391 __func__, min_devfn, max_devfn);
1392 printk(BIOS_ERR, "PCI: %s upper limit too big. Using 0xff.\n", __func__);
Juhana Helovuo50b78b62010-09-13 14:43:02 +00001393 max_devfn=0xff;
1394 }
1395
Eric Biederman8ca8d762003-04-22 19:02:15 +00001396 post_code(0x24);
Uwe Hermanne4870472010-11-04 23:23:47 +00001397
Jianjun Wang777ffff2021-07-24 14:50:36 +08001398 if (pci_bus_only_one_child(bus))
1399 max_devfn = MIN(max_devfn, 0x07);
1400
Uwe Hermanne4870472010-11-04 23:23:47 +00001401 /*
1402 * Probe all devices/functions on this bus with some optimization for
Myles Watson29cc9ed2009-07-02 18:56:24 +00001403 * non-existence and single function devices.
Eric Biedermanb78c1972004-10-14 20:54:17 +00001404 */
Eric Biedermane9a271e32003-09-02 03:36:25 +00001405 for (devfn = min_devfn; devfn <= max_devfn; devfn++) {
Ronald G. Minnich466ca2c2019-10-22 02:02:24 +00001406 if (CONFIG(MINIMAL_PCI_SCANNING)) {
1407 dev = pcidev_path_behind(bus, devfn);
1408 if (!dev || !dev->mandatory)
1409 continue;
1410 }
1411
Uwe Hermanne4870472010-11-04 23:23:47 +00001412 /* First thing setup the device structure. */
Kyösti Mälkki8712aa12019-01-09 11:31:25 +02001413 dev = pci_scan_get_dev(bus, devfn);
Li-Ta Lo9782f752004-05-05 21:15:42 +00001414
Tim Wawrzynczakdbcf7b12020-05-13 16:15:08 -06001415 /* Devices marked 'hidden' do not get probed */
1416 if (dev && dev->hidden) {
1417 pci_scan_hidden_device(dev);
1418
1419 /* Skip pci_probe_dev, go to next devfn */
1420 continue;
1421 }
1422
Myles Watson29cc9ed2009-07-02 18:56:24 +00001423 /* See if a device is present and setup the device structure. */
Myles Watson032a9652009-05-11 22:24:53 +00001424 dev = pci_probe_dev(dev, bus, devfn);
Eric Biederman03acab62004-10-14 21:25:53 +00001425
Uwe Hermanne4870472010-11-04 23:23:47 +00001426 /*
1427 * If this is not a multi function device, or the device is
Myles Watson29cc9ed2009-07-02 18:56:24 +00001428 * not present don't waste time probing another function.
Myles Watson032a9652009-05-11 22:24:53 +00001429 * Skip to next device.
Eric Biederman8ca8d762003-04-22 19:02:15 +00001430 */
Uwe Hermanne4870472010-11-04 23:23:47 +00001431 if ((PCI_FUNC(devfn) == 0x00) && (!dev
Myles Watson29cc9ed2009-07-02 18:56:24 +00001432 || (dev->enabled && ((dev->hdr_type & 0x80) != 0x80)))) {
Eric Biederman8ca8d762003-04-22 19:02:15 +00001433 devfn += 0x07;
1434 }
1435 }
Uwe Hermanne4870472010-11-04 23:23:47 +00001436
Eric Biederman8ca8d762003-04-22 19:02:15 +00001437 post_code(0x25);
1438
Uwe Hermanne4870472010-11-04 23:23:47 +00001439 /*
Elyes HAOUAS0ce74162021-01-16 14:43:49 +01001440 * Warn if any leftover static devices are found.
Uwe Hermanne4870472010-11-04 23:23:47 +00001441 * There's probably a problem in devicetree.cb.
Myles Watson29cc9ed2009-07-02 18:56:24 +00001442 */
Uwe Hermanne4870472010-11-04 23:23:47 +00001443
Kyösti Mälkki8712aa12019-01-09 11:31:25 +02001444 prev = &bus->children;
1445 for (dev = bus->children; dev; dev = dev->sibling) {
Duncan Lauriebf696222020-10-18 15:10:00 -07001446
1447 /*
1448 * If static device is not PCI then enable it here and don't
1449 * treat it as a leftover device.
1450 */
1451 if (dev->path.type != DEVICE_PATH_PCI) {
1452 enable_static_device(dev);
1453 continue;
1454 }
1455
Tim Wawrzynczakdbcf7b12020-05-13 16:15:08 -06001456 /*
1457 * The device is only considered leftover if it is not hidden
1458 * and it has a Vendor ID of 0 (the default for a device that
1459 * could not be probed).
1460 */
1461 if (dev->vendor != 0 || dev->hidden) {
Kyösti Mälkki8712aa12019-01-09 11:31:25 +02001462 prev = &dev->sibling;
1463 continue;
1464 }
1465
1466 /* Unlink it from list. */
1467 *prev = dev->sibling;
1468
1469 if (!once++)
1470 printk(BIOS_WARNING, "PCI: Leftover static devices:\n");
1471 printk(BIOS_WARNING, "%s\n", dev_path(dev));
Yinghai Lu13f1c2a2005-07-08 02:49:49 +00001472 }
1473
Kyösti Mälkki8712aa12019-01-09 11:31:25 +02001474 if (once)
1475 printk(BIOS_WARNING, "PCI: Check your devicetree.cb.\n");
1476
Uwe Hermanne4870472010-11-04 23:23:47 +00001477 /*
1478 * For all children that implement scan_bus() (i.e. bridges)
Eric Biedermanb78c1972004-10-14 20:54:17 +00001479 * scan the bus behind that child.
1480 */
Kyösti Mälkkide271a82015-03-18 13:09:47 +02001481
Kyösti Mälkki2d2367c2015-02-20 21:28:31 +02001482 scan_bridges(bus);
Kyösti Mälkkide271a82015-03-18 13:09:47 +02001483
Uwe Hermanne4870472010-11-04 23:23:47 +00001484 /*
1485 * We've scanned the bus and so we know all about what's on the other
Myles Watson29cc9ed2009-07-02 18:56:24 +00001486 * side of any bridges that may be on this bus plus any devices.
Eric Biederman8ca8d762003-04-22 19:02:15 +00001487 * Return how far we've got finding sub-buses.
1488 */
Eric Biederman8ca8d762003-04-22 19:02:15 +00001489 post_code(0x55);
Eric Biederman8ca8d762003-04-22 19:02:15 +00001490}
1491
Kyösti Mälkki33452402015-02-23 06:58:26 +02001492typedef enum {
1493 PCI_ROUTE_CLOSE,
1494 PCI_ROUTE_SCAN,
1495 PCI_ROUTE_FINAL,
1496} scan_state;
1497
1498static void pci_bridge_route(struct bus *link, scan_state state)
1499{
1500 struct device *dev = link->dev;
1501 struct bus *parent = dev->bus;
1502 u32 reg, buses = 0;
1503
Kyösti Mälkki757c8b42015-02-23 06:58:26 +02001504 if (state == PCI_ROUTE_SCAN) {
1505 link->secondary = parent->subordinate + 1;
Jeremy Sollercf2ac542019-10-09 21:40:36 -06001506 link->subordinate = link->secondary + dev->hotplug_buses;
Kyösti Mälkki757c8b42015-02-23 06:58:26 +02001507 }
1508
Kyösti Mälkki33452402015-02-23 06:58:26 +02001509 if (state == PCI_ROUTE_CLOSE) {
1510 buses |= 0xfeff << 8;
1511 } else if (state == PCI_ROUTE_SCAN) {
Timothy Pearson7d8a4782015-10-24 20:34:57 -05001512 buses |= parent->secondary & 0xff;
Kyösti Mälkki33452402015-02-23 06:58:26 +02001513 buses |= ((u32) link->secondary & 0xff) << 8;
Kyösti Mälkki757c8b42015-02-23 06:58:26 +02001514 buses |= 0xff << 16; /* MAX PCI_BUS number here */
Kyösti Mälkki33452402015-02-23 06:58:26 +02001515 } else if (state == PCI_ROUTE_FINAL) {
1516 buses |= parent->secondary & 0xff;
1517 buses |= ((u32) link->secondary & 0xff) << 8;
1518 buses |= ((u32) link->subordinate & 0xff) << 16;
1519 }
1520
1521 if (state == PCI_ROUTE_SCAN) {
1522 /* Clear all status bits and turn off memory, I/O and master enables. */
1523 link->bridge_cmd = pci_read_config16(dev, PCI_COMMAND);
1524 pci_write_config16(dev, PCI_COMMAND, 0x0000);
1525 pci_write_config16(dev, PCI_STATUS, 0xffff);
1526 }
1527
1528 /*
1529 * Configure the bus numbers for this bridge: the configuration
1530 * transactions will not be propagated by the bridge if it is not
1531 * correctly configured.
1532 */
1533
1534 reg = pci_read_config32(dev, PCI_PRIMARY_BUS);
1535 reg &= 0xff000000;
1536 reg |= buses;
1537 pci_write_config32(dev, PCI_PRIMARY_BUS, reg);
1538
1539 if (state == PCI_ROUTE_FINAL) {
1540 pci_write_config16(dev, PCI_COMMAND, link->bridge_cmd);
Kyösti Mälkki757c8b42015-02-23 06:58:26 +02001541 parent->subordinate = link->subordinate;
Kyösti Mälkki33452402015-02-23 06:58:26 +02001542 }
1543}
1544
Li-Ta Loe5266692004-03-23 21:28:05 +00001545/**
Uwe Hermannc1ee4292010-10-17 19:01:48 +00001546 * Scan a PCI bridge and the buses behind the bridge.
Li-Ta Loe5266692004-03-23 21:28:05 +00001547 *
1548 * Determine the existence of buses behind the bridge. Set up the bridge
1549 * according to the result of the scan.
1550 *
1551 * This function is the default scan_bus() method for PCI bridge devices.
1552 *
Myles Watson29cc9ed2009-07-02 18:56:24 +00001553 * @param dev Pointer to the bridge device.
Uwe Hermannc1ee4292010-10-17 19:01:48 +00001554 * @param do_scan_bus TODO
Eric Biederman8ca8d762003-04-22 19:02:15 +00001555 */
Kyösti Mälkki580e7222015-03-19 21:04:23 +02001556void do_pci_scan_bridge(struct device *dev,
Kyösti Mälkkide271a82015-03-18 13:09:47 +02001557 void (*do_scan_bus) (struct bus * bus,
Martin Roth38ddbfb2019-10-23 21:41:00 -06001558 unsigned int min_devfn,
1559 unsigned int max_devfn))
Eric Biederman8ca8d762003-04-22 19:02:15 +00001560{
Eric Biedermane9a271e32003-09-02 03:36:25 +00001561 struct bus *bus;
Eric Biederman83b991a2003-10-11 06:20:25 +00001562
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +00001563 printk(BIOS_SPEW, "%s for %s\n", __func__, dev_path(dev));
Li-Ta Lo3a812852004-12-03 22:39:34 +00001564
Myles Watson894a3472010-06-09 22:41:35 +00001565 if (dev->link_list == NULL) {
1566 struct bus *link;
1567 link = malloc(sizeof(*link));
1568 if (link == NULL)
1569 die("Couldn't allocate a link!\n");
1570 memset(link, 0, sizeof(*link));
1571 link->dev = dev;
1572 dev->link_list = link;
1573 }
1574
1575 bus = dev->link_list;
Eric Biedermane9a271e32003-09-02 03:36:25 +00001576
Nico Huber061b9052019-09-21 15:58:23 +02001577 pci_bridge_vga_compat(bus);
1578
Kyösti Mälkki33452402015-02-23 06:58:26 +02001579 pci_bridge_route(bus, PCI_ROUTE_SCAN);
Li-Ta Lo3a812852004-12-03 22:39:34 +00001580
Kyösti Mälkkide271a82015-03-18 13:09:47 +02001581 do_scan_bus(bus, 0x00, 0xff);
Kyösti Mälkki33452402015-02-23 06:58:26 +02001582
1583 pci_bridge_route(bus, PCI_ROUTE_FINAL);
Eric Biederman8ca8d762003-04-22 19:02:15 +00001584}
Li-Ta Loe5266692004-03-23 21:28:05 +00001585
Yinghai Lu13f1c2a2005-07-08 02:49:49 +00001586/**
Uwe Hermannc1ee4292010-10-17 19:01:48 +00001587 * Scan a PCI bridge and the buses behind the bridge.
Yinghai Lu13f1c2a2005-07-08 02:49:49 +00001588 *
1589 * Determine the existence of buses behind the bridge. Set up the bridge
1590 * according to the result of the scan.
1591 *
1592 * This function is the default scan_bus() method for PCI bridge devices.
1593 *
Myles Watson29cc9ed2009-07-02 18:56:24 +00001594 * @param dev Pointer to the bridge device.
Yinghai Lu13f1c2a2005-07-08 02:49:49 +00001595 */
Kyösti Mälkki580e7222015-03-19 21:04:23 +02001596void pci_scan_bridge(struct device *dev)
Yinghai Lu13f1c2a2005-07-08 02:49:49 +00001597{
Kyösti Mälkki580e7222015-03-19 21:04:23 +02001598 do_pci_scan_bridge(dev, pci_scan_bus);
Yinghai Lu13f1c2a2005-07-08 02:49:49 +00001599}
1600
Myles Watson29cc9ed2009-07-02 18:56:24 +00001601/**
Uwe Hermannc1ee4292010-10-17 19:01:48 +00001602 * Scan a PCI domain.
Myles Watson29cc9ed2009-07-02 18:56:24 +00001603 *
1604 * This function is the default scan_bus() method for PCI domains.
1605 *
Uwe Hermannc1ee4292010-10-17 19:01:48 +00001606 * @param dev Pointer to the domain.
Myles Watson29cc9ed2009-07-02 18:56:24 +00001607 */
Aaron Durbinc30d9132017-08-07 16:55:43 -06001608void pci_domain_scan_bus(struct device *dev)
Myles Watson29cc9ed2009-07-02 18:56:24 +00001609{
Kyösti Mälkki6f370172015-03-19 15:26:52 +02001610 struct bus *link = dev->link_list;
Kyösti Mälkkide271a82015-03-18 13:09:47 +02001611 pci_scan_bus(link, PCI_DEVFN(0, 0), 0xff);
Myles Watson29cc9ed2009-07-02 18:56:24 +00001612}
1613
Angel Ponsb6519812021-12-31 13:33:50 +01001614void pci_dev_disable_bus_master(const struct device *dev)
1615{
1616 pci_update_config16(dev, PCI_COMMAND, ~PCI_COMMAND_MASTER, 0x0);
1617}
1618
Mike Loptien0f5cf5e2014-05-12 21:46:31 -06001619/**
1620 * Take an INT_PIN number (0, 1 - 4) and convert
1621 * it to a string ("NO PIN", "PIN A" - "PIN D")
1622 *
1623 * @param pin PCI Interrupt Pin number (0, 1 - 4)
1624 * @return A string corresponding to the pin number or "Invalid"
1625 */
1626const char *pin_to_str(int pin)
1627{
1628 const char *str[5] = {
1629 "NO PIN",
1630 "PIN A",
1631 "PIN B",
1632 "PIN C",
1633 "PIN D",
1634 };
1635
1636 if (pin >= 0 && pin <= 4)
1637 return str[pin];
1638 else
1639 return "Invalid PIN, not 0 - 4";
1640}
1641
1642/**
1643 * Get the PCI INT_PIN swizzle for a device defined as:
1644 * pin_parent = (pin_child + devn_child) % 4 + 1
1645 * where PIN A = 1 ... PIN_D = 4
1646 *
1647 * Given a PCI device structure 'dev', find the interrupt pin
1648 * that will be triggered on its parent bridge device when
1649 * generating an interrupt. For example: Device 1:3.2 may
1650 * use INT_PIN A but will trigger PIN D on its parent bridge
1651 * device. In this case, this function will return 4 (PIN D).
1652 *
1653 * @param dev A PCI device structure to swizzle interrupt pins for
Martin Roth32bc6b62015-01-04 16:54:35 -07001654 * @param *parent_bridge The PCI device structure for the bridge
Mike Loptien0f5cf5e2014-05-12 21:46:31 -06001655 * device 'dev' is attached to
1656 * @return The interrupt pin number (1 - 4) that 'dev' will
1657 * trigger when generating an interrupt
1658 */
Aaron Durbinc30d9132017-08-07 16:55:43 -06001659static int swizzle_irq_pins(struct device *dev, struct device **parent_bridge)
Mike Loptien0f5cf5e2014-05-12 21:46:31 -06001660{
Aaron Durbinc30d9132017-08-07 16:55:43 -06001661 struct device *parent; /* Our current device's parent device */
1662 struct device *child; /* The child device of the parent */
Mike Loptien0f5cf5e2014-05-12 21:46:31 -06001663 uint8_t parent_bus = 0; /* Parent Bus number */
1664 uint16_t parent_devfn = 0; /* Parent Device and Function number */
1665 uint16_t child_devfn = 0; /* Child Device and Function number */
1666 uint8_t swizzled_pin = 0; /* Pin swizzled across a bridge */
1667
1668 /* Start with PIN A = 0 ... D = 3 */
1669 swizzled_pin = pci_read_config8(dev, PCI_INTERRUPT_PIN) - 1;
1670
1671 /* While our current device has parent devices */
1672 child = dev;
1673 for (parent = child->bus->dev; parent; parent = parent->bus->dev) {
1674 parent_bus = parent->bus->secondary;
1675 parent_devfn = parent->path.pci.devfn;
1676 child_devfn = child->path.pci.devfn;
1677
1678 /* Swizzle the INT_PIN for any bridges not on root bus */
1679 swizzled_pin = (PCI_SLOT(child_devfn) + swizzled_pin) % 4;
1680 printk(BIOS_SPEW, "\tWith INT_PIN swizzled to %s\n"
1681 "\tAttached to bridge device %01X:%02Xh.%02Xh\n",
1682 pin_to_str(swizzled_pin + 1), parent_bus,
1683 PCI_SLOT(parent_devfn), PCI_FUNC(parent_devfn));
1684
1685 /* Continue until we find the root bus */
1686 if (parent_bus > 0) {
1687 /*
1688 * We will go on to the next parent so this parent
1689 * becomes the child
1690 */
1691 child = parent;
1692 continue;
1693 } else {
1694 /*
1695 * Found the root bridge device,
1696 * fill in the structure and exit
1697 */
1698 *parent_bridge = parent;
1699 break;
1700 }
1701 }
1702
1703 /* End with PIN A = 1 ... D = 4 */
1704 return swizzled_pin + 1;
1705}
1706
1707/**
1708 * Given a device structure 'dev', find its interrupt pin
1709 * and its parent bridge 'parent_bdg' device structure.
1710 * If it is behind a bridge, it will return the interrupt
1711 * pin number (1 - 4) of the parent bridge that the device
1712 * interrupt pin has been swizzled to, otherwise it will
1713 * return the interrupt pin that is programmed into the
1714 * PCI config space of the target device. If 'dev' is
1715 * behind a bridge, it will fill in 'parent_bdg' with the
1716 * device structure of the bridge it is behind, otherwise
1717 * it will copy 'dev' into 'parent_bdg'.
1718 *
1719 * @param dev A PCI device structure to get interrupt pins for.
1720 * @param *parent_bdg The PCI device structure for the bridge
1721 * device 'dev' is attached to.
1722 * @return The interrupt pin number (1 - 4) that 'dev' will
1723 * trigger when generating an interrupt.
1724 * Errors: -1 is returned if the device is not enabled
1725 * -2 is returned if a parent bridge could not be found.
1726 */
Aaron Durbinc30d9132017-08-07 16:55:43 -06001727int get_pci_irq_pins(struct device *dev, struct device **parent_bdg)
Mike Loptien0f5cf5e2014-05-12 21:46:31 -06001728{
1729 uint8_t bus = 0; /* The bus this device is on */
1730 uint16_t devfn = 0; /* This device's device and function numbers */
1731 uint8_t int_pin = 0; /* Interrupt pin used by the device */
1732 uint8_t target_pin = 0; /* Interrupt pin we want to assign an IRQ to */
1733
1734 /* Make sure this device is enabled */
1735 if (!(dev->enabled && (dev->path.type == DEVICE_PATH_PCI)))
1736 return -1;
1737
1738 bus = dev->bus->secondary;
1739 devfn = dev->path.pci.devfn;
1740
1741 /* Get and validate the interrupt pin used. Only 1-4 are allowed */
1742 int_pin = pci_read_config8(dev, PCI_INTERRUPT_PIN);
1743 if (int_pin < 1 || int_pin > 4)
1744 return -1;
1745
1746 printk(BIOS_SPEW, "PCI IRQ: Found device %01X:%02X.%02X using %s\n",
1747 bus, PCI_SLOT(devfn), PCI_FUNC(devfn), pin_to_str(int_pin));
1748
1749 /* If this device is on a bridge, swizzle its INT_PIN */
1750 if (bus) {
1751 /* Swizzle its INT_PINs */
1752 target_pin = swizzle_irq_pins(dev, parent_bdg);
1753
1754 /* Make sure the swizzle returned valid structures */
1755 if (parent_bdg == NULL) {
Julius Wernere9665952022-01-21 17:06:20 -08001756 printk(BIOS_WARNING, "Could not find parent bridge for this device!\n");
Mike Loptien0f5cf5e2014-05-12 21:46:31 -06001757 return -2;
1758 }
1759 } else { /* Device is not behind a bridge */
1760 target_pin = int_pin; /* Return its own interrupt pin */
1761 *parent_bdg = dev; /* Return its own structure */
1762 }
1763
1764 /* Target pin is the interrupt pin we want to assign an IRQ to */
1765 return target_pin;
1766}
1767
Julius Wernercd49cce2019-03-05 16:53:33 -08001768#if CONFIG(PC80_SYSTEM)
Myles Watson29cc9ed2009-07-02 18:56:24 +00001769/**
Uwe Hermannc1ee4292010-10-17 19:01:48 +00001770 * Assign IRQ numbers.
Myles Watson29cc9ed2009-07-02 18:56:24 +00001771 *
Stefan Reinauer4d933dd2009-07-21 21:36:41 +00001772 * This function assigns IRQs for all functions contained within the indicated
Uwe Hermanne4870472010-11-04 23:23:47 +00001773 * device address. If the device does not exist or does not require interrupts
Stefan Reinauer4d933dd2009-07-21 21:36:41 +00001774 * then this function has no effect.
Myles Watson29cc9ed2009-07-02 18:56:24 +00001775 *
1776 * This function should be called for each PCI slot in your system.
1777 *
Kyösti Mälkkic19d6a62019-07-04 21:39:28 +03001778 * @param dev Pointer to dev structure.
Uwe Hermannc1ee4292010-10-17 19:01:48 +00001779 * @param pIntAtoD An array of IRQ #s that are assigned to PINTA through PINTD
1780 * of this slot. The particular IRQ #s that are passed in depend on the
1781 * routing inside your southbridge and on your board.
Stefan Reinauer4d933dd2009-07-21 21:36:41 +00001782 */
Kyösti Mälkkic19d6a62019-07-04 21:39:28 +03001783void pci_assign_irqs(struct device *dev, const unsigned char pIntAtoD[4])
Ronald G. Minnich6dd6c6852003-10-02 00:08:42 +00001784{
Kyösti Mälkkic19d6a62019-07-04 21:39:28 +03001785 u8 slot, line, irq;
Ronald G. Minnich6dd6c6852003-10-02 00:08:42 +00001786
Kyösti Mälkkic19d6a62019-07-04 21:39:28 +03001787 /* Each device may contain up to eight functions. */
1788 slot = dev->path.pci.devfn >> 3;
Ronald G. Minnich6dd6c6852003-10-02 00:08:42 +00001789
Kyösti Mälkkic19d6a62019-07-04 21:39:28 +03001790 for (; dev ; dev = dev->sibling) {
Ronald G. Minnich6dd6c6852003-10-02 00:08:42 +00001791
Kyösti Mälkkic19d6a62019-07-04 21:39:28 +03001792 if (dev->path.pci.devfn >> 3 != slot)
1793 break;
1794
1795 line = pci_read_config8(dev, PCI_INTERRUPT_PIN);
Ronald G. Minnich6dd6c6852003-10-02 00:08:42 +00001796
Uwe Hermanne4870472010-11-04 23:23:47 +00001797 /* PCI spec says all values except 1..4 are reserved. */
Stefan Reinauer4d933dd2009-07-21 21:36:41 +00001798 if ((line < 1) || (line > 4))
1799 continue;
Ronald G. Minnich6dd6c6852003-10-02 00:08:42 +00001800
Stefan Reinauer4d933dd2009-07-21 21:36:41 +00001801 irq = pIntAtoD[line - 1];
Ronald G. Minnich6dd6c6852003-10-02 00:08:42 +00001802
Kyösti Mälkkic19d6a62019-07-04 21:39:28 +03001803 printk(BIOS_DEBUG, "Assigning IRQ %d to %s\n", irq, dev_path(dev));
Ronald G. Minnich6dd6c6852003-10-02 00:08:42 +00001804
Angel Ponsceca5de2021-06-28 11:59:33 +02001805 pci_write_config8(dev, PCI_INTERRUPT_LINE, irq);
Stefan Reinauer4d933dd2009-07-21 21:36:41 +00001806
Uwe Hermanne4870472010-11-04 23:23:47 +00001807 /* Change to level triggered. */
Angel Ponsceca5de2021-06-28 11:59:33 +02001808 i8259_configure_irq_trigger(irq, IRQ_LEVEL_TRIGGERED);
Ronald G. Minnich6dd6c6852003-10-02 00:08:42 +00001809 }
1810}
Stefan Reinauer4d933dd2009-07-21 21:36:41 +00001811#endif