blob: 05d4051315c967dec5874cdb5bf7cd7eefe0adaf [file] [log] [blame]
Eric Biederman8ca8d762003-04-22 19:02:15 +00001/*
Stefan Reinauer7e61e452008-01-18 10:35:56 +00002 * This file is part of the coreboot project.
Uwe Hermannb80dbf02007-04-22 19:08:13 +00003 *
4 * It was originally based on the Linux kernel (drivers/pci/pci.c).
Martin Rothbb5953d2016-04-11 20:53:39 -06005 * Copyright 1993 -- 1997 Drew Eckhardt, Frederic Potter,
6 * David Mosberger-Tang
Uwe Hermannb80dbf02007-04-22 19:08:13 +00007 *
Martin Rothbb5953d2016-04-11 20:53:39 -06008 * Copyright 1997 -- 1999 Martin Mares <mj@atrey.karlin.mff.cuni.cz>
9 *
Uwe Hermannb80dbf02007-04-22 19:08:13 +000010 * Copyright (C) 2003-2004 Linux Networx
11 * (Written by Eric Biederman <ebiederman@lnxi.com> for Linux Networx)
12 * Copyright (C) 2003-2006 Ronald G. Minnich <rminnich@gmail.com>
13 * Copyright (C) 2004-2005 Li-Ta Lo <ollie@lanl.gov>
14 * Copyright (C) 2005-2006 Tyan
15 * (Written by Yinghai Lu <yhlu@tyan.com> for Tyan)
Patrick Georgi16cdbb22009-04-21 20:14:31 +000016 * Copyright (C) 2005-2009 coresystems GmbH
17 * (Written by Stefan Reinauer <stepan@coresystems.de> for coresystems GmbH)
Mike Loptien0f5cf5e2014-05-12 21:46:31 -060018 * Copyright (C) 2014 Sage Electronic Engineering, LLC.
Martin Rothbb5953d2016-04-11 20:53:39 -060019 *
20 * This program is free software; you can redistribute it and/or modify
21 * it under the terms of the GNU General Public License as published by
22 * the Free Software Foundation; version 2 of the License.
23 *
24 * This program is distributed in the hope that it will be useful,
25 * but WITHOUT ANY WARRANTY; without even the implied warranty of
26 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
27 * GNU General Public License for more details.
Uwe Hermannb80dbf02007-04-22 19:08:13 +000028 */
29
30/*
Myles Watson29cc9ed2009-07-02 18:56:24 +000031 * PCI Bus Services, see include/linux/pci.h for further explanation.
Eric Biederman8ca8d762003-04-22 19:02:15 +000032 */
33
Edward O'Callaghan6c992502014-06-20 21:19:06 +100034#include <arch/acpi.h>
35#include <arch/io.h>
36#include <bootmode.h>
Eric Biederman8ca8d762003-04-22 19:02:15 +000037#include <console/console.h>
38#include <stdlib.h>
39#include <stdint.h>
Eric Biederman8ca8d762003-04-22 19:02:15 +000040#include <string.h>
Edward O'Callaghan6c992502014-06-20 21:19:06 +100041#include <delay.h>
Edward O'Callaghan6c992502014-06-20 21:19:06 +100042#include <device/cardbus.h>
Eric Biederman5899fd82003-04-24 06:25:08 +000043#include <device/device.h>
44#include <device/pci.h>
45#include <device/pci_ids.h>
Yinghai Lu13f1c2a2005-07-08 02:49:49 +000046#include <device/pcix.h>
Yinghai Lu13f1c2a2005-07-08 02:49:49 +000047#include <device/pciexp.h>
Edward O'Callaghan6c992502014-06-20 21:19:06 +100048#include <device/hypertransport.h>
Stefan Reinauer4d933dd2009-07-21 21:36:41 +000049#include <pc80/i8259.h>
Edward O'Callaghan6c992502014-06-20 21:19:06 +100050#include <kconfig.h>
Furquan Shaikh2a12e2e2016-07-25 11:48:03 -070051#include <vboot/vbnv.h>
Eric Biederman03acab62004-10-14 21:25:53 +000052
Myles Watson29cc9ed2009-07-02 18:56:24 +000053u8 pci_moving_config8(struct device *dev, unsigned int reg)
Eric Biederman03acab62004-10-14 21:25:53 +000054{
Myles Watson29cc9ed2009-07-02 18:56:24 +000055 u8 value, ones, zeroes;
Uwe Hermanne4870472010-11-04 23:23:47 +000056
Eric Biederman03acab62004-10-14 21:25:53 +000057 value = pci_read_config8(dev, reg);
Myles Watson032a9652009-05-11 22:24:53 +000058
Eric Biederman03acab62004-10-14 21:25:53 +000059 pci_write_config8(dev, reg, 0xff);
60 ones = pci_read_config8(dev, reg);
61
62 pci_write_config8(dev, reg, 0x00);
63 zeroes = pci_read_config8(dev, reg);
64
65 pci_write_config8(dev, reg, value);
66
67 return ones ^ zeroes;
68}
Li-Ta Lo9a5b4962004-12-23 21:48:01 +000069
Uwe Hermanne4870472010-11-04 23:23:47 +000070u16 pci_moving_config16(struct device *dev, unsigned int reg)
Eric Biederman03acab62004-10-14 21:25:53 +000071{
Myles Watson29cc9ed2009-07-02 18:56:24 +000072 u16 value, ones, zeroes;
Uwe Hermanne4870472010-11-04 23:23:47 +000073
Eric Biederman03acab62004-10-14 21:25:53 +000074 value = pci_read_config16(dev, reg);
Myles Watson032a9652009-05-11 22:24:53 +000075
Eric Biederman03acab62004-10-14 21:25:53 +000076 pci_write_config16(dev, reg, 0xffff);
77 ones = pci_read_config16(dev, reg);
78
79 pci_write_config16(dev, reg, 0x0000);
80 zeroes = pci_read_config16(dev, reg);
81
82 pci_write_config16(dev, reg, value);
83
84 return ones ^ zeroes;
85}
Li-Ta Loe8b1c9d2004-12-27 04:25:41 +000086
Uwe Hermanne4870472010-11-04 23:23:47 +000087u32 pci_moving_config32(struct device *dev, unsigned int reg)
Eric Biederman03acab62004-10-14 21:25:53 +000088{
Myles Watson29cc9ed2009-07-02 18:56:24 +000089 u32 value, ones, zeroes;
Uwe Hermanne4870472010-11-04 23:23:47 +000090
Eric Biederman03acab62004-10-14 21:25:53 +000091 value = pci_read_config32(dev, reg);
Myles Watson032a9652009-05-11 22:24:53 +000092
Eric Biederman03acab62004-10-14 21:25:53 +000093 pci_write_config32(dev, reg, 0xffffffff);
94 ones = pci_read_config32(dev, reg);
95
96 pci_write_config32(dev, reg, 0x00000000);
97 zeroes = pci_read_config32(dev, reg);
98
99 pci_write_config32(dev, reg, value);
100
101 return ones ^ zeroes;
102}
103
Myles Watson29cc9ed2009-07-02 18:56:24 +0000104/**
105 * Given a device, a capability type, and a last position, return the next
106 * matching capability. Always start at the head of the list.
107 *
108 * @param dev Pointer to the device structure.
Uwe Hermannc1ee4292010-10-17 19:01:48 +0000109 * @param cap PCI_CAP_LIST_ID of the PCI capability we're looking for.
Myles Watson29cc9ed2009-07-02 18:56:24 +0000110 * @param last Location of the PCI capability register to start from.
Uwe Hermannc1ee4292010-10-17 19:01:48 +0000111 * @return The next matching capability.
Myles Watson29cc9ed2009-07-02 18:56:24 +0000112 */
113unsigned pci_find_next_capability(struct device *dev, unsigned cap,
114 unsigned last)
Eric Biederman03acab62004-10-14 21:25:53 +0000115{
Stefan Reinauer4d933dd2009-07-21 21:36:41 +0000116 unsigned pos = 0;
Uwe Hermanne4870472010-11-04 23:23:47 +0000117 u16 status;
Yinghai Lu13f1c2a2005-07-08 02:49:49 +0000118 unsigned reps = 48;
Stefan Reinauer4d933dd2009-07-21 21:36:41 +0000119
Yinghai Lu13f1c2a2005-07-08 02:49:49 +0000120 status = pci_read_config16(dev, PCI_STATUS);
Uwe Hermanne4870472010-11-04 23:23:47 +0000121 if (!(status & PCI_STATUS_CAP_LIST))
Yinghai Lu13f1c2a2005-07-08 02:49:49 +0000122 return 0;
Uwe Hermanne4870472010-11-04 23:23:47 +0000123
Myles Watson29cc9ed2009-07-02 18:56:24 +0000124 switch (dev->hdr_type & 0x7f) {
Eric Biederman03acab62004-10-14 21:25:53 +0000125 case PCI_HEADER_TYPE_NORMAL:
126 case PCI_HEADER_TYPE_BRIDGE:
127 pos = PCI_CAPABILITY_LIST;
128 break;
Yinghai Lu13f1c2a2005-07-08 02:49:49 +0000129 case PCI_HEADER_TYPE_CARDBUS:
130 pos = PCI_CB_CAPABILITY_LIST;
131 break;
132 default:
133 return 0;
Eric Biederman03acab62004-10-14 21:25:53 +0000134 }
Uwe Hermanne4870472010-11-04 23:23:47 +0000135
Yinghai Lu13f1c2a2005-07-08 02:49:49 +0000136 pos = pci_read_config8(dev, pos);
Uwe Hermanne4870472010-11-04 23:23:47 +0000137 while (reps-- && (pos >= 0x40)) { /* Loop through the linked list. */
Eric Biederman03acab62004-10-14 21:25:53 +0000138 int this_cap;
Uwe Hermanne4870472010-11-04 23:23:47 +0000139
Yinghai Lu13f1c2a2005-07-08 02:49:49 +0000140 pos &= ~3;
Eric Biederman03acab62004-10-14 21:25:53 +0000141 this_cap = pci_read_config8(dev, pos + PCI_CAP_LIST_ID);
Uwe Hermanne4870472010-11-04 23:23:47 +0000142 printk(BIOS_SPEW, "Capability: type 0x%02x @ 0x%02x\n",
143 this_cap, pos);
144 if (this_cap == 0xff)
Yinghai Lu13f1c2a2005-07-08 02:49:49 +0000145 break;
Uwe Hermanne4870472010-11-04 23:23:47 +0000146
147 if (!last && (this_cap == cap))
Eric Biederman03acab62004-10-14 21:25:53 +0000148 return pos;
Uwe Hermanne4870472010-11-04 23:23:47 +0000149
150 if (last == pos)
Yinghai Lu13f1c2a2005-07-08 02:49:49 +0000151 last = 0;
Uwe Hermanne4870472010-11-04 23:23:47 +0000152
Yinghai Lu13f1c2a2005-07-08 02:49:49 +0000153 pos = pci_read_config8(dev, pos + PCI_CAP_LIST_NEXT);
Eric Biederman03acab62004-10-14 21:25:53 +0000154 }
155 return 0;
156}
157
Myles Watson29cc9ed2009-07-02 18:56:24 +0000158/**
159 * Given a device, and a capability type, return the next matching
160 * capability. Always start at the head of the list.
161 *
162 * @param dev Pointer to the device structure.
Uwe Hermannc1ee4292010-10-17 19:01:48 +0000163 * @param cap PCI_CAP_LIST_ID of the PCI capability we're looking for.
164 * @return The next matching capability.
Myles Watson29cc9ed2009-07-02 18:56:24 +0000165 */
Yinghai Lu13f1c2a2005-07-08 02:49:49 +0000166unsigned pci_find_capability(device_t dev, unsigned cap)
167{
168 return pci_find_next_capability(dev, cap, 0);
Yinghai Lu13f1c2a2005-07-08 02:49:49 +0000169}
170
Myles Watson29cc9ed2009-07-02 18:56:24 +0000171/**
172 * Given a device and register, read the size of the BAR for that register.
173 *
174 * @param dev Pointer to the device structure.
175 * @param index Address of the PCI configuration register.
Uwe Hermannc1ee4292010-10-17 19:01:48 +0000176 * @return TODO
Eric Biederman8ca8d762003-04-22 19:02:15 +0000177 */
Eric Biederman03acab62004-10-14 21:25:53 +0000178struct resource *pci_get_resource(struct device *dev, unsigned long index)
Eric Biederman8ca8d762003-04-22 19:02:15 +0000179{
Eric Biederman5cd81732004-03-11 15:01:31 +0000180 struct resource *resource;
Eric Biederman03acab62004-10-14 21:25:53 +0000181 unsigned long value, attr;
Myles Watson29cc9ed2009-07-02 18:56:24 +0000182 resource_t moving, limit;
Eric Biederman8ca8d762003-04-22 19:02:15 +0000183
Myles Watson29cc9ed2009-07-02 18:56:24 +0000184 /* Initialize the resources to nothing. */
Eric Biederman03acab62004-10-14 21:25:53 +0000185 resource = new_resource(dev, index);
Eric Biederman8ca8d762003-04-22 19:02:15 +0000186
Myles Watson29cc9ed2009-07-02 18:56:24 +0000187 /* Get the initial value. */
Eric Biederman03acab62004-10-14 21:25:53 +0000188 value = pci_read_config32(dev, index);
Eric Biederman8ca8d762003-04-22 19:02:15 +0000189
Myles Watson29cc9ed2009-07-02 18:56:24 +0000190 /* See which bits move. */
Eric Biederman03acab62004-10-14 21:25:53 +0000191 moving = pci_moving_config32(dev, index);
Li-Ta Lo9a5b4962004-12-23 21:48:01 +0000192
Myles Watson29cc9ed2009-07-02 18:56:24 +0000193 /* Initialize attr to the bits that do not move. */
Eric Biederman03acab62004-10-14 21:25:53 +0000194 attr = value & ~moving;
195
Myles Watson29cc9ed2009-07-02 18:56:24 +0000196 /* If it is a 64bit resource look at the high half as well. */
Eric Biederman03acab62004-10-14 21:25:53 +0000197 if (((attr & PCI_BASE_ADDRESS_SPACE_IO) == 0) &&
Myles Watson29cc9ed2009-07-02 18:56:24 +0000198 ((attr & PCI_BASE_ADDRESS_MEM_LIMIT_MASK) ==
199 PCI_BASE_ADDRESS_MEM_LIMIT_64)) {
200 /* Find the high bits that move. */
201 moving |=
202 ((resource_t) pci_moving_config32(dev, index + 4)) << 32;
Eric Biederman03acab62004-10-14 21:25:53 +0000203 }
Uwe Hermanne4870472010-11-04 23:23:47 +0000204
Myles Watson032a9652009-05-11 22:24:53 +0000205 /* Find the resource constraints.
Eric Biederman03acab62004-10-14 21:25:53 +0000206 * Start by finding the bits that move. From there:
207 * - Size is the least significant bit of the bits that move.
208 * - Limit is all of the bits that move plus all of the lower bits.
Myles Watson29cc9ed2009-07-02 18:56:24 +0000209 * See PCI Spec 6.2.5.1.
Eric Biederman8ca8d762003-04-22 19:02:15 +0000210 */
Eric Biederman03acab62004-10-14 21:25:53 +0000211 limit = 0;
212 if (moving) {
213 resource->size = 1;
214 resource->align = resource->gran = 0;
Myles Watson29cc9ed2009-07-02 18:56:24 +0000215 while (!(moving & resource->size)) {
Eric Biederman03acab62004-10-14 21:25:53 +0000216 resource->size <<= 1;
217 resource->align += 1;
Myles Watson29cc9ed2009-07-02 18:56:24 +0000218 resource->gran += 1;
Eric Biederman03acab62004-10-14 21:25:53 +0000219 }
220 resource->limit = limit = moving | (resource->size - 1);
Nico Huber8193b062015-10-21 15:43:41 +0200221
222 if (pci_base_address_is_memory_space(attr)) {
223 /* Page-align to allow individual mapping of devices. */
224 if (resource->align < 12)
225 resource->align = 12;
226 }
Eric Biederman03acab62004-10-14 21:25:53 +0000227 }
Myles Watson29cc9ed2009-07-02 18:56:24 +0000228
Uwe Hermanne4870472010-11-04 23:23:47 +0000229 /*
230 * Some broken hardware has read-only registers that do not
Eric Biederman03acab62004-10-14 21:25:53 +0000231 * really size correctly.
Uwe Hermanne4870472010-11-04 23:23:47 +0000232 *
233 * Example: the Acer M7229 has BARs 1-4 normally read-only,
Eric Biederman8ca8d762003-04-22 19:02:15 +0000234 * so BAR1 at offset 0x10 reads 0x1f1. If you size that register
Uwe Hermanne4870472010-11-04 23:23:47 +0000235 * by writing 0xffffffff to it, it will read back as 0x1f1 -- which
236 * is a violation of the spec.
237 *
238 * We catch this case and ignore it by observing which bits move.
239 *
240 * This also catches the common case of unimplemented registers
Eric Biederman03acab62004-10-14 21:25:53 +0000241 * that always read back as 0.
Eric Biederman8ca8d762003-04-22 19:02:15 +0000242 */
Eric Biederman03acab62004-10-14 21:25:53 +0000243 if (moving == 0) {
244 if (value != 0) {
Uwe Hermanne4870472010-11-04 23:23:47 +0000245 printk(BIOS_DEBUG, "%s register %02lx(%08lx), "
246 "read-only ignoring it\n",
247 dev_path(dev), index, value);
Eric Biederman8ca8d762003-04-22 19:02:15 +0000248 }
249 resource->flags = 0;
Myles Watson29cc9ed2009-07-02 18:56:24 +0000250 } else if (attr & PCI_BASE_ADDRESS_SPACE_IO) {
251 /* An I/O mapped base address. */
Eric Biederman03acab62004-10-14 21:25:53 +0000252 attr &= PCI_BASE_ADDRESS_IO_ATTR_MASK;
Eric Biederman5cd81732004-03-11 15:01:31 +0000253 resource->flags |= IORESOURCE_IO;
Myles Watson29cc9ed2009-07-02 18:56:24 +0000254 /* I don't want to deal with 32bit I/O resources. */
Eric Biederman8ca8d762003-04-22 19:02:15 +0000255 resource->limit = 0xffff;
Myles Watson29cc9ed2009-07-02 18:56:24 +0000256 } else {
257 /* A Memory mapped base address. */
Eric Biederman03acab62004-10-14 21:25:53 +0000258 attr &= PCI_BASE_ADDRESS_MEM_ATTR_MASK;
Eric Biederman5cd81732004-03-11 15:01:31 +0000259 resource->flags |= IORESOURCE_MEM;
Uwe Hermanne4870472010-11-04 23:23:47 +0000260 if (attr & PCI_BASE_ADDRESS_MEM_PREFETCH)
Eric Biederman8ca8d762003-04-22 19:02:15 +0000261 resource->flags |= IORESOURCE_PREFETCH;
Eric Biederman03acab62004-10-14 21:25:53 +0000262 attr &= PCI_BASE_ADDRESS_MEM_LIMIT_MASK;
263 if (attr == PCI_BASE_ADDRESS_MEM_LIMIT_32) {
Myles Watson29cc9ed2009-07-02 18:56:24 +0000264 /* 32bit limit. */
Eric Biederman8ca8d762003-04-22 19:02:15 +0000265 resource->limit = 0xffffffffUL;
Myles Watson29cc9ed2009-07-02 18:56:24 +0000266 } else if (attr == PCI_BASE_ADDRESS_MEM_LIMIT_1M) {
267 /* 1MB limit. */
Eric Biederman8ca8d762003-04-22 19:02:15 +0000268 resource->limit = 0x000fffffUL;
Myles Watson29cc9ed2009-07-02 18:56:24 +0000269 } else if (attr == PCI_BASE_ADDRESS_MEM_LIMIT_64) {
270 /* 64bit limit. */
Eric Biederman03acab62004-10-14 21:25:53 +0000271 resource->limit = 0xffffffffffffffffULL;
Eric Biederman8ca8d762003-04-22 19:02:15 +0000272 resource->flags |= IORESOURCE_PCI64;
Myles Watson29cc9ed2009-07-02 18:56:24 +0000273 } else {
274 /* Invalid value. */
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000275 printk(BIOS_ERR, "Broken BAR with value %lx\n", attr);
276 printk(BIOS_ERR, " on dev %s at index %02lx\n",
Myles Watson29cc9ed2009-07-02 18:56:24 +0000277 dev_path(dev), index);
Eric Biederman8ca8d762003-04-22 19:02:15 +0000278 resource->flags = 0;
279 }
280 }
Uwe Hermanne4870472010-11-04 23:23:47 +0000281
Myles Watson29cc9ed2009-07-02 18:56:24 +0000282 /* Don't let the limit exceed which bits can move. */
Uwe Hermanne4870472010-11-04 23:23:47 +0000283 if (resource->limit > limit)
Eric Biederman03acab62004-10-14 21:25:53 +0000284 resource->limit = limit;
Eric Biederman03acab62004-10-14 21:25:53 +0000285
Eric Biederman5cd81732004-03-11 15:01:31 +0000286 return resource;
Eric Biederman8ca8d762003-04-22 19:02:15 +0000287}
288
Myles Watson29cc9ed2009-07-02 18:56:24 +0000289/**
290 * Given a device and an index, read the size of the BAR for that register.
291 *
292 * @param dev Pointer to the device structure.
293 * @param index Address of the PCI configuration register.
294 */
Li-Ta Loe8b1c9d2004-12-27 04:25:41 +0000295static void pci_get_rom_resource(struct device *dev, unsigned long index)
Li-Ta Lo9a5b4962004-12-23 21:48:01 +0000296{
297 struct resource *resource;
Li-Ta Loe8b1c9d2004-12-27 04:25:41 +0000298 unsigned long value;
Myles Watson29cc9ed2009-07-02 18:56:24 +0000299 resource_t moving;
Li-Ta Lo9a5b4962004-12-23 21:48:01 +0000300
Myles Watson29cc9ed2009-07-02 18:56:24 +0000301 /* Initialize the resources to nothing. */
Li-Ta Lo9a5b4962004-12-23 21:48:01 +0000302 resource = new_resource(dev, index);
303
Myles Watson29cc9ed2009-07-02 18:56:24 +0000304 /* Get the initial value. */
Li-Ta Lo9a5b4962004-12-23 21:48:01 +0000305 value = pci_read_config32(dev, index);
306
Myles Watson29cc9ed2009-07-02 18:56:24 +0000307 /* See which bits move. */
Li-Ta Lo9a5b4962004-12-23 21:48:01 +0000308 moving = pci_moving_config32(dev, index);
Myles Watson29cc9ed2009-07-02 18:56:24 +0000309
310 /* Clear the Enable bit. */
Li-Ta Loe8b1c9d2004-12-27 04:25:41 +0000311 moving = moving & ~PCI_ROM_ADDRESS_ENABLE;
Li-Ta Lo9a5b4962004-12-23 21:48:01 +0000312
Myles Watson032a9652009-05-11 22:24:53 +0000313 /* Find the resource constraints.
Li-Ta Lo9a5b4962004-12-23 21:48:01 +0000314 * Start by finding the bits that move. From there:
315 * - Size is the least significant bit of the bits that move.
316 * - Limit is all of the bits that move plus all of the lower bits.
Myles Watson29cc9ed2009-07-02 18:56:24 +0000317 * See PCI Spec 6.2.5.1.
Li-Ta Lo9a5b4962004-12-23 21:48:01 +0000318 */
Li-Ta Lo9a5b4962004-12-23 21:48:01 +0000319 if (moving) {
320 resource->size = 1;
321 resource->align = resource->gran = 0;
Li-Ta Loe8b1c9d2004-12-27 04:25:41 +0000322 while (!(moving & resource->size)) {
Li-Ta Lo9a5b4962004-12-23 21:48:01 +0000323 resource->size <<= 1;
324 resource->align += 1;
Myles Watson29cc9ed2009-07-02 18:56:24 +0000325 resource->gran += 1;
Li-Ta Lo9a5b4962004-12-23 21:48:01 +0000326 }
Patrick Georgi16cdbb22009-04-21 20:14:31 +0000327 resource->limit = moving | (resource->size - 1);
Myles Watson29cc9ed2009-07-02 18:56:24 +0000328 resource->flags |= IORESOURCE_MEM | IORESOURCE_READONLY;
329 } else {
Li-Ta Lo9a5b4962004-12-23 21:48:01 +0000330 if (value != 0) {
Uwe Hermanne4870472010-11-04 23:23:47 +0000331 printk(BIOS_DEBUG, "%s register %02lx(%08lx), "
332 "read-only ignoring it\n",
333 dev_path(dev), index, value);
Li-Ta Lo9a5b4962004-12-23 21:48:01 +0000334 }
335 resource->flags = 0;
Li-Ta Lo9a5b4962004-12-23 21:48:01 +0000336 }
Yinghai Lu13f1c2a2005-07-08 02:49:49 +0000337 compact_resources(dev);
Li-Ta Loe8b1c9d2004-12-27 04:25:41 +0000338}
Li-Ta Lo9a5b4962004-12-23 21:48:01 +0000339
Myles Watson29cc9ed2009-07-02 18:56:24 +0000340/**
341 * Read the base address registers for a given device.
342 *
343 * @param dev Pointer to the dev structure.
344 * @param howmany How many registers to read (6 for device, 2 for bridge).
Li-Ta Loe8b1c9d2004-12-27 04:25:41 +0000345 */
Yinghai Lu13f1c2a2005-07-08 02:49:49 +0000346static void pci_read_bases(struct device *dev, unsigned int howmany)
Li-Ta Loe8b1c9d2004-12-27 04:25:41 +0000347{
348 unsigned long index;
349
Myles Watson29cc9ed2009-07-02 18:56:24 +0000350 for (index = PCI_BASE_ADDRESS_0;
351 (index < PCI_BASE_ADDRESS_0 + (howmany << 2));) {
Li-Ta Loe8b1c9d2004-12-27 04:25:41 +0000352 struct resource *resource;
353 resource = pci_get_resource(dev, index);
Myles Watson29cc9ed2009-07-02 18:56:24 +0000354 index += (resource->flags & IORESOURCE_PCI64) ? 8 : 4;
Li-Ta Loe8b1c9d2004-12-27 04:25:41 +0000355 }
Li-Ta Loe8b1c9d2004-12-27 04:25:41 +0000356
357 compact_resources(dev);
Li-Ta Lo9a5b4962004-12-23 21:48:01 +0000358}
359
Myles Watson29cc9ed2009-07-02 18:56:24 +0000360static void pci_record_bridge_resource(struct device *dev, resource_t moving,
361 unsigned index, unsigned long type)
Eric Biederman03acab62004-10-14 21:25:53 +0000362{
Eric Biederman03acab62004-10-14 21:25:53 +0000363 struct resource *resource;
Uwe Hermanne4870472010-11-04 23:23:47 +0000364 unsigned long gran;
365 resource_t step;
366
Myles Watson29cc9ed2009-07-02 18:56:24 +0000367 resource = NULL;
Uwe Hermanne4870472010-11-04 23:23:47 +0000368
369 if (!moving)
370 return;
371
372 /* Initialize the constraints on the current bus. */
373 resource = new_resource(dev, index);
374 resource->size = 0;
375 gran = 0;
376 step = 1;
377 while ((moving & step) == 0) {
378 gran += 1;
379 step <<= 1;
Eric Biederman03acab62004-10-14 21:25:53 +0000380 }
Uwe Hermanne4870472010-11-04 23:23:47 +0000381 resource->gran = gran;
382 resource->align = gran;
383 resource->limit = moving | (step - 1);
384 resource->flags = type | IORESOURCE_PCI_BRIDGE |
385 IORESOURCE_BRIDGE;
Eric Biederman03acab62004-10-14 21:25:53 +0000386}
387
Eric Biederman8ca8d762003-04-22 19:02:15 +0000388static void pci_bridge_read_bases(struct device *dev)
389{
Eric Biederman03acab62004-10-14 21:25:53 +0000390 resource_t moving_base, moving_limit, moving;
Eric Biederman8ca8d762003-04-22 19:02:15 +0000391
Myles Watson29cc9ed2009-07-02 18:56:24 +0000392 /* See if the bridge I/O resources are implemented. */
393 moving_base = ((u32) pci_moving_config8(dev, PCI_IO_BASE)) << 8;
394 moving_base |=
Uwe Hermannc1ee4292010-10-17 19:01:48 +0000395 ((u32) pci_moving_config16(dev, PCI_IO_BASE_UPPER16)) << 16;
Eric Biederman03acab62004-10-14 21:25:53 +0000396
Myles Watson29cc9ed2009-07-02 18:56:24 +0000397 moving_limit = ((u32) pci_moving_config8(dev, PCI_IO_LIMIT)) << 8;
398 moving_limit |=
Uwe Hermannc1ee4292010-10-17 19:01:48 +0000399 ((u32) pci_moving_config16(dev, PCI_IO_LIMIT_UPPER16)) << 16;
Eric Biederman03acab62004-10-14 21:25:53 +0000400
401 moving = moving_base & moving_limit;
Eric Biederman8ca8d762003-04-22 19:02:15 +0000402
Myles Watson29cc9ed2009-07-02 18:56:24 +0000403 /* Initialize the I/O space constraints on the current bus. */
404 pci_record_bridge_resource(dev, moving, PCI_IO_BASE, IORESOURCE_IO);
Yinghai Lu13f1c2a2005-07-08 02:49:49 +0000405
Myles Watson29cc9ed2009-07-02 18:56:24 +0000406 /* See if the bridge prefmem resources are implemented. */
407 moving_base =
Uwe Hermannc1ee4292010-10-17 19:01:48 +0000408 ((resource_t) pci_moving_config16(dev, PCI_PREF_MEMORY_BASE)) << 16;
Myles Watson29cc9ed2009-07-02 18:56:24 +0000409 moving_base |=
Uwe Hermannc1ee4292010-10-17 19:01:48 +0000410 ((resource_t) pci_moving_config32(dev, PCI_PREF_BASE_UPPER32)) << 32;
Eric Biederman03acab62004-10-14 21:25:53 +0000411
Myles Watson29cc9ed2009-07-02 18:56:24 +0000412 moving_limit =
Uwe Hermannc1ee4292010-10-17 19:01:48 +0000413 ((resource_t) pci_moving_config16(dev, PCI_PREF_MEMORY_LIMIT)) << 16;
Myles Watson29cc9ed2009-07-02 18:56:24 +0000414 moving_limit |=
Uwe Hermannc1ee4292010-10-17 19:01:48 +0000415 ((resource_t) pci_moving_config32(dev, PCI_PREF_LIMIT_UPPER32)) << 32;
Myles Watson032a9652009-05-11 22:24:53 +0000416
Eric Biederman03acab62004-10-14 21:25:53 +0000417 moving = moving_base & moving_limit;
Myles Watson29cc9ed2009-07-02 18:56:24 +0000418 /* Initialize the prefetchable memory constraints on the current bus. */
419 pci_record_bridge_resource(dev, moving, PCI_PREF_MEMORY_BASE,
420 IORESOURCE_MEM | IORESOURCE_PREFETCH);
Myles Watson032a9652009-05-11 22:24:53 +0000421
Myles Watson29cc9ed2009-07-02 18:56:24 +0000422 /* See if the bridge mem resources are implemented. */
423 moving_base = ((u32) pci_moving_config16(dev, PCI_MEMORY_BASE)) << 16;
424 moving_limit = ((u32) pci_moving_config16(dev, PCI_MEMORY_LIMIT)) << 16;
Eric Biederman03acab62004-10-14 21:25:53 +0000425
426 moving = moving_base & moving_limit;
Eric Biederman8ca8d762003-04-22 19:02:15 +0000427
Myles Watson29cc9ed2009-07-02 18:56:24 +0000428 /* Initialize the memory resources on the current bus. */
429 pci_record_bridge_resource(dev, moving, PCI_MEMORY_BASE,
430 IORESOURCE_MEM);
Eric Biederman8ca8d762003-04-22 19:02:15 +0000431
Eric Biederman5cd81732004-03-11 15:01:31 +0000432 compact_resources(dev);
Eric Biederman8ca8d762003-04-22 19:02:15 +0000433}
434
Eric Biederman5899fd82003-04-24 06:25:08 +0000435void pci_dev_read_resources(struct device *dev)
Eric Biederman8ca8d762003-04-22 19:02:15 +0000436{
Yinghai Lu13f1c2a2005-07-08 02:49:49 +0000437 pci_read_bases(dev, 6);
438 pci_get_rom_resource(dev, PCI_ROM_ADDRESS);
Eric Biederman8ca8d762003-04-22 19:02:15 +0000439}
440
Eric Biederman5899fd82003-04-24 06:25:08 +0000441void pci_bus_read_resources(struct device *dev)
Eric Biederman8ca8d762003-04-22 19:02:15 +0000442{
Eric Biederman8ca8d762003-04-22 19:02:15 +0000443 pci_bridge_read_bases(dev);
Yinghai Lu13f1c2a2005-07-08 02:49:49 +0000444 pci_read_bases(dev, 2);
445 pci_get_rom_resource(dev, PCI_ROM_ADDRESS1);
Eric Biederman8ca8d762003-04-22 19:02:15 +0000446}
447
Myles Watson29cc9ed2009-07-02 18:56:24 +0000448void pci_domain_read_resources(struct device *dev)
449{
450 struct resource *res;
451
452 /* Initialize the system-wide I/O space constraints. */
453 res = new_resource(dev, IOINDEX_SUBTRACTIVE(0, 0));
454 res->limit = 0xffffUL;
455 res->flags = IORESOURCE_IO | IORESOURCE_SUBTRACTIVE |
456 IORESOURCE_ASSIGNED;
457
458 /* Initialize the system-wide memory resources constraints. */
459 res = new_resource(dev, IOINDEX_SUBTRACTIVE(1, 0));
460 res->limit = 0xffffffffULL;
461 res->flags = IORESOURCE_MEM | IORESOURCE_SUBTRACTIVE |
462 IORESOURCE_ASSIGNED;
463}
464
Eric Biederman8ca8d762003-04-22 19:02:15 +0000465static void pci_set_resource(struct device *dev, struct resource *resource)
466{
Eric Biederman03acab62004-10-14 21:25:53 +0000467 resource_t base, end;
Eric Biedermane9a271e32003-09-02 03:36:25 +0000468
Myles Watson29cc9ed2009-07-02 18:56:24 +0000469 /* Make certain the resource has actually been assigned a value. */
Eric Biederman5cd81732004-03-11 15:01:31 +0000470 if (!(resource->flags & IORESOURCE_ASSIGNED)) {
Uwe Hermanne4870472010-11-04 23:23:47 +0000471 printk(BIOS_ERR, "ERROR: %s %02lx %s size: 0x%010llx not "
472 "assigned\n", dev_path(dev), resource->index,
473 resource_type(resource), resource->size);
Eric Biederman8ca8d762003-04-22 19:02:15 +0000474 return;
475 }
476
Myles Watsoneb81a5b2009-11-05 20:06:19 +0000477 /* If this resource is fixed don't worry about it. */
Uwe Hermanne4870472010-11-04 23:23:47 +0000478 if (resource->flags & IORESOURCE_FIXED)
Myles Watsoneb81a5b2009-11-05 20:06:19 +0000479 return;
Myles Watsoneb81a5b2009-11-05 20:06:19 +0000480
Myles Watson29cc9ed2009-07-02 18:56:24 +0000481 /* If I have already stored this resource don't worry about it. */
Uwe Hermanne4870472010-11-04 23:23:47 +0000482 if (resource->flags & IORESOURCE_STORED)
Eric Biederman5cd81732004-03-11 15:01:31 +0000483 return;
Eric Biederman5cd81732004-03-11 15:01:31 +0000484
Myles Watson29cc9ed2009-07-02 18:56:24 +0000485 /* If the resource is subtractive don't worry about it. */
Uwe Hermanne4870472010-11-04 23:23:47 +0000486 if (resource->flags & IORESOURCE_SUBTRACTIVE)
Eric Biederman03acab62004-10-14 21:25:53 +0000487 return;
Eric Biederman03acab62004-10-14 21:25:53 +0000488
Myles Watson29cc9ed2009-07-02 18:56:24 +0000489 /* Only handle PCI memory and I/O resources for now. */
490 if (!(resource->flags & (IORESOURCE_MEM | IORESOURCE_IO)))
Eric Biederman8ca8d762003-04-22 19:02:15 +0000491 return;
Eric Biedermane9a271e32003-09-02 03:36:25 +0000492
Myles Watson29cc9ed2009-07-02 18:56:24 +0000493 /* Enable the resources in the command register. */
Eric Biederman03acab62004-10-14 21:25:53 +0000494 if (resource->size) {
Uwe Hermanne4870472010-11-04 23:23:47 +0000495 if (resource->flags & IORESOURCE_MEM)
Eric Biederman03acab62004-10-14 21:25:53 +0000496 dev->command |= PCI_COMMAND_MEMORY;
Uwe Hermanne4870472010-11-04 23:23:47 +0000497 if (resource->flags & IORESOURCE_IO)
Eric Biederman03acab62004-10-14 21:25:53 +0000498 dev->command |= PCI_COMMAND_IO;
Uwe Hermanne4870472010-11-04 23:23:47 +0000499 if (resource->flags & IORESOURCE_PCI_BRIDGE)
Eric Biederman03acab62004-10-14 21:25:53 +0000500 dev->command |= PCI_COMMAND_MASTER;
Eric Biederman8ca8d762003-04-22 19:02:15 +0000501 }
Uwe Hermanne4870472010-11-04 23:23:47 +0000502
Myles Watson29cc9ed2009-07-02 18:56:24 +0000503 /* Get the base address. */
Eric Biederman8ca8d762003-04-22 19:02:15 +0000504 base = resource->base;
Eric Biederman5cd81732004-03-11 15:01:31 +0000505
Myles Watson29cc9ed2009-07-02 18:56:24 +0000506 /* Get the end. */
Eric Biederman03acab62004-10-14 21:25:53 +0000507 end = resource_end(resource);
Myles Watson032a9652009-05-11 22:24:53 +0000508
Myles Watson29cc9ed2009-07-02 18:56:24 +0000509 /* Now store the resource. */
Eric Biederman5cd81732004-03-11 15:01:31 +0000510 resource->flags |= IORESOURCE_STORED;
Myles Watson29cc9ed2009-07-02 18:56:24 +0000511
Uwe Hermanne4870472010-11-04 23:23:47 +0000512 /*
513 * PCI bridges have no enable bit. They are disabled if the base of
514 * the range is greater than the limit. If the size is zero, disable
Myles Watson29cc9ed2009-07-02 18:56:24 +0000515 * by setting the base = limit and end = limit - 2^gran.
516 */
517 if (resource->size == 0 && (resource->flags & IORESOURCE_PCI_BRIDGE)) {
518 base = resource->limit;
519 end = resource->limit - (1 << resource->gran);
520 resource->base = base;
521 }
522
Eric Biederman8ca8d762003-04-22 19:02:15 +0000523 if (!(resource->flags & IORESOURCE_PCI_BRIDGE)) {
Eric Biederman03acab62004-10-14 21:25:53 +0000524 unsigned long base_lo, base_hi;
Uwe Hermanne4870472010-11-04 23:23:47 +0000525
526 /*
527 * Some chipsets allow us to set/clear the I/O bit
528 * (e.g. VIA 82C686A). So set it to be safe.
Eric Biedermanb78c1972004-10-14 20:54:17 +0000529 */
Eric Biederman03acab62004-10-14 21:25:53 +0000530 base_lo = base & 0xffffffff;
531 base_hi = (base >> 32) & 0xffffffff;
Uwe Hermanne4870472010-11-04 23:23:47 +0000532 if (resource->flags & IORESOURCE_IO)
Eric Biederman03acab62004-10-14 21:25:53 +0000533 base_lo |= PCI_BASE_ADDRESS_SPACE_IO;
Eric Biederman03acab62004-10-14 21:25:53 +0000534 pci_write_config32(dev, resource->index, base_lo);
Uwe Hermanne4870472010-11-04 23:23:47 +0000535 if (resource->flags & IORESOURCE_PCI64)
Eric Biederman03acab62004-10-14 21:25:53 +0000536 pci_write_config32(dev, resource->index + 4, base_hi);
Myles Watson29cc9ed2009-07-02 18:56:24 +0000537 } else if (resource->index == PCI_IO_BASE) {
538 /* Set the I/O ranges. */
539 pci_write_config8(dev, PCI_IO_BASE, base >> 8);
Eric Biederman03acab62004-10-14 21:25:53 +0000540 pci_write_config16(dev, PCI_IO_BASE_UPPER16, base >> 16);
Myles Watson29cc9ed2009-07-02 18:56:24 +0000541 pci_write_config8(dev, PCI_IO_LIMIT, end >> 8);
Eric Biederman03acab62004-10-14 21:25:53 +0000542 pci_write_config16(dev, PCI_IO_LIMIT_UPPER16, end >> 16);
Myles Watson29cc9ed2009-07-02 18:56:24 +0000543 } else if (resource->index == PCI_MEMORY_BASE) {
544 /* Set the memory range. */
Eric Biederman7a5416a2003-06-12 19:23:51 +0000545 pci_write_config16(dev, PCI_MEMORY_BASE, base >> 16);
Eric Biederman03acab62004-10-14 21:25:53 +0000546 pci_write_config16(dev, PCI_MEMORY_LIMIT, end >> 16);
Myles Watson29cc9ed2009-07-02 18:56:24 +0000547 } else if (resource->index == PCI_PREF_MEMORY_BASE) {
548 /* Set the prefetchable memory range. */
Eric Biederman03acab62004-10-14 21:25:53 +0000549 pci_write_config16(dev, PCI_PREF_MEMORY_BASE, base >> 16);
550 pci_write_config32(dev, PCI_PREF_BASE_UPPER32, base >> 32);
551 pci_write_config16(dev, PCI_PREF_MEMORY_LIMIT, end >> 16);
552 pci_write_config32(dev, PCI_PREF_LIMIT_UPPER32, end >> 32);
Myles Watson29cc9ed2009-07-02 18:56:24 +0000553 } else {
554 /* Don't let me think I stored the resource. */
Eric Biederman5cd81732004-03-11 15:01:31 +0000555 resource->flags &= ~IORESOURCE_STORED;
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000556 printk(BIOS_ERR, "ERROR: invalid resource->index %lx\n",
Uwe Hermanne4870472010-11-04 23:23:47 +0000557 resource->index);
Eric Biederman8ca8d762003-04-22 19:02:15 +0000558 }
Uwe Hermanne4870472010-11-04 23:23:47 +0000559
Eric Biederman03acab62004-10-14 21:25:53 +0000560 report_resource_stored(dev, resource, "");
Eric Biederman8ca8d762003-04-22 19:02:15 +0000561}
562
Eric Biederman5899fd82003-04-24 06:25:08 +0000563void pci_dev_set_resources(struct device *dev)
Eric Biederman8ca8d762003-04-22 19:02:15 +0000564{
Myles Watsonc25cc112010-05-21 14:33:48 +0000565 struct resource *res;
Myles Watson894a3472010-06-09 22:41:35 +0000566 struct bus *bus;
Myles Watson29cc9ed2009-07-02 18:56:24 +0000567 u8 line;
Eric Biederman8ca8d762003-04-22 19:02:15 +0000568
Uwe Hermanne4870472010-11-04 23:23:47 +0000569 for (res = dev->resource_list; res; res = res->next)
Myles Watsonc25cc112010-05-21 14:33:48 +0000570 pci_set_resource(dev, res);
Uwe Hermanne4870472010-11-04 23:23:47 +0000571
Myles Watson894a3472010-06-09 22:41:35 +0000572 for (bus = dev->link_list; bus; bus = bus->next) {
Uwe Hermanne4870472010-11-04 23:23:47 +0000573 if (bus->children)
Eric Biedermane9a271e32003-09-02 03:36:25 +0000574 assign_resources(bus);
Eric Biederman8ca8d762003-04-22 19:02:15 +0000575 }
576
Myles Watson29cc9ed2009-07-02 18:56:24 +0000577 /* Set a default latency timer. */
Eric Biederman7a5416a2003-06-12 19:23:51 +0000578 pci_write_config8(dev, PCI_LATENCY_TIMER, 0x40);
Eric Biederman8ca8d762003-04-22 19:02:15 +0000579
Myles Watson29cc9ed2009-07-02 18:56:24 +0000580 /* Set a default secondary latency timer. */
Uwe Hermanne4870472010-11-04 23:23:47 +0000581 if ((dev->hdr_type & 0x7f) == PCI_HEADER_TYPE_BRIDGE)
Eric Biederman7a5416a2003-06-12 19:23:51 +0000582 pci_write_config8(dev, PCI_SEC_LATENCY_TIMER, 0x40);
Eric Biederman8ca8d762003-04-22 19:02:15 +0000583
Myles Watson29cc9ed2009-07-02 18:56:24 +0000584 /* Zero the IRQ settings. */
Eric Biederman7a5416a2003-06-12 19:23:51 +0000585 line = pci_read_config8(dev, PCI_INTERRUPT_PIN);
Uwe Hermanne4870472010-11-04 23:23:47 +0000586 if (line)
Eric Biederman7a5416a2003-06-12 19:23:51 +0000587 pci_write_config8(dev, PCI_INTERRUPT_LINE, 0);
Uwe Hermanne4870472010-11-04 23:23:47 +0000588
Myles Watson29cc9ed2009-07-02 18:56:24 +0000589 /* Set the cache line size, so far 64 bytes is good for everyone. */
Eric Biederman7a5416a2003-06-12 19:23:51 +0000590 pci_write_config8(dev, PCI_CACHE_LINE_SIZE, 64 >> 2);
Eric Biederman8ca8d762003-04-22 19:02:15 +0000591}
592
Eric Biedermane9a271e32003-09-02 03:36:25 +0000593void pci_dev_enable_resources(struct device *dev)
594{
Eric Biedermana9e632c2004-11-18 22:38:08 +0000595 const struct pci_operations *ops;
Myles Watson29cc9ed2009-07-02 18:56:24 +0000596 u16 command;
Eric Biederman03acab62004-10-14 21:25:53 +0000597
Uwe Hermanne4870472010-11-04 23:23:47 +0000598 /* Set the subsystem vendor and device ID for mainboard devices. */
Eric Biederman03acab62004-10-14 21:25:53 +0000599 ops = ops_pci(dev);
Eric Biedermandbec2d42004-10-21 10:44:08 +0000600 if (dev->on_mainboard && ops && ops->set_subsystem) {
Duncan Laurie7e1c83e2013-08-09 07:55:10 -0700601 if (CONFIG_SUBSYSTEM_VENDOR_ID)
602 dev->subsystem_vendor = CONFIG_SUBSYSTEM_VENDOR_ID;
603 if (CONFIG_SUBSYSTEM_DEVICE_ID)
604 dev->subsystem_device = CONFIG_SUBSYSTEM_DEVICE_ID;
Sven Schnelle91321022011-03-01 19:58:47 +0000605 printk(BIOS_DEBUG, "%s subsystem <- %04x/%04x\n",
606 dev_path(dev), dev->subsystem_vendor,
607 dev->subsystem_device);
608 ops->set_subsystem(dev, dev->subsystem_vendor,
609 dev->subsystem_device);
Eric Biederman03acab62004-10-14 21:25:53 +0000610 }
Eric Biedermane9a271e32003-09-02 03:36:25 +0000611 command = pci_read_config16(dev, PCI_COMMAND);
612 command |= dev->command;
Uwe Hermanne4870472010-11-04 23:23:47 +0000613
Myles Watson29cc9ed2009-07-02 18:56:24 +0000614 /* v3 has
615 * command |= (PCI_COMMAND_PARITY + PCI_COMMAND_SERR); // Error check.
616 */
Uwe Hermanne4870472010-11-04 23:23:47 +0000617
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000618 printk(BIOS_DEBUG, "%s cmd <- %02x\n", dev_path(dev), command);
Eric Biedermane9a271e32003-09-02 03:36:25 +0000619 pci_write_config16(dev, PCI_COMMAND, command);
Eric Biedermane9a271e32003-09-02 03:36:25 +0000620}
621
622void pci_bus_enable_resources(struct device *dev)
623{
Myles Watson29cc9ed2009-07-02 18:56:24 +0000624 u16 ctrl;
625
Uwe Hermanne4870472010-11-04 23:23:47 +0000626 /*
627 * Enable I/O in command register if there is VGA card
Myles Watson29cc9ed2009-07-02 18:56:24 +0000628 * connected with (even it does not claim I/O resource).
629 */
Myles Watson894a3472010-06-09 22:41:35 +0000630 if (dev->link_list->bridge_ctrl & PCI_BRIDGE_CTL_VGA)
Li-Ta Lo515f6c72005-01-11 22:48:54 +0000631 dev->command |= PCI_COMMAND_IO;
Eric Biedermane9a271e32003-09-02 03:36:25 +0000632 ctrl = pci_read_config16(dev, PCI_BRIDGE_CONTROL);
Myles Watson894a3472010-06-09 22:41:35 +0000633 ctrl |= dev->link_list->bridge_ctrl;
Uwe Hermanne4870472010-11-04 23:23:47 +0000634 ctrl |= (PCI_BRIDGE_CTL_PARITY + PCI_BRIDGE_CTL_SERR); /* Error check. */
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000635 printk(BIOS_DEBUG, "%s bridge ctrl <- %04x\n", dev_path(dev), ctrl);
Eric Biedermane9a271e32003-09-02 03:36:25 +0000636 pci_write_config16(dev, PCI_BRIDGE_CONTROL, ctrl);
637
638 pci_dev_enable_resources(dev);
639}
640
Yinghai Lu13f1c2a2005-07-08 02:49:49 +0000641void pci_bus_reset(struct bus *bus)
642{
Uwe Hermanne4870472010-11-04 23:23:47 +0000643 u16 ctl;
644
Yinghai Lu13f1c2a2005-07-08 02:49:49 +0000645 ctl = pci_read_config16(bus->dev, PCI_BRIDGE_CONTROL);
646 ctl |= PCI_BRIDGE_CTL_BUS_RESET;
647 pci_write_config16(bus->dev, PCI_BRIDGE_CONTROL, ctl);
648 mdelay(10);
Uwe Hermanne4870472010-11-04 23:23:47 +0000649
Yinghai Lu13f1c2a2005-07-08 02:49:49 +0000650 ctl &= ~PCI_BRIDGE_CTL_BUS_RESET;
651 pci_write_config16(bus->dev, PCI_BRIDGE_CONTROL, ctl);
652 delay(1);
653}
654
Myles Watson29cc9ed2009-07-02 18:56:24 +0000655void pci_dev_set_subsystem(struct device *dev, unsigned vendor, unsigned device)
Eric Biederman03acab62004-10-14 21:25:53 +0000656{
Myles Watson032a9652009-05-11 22:24:53 +0000657 pci_write_config32(dev, PCI_SUBSYSTEM_VENDOR_ID,
Myles Watson29cc9ed2009-07-02 18:56:24 +0000658 ((device & 0xffff) << 16) | (vendor & 0xffff));
Eric Biederman03acab62004-10-14 21:25:53 +0000659}
660
Kyösti Mälkki580e5642014-05-01 16:31:34 +0300661#if CONFIG_VGA_ROM_RUN
662static int should_run_oprom(struct device *dev)
663{
664 static int should_run = -1;
665
666 if (should_run >= 0)
667 return should_run;
668
Kyösti Mälkki9ab1c102013-12-22 00:22:49 +0200669 /* Don't run VGA option ROMs, unless we have to print
Kyösti Mälkki580e5642014-05-01 16:31:34 +0300670 * something on the screen before the kernel is loaded.
671 */
Furquan Shaikh0325dc62016-07-25 13:02:36 -0700672 should_run = display_init_required();
Kyösti Mälkki580e5642014-05-01 16:31:34 +0300673
Kyösti Mälkki9ab1c102013-12-22 00:22:49 +0200674#if CONFIG_CHROMEOS
675 if (!should_run)
676 should_run = vboot_wants_oprom();
677#endif
678 if (!should_run)
679 printk(BIOS_DEBUG, "Not running VGA Option ROM\n");
Kyösti Mälkki580e5642014-05-01 16:31:34 +0300680 return should_run;
681}
682
683static int should_load_oprom(struct device *dev)
684{
Kyösti Mälkki580e5642014-05-01 16:31:34 +0300685 /* If S3_VGA_ROM_RUN is disabled, skip running VGA option
686 * ROMs when coming out of an S3 resume.
687 */
Kyösti Mälkki58ceb002014-06-20 06:21:01 +0300688 if (!IS_ENABLED(CONFIG_S3_VGA_ROM_RUN) && acpi_is_wakeup_s3() &&
Kyösti Mälkki580e5642014-05-01 16:31:34 +0300689 ((dev->class >> 8) == PCI_CLASS_DISPLAY_VGA))
690 return 0;
Kyösti Mälkki580e5642014-05-01 16:31:34 +0300691 if (IS_ENABLED(CONFIG_ALWAYS_LOAD_OPROM))
692 return 1;
693 if (should_run_oprom(dev))
694 return 1;
695
696 return 0;
697}
698#endif /* CONFIG_VGA_ROM_RUN */
699
Uwe Hermanne4870472010-11-04 23:23:47 +0000700/** Default handler: only runs the relevant PCI BIOS. */
Li-Ta Lo883b8792005-01-10 23:16:22 +0000701void pci_dev_init(struct device *dev)
702{
Vladimir Serbinenkob32816e2013-12-20 17:47:19 +0100703#if CONFIG_VGA_ROM_RUN
Li-Ta Lo883b8792005-01-10 23:16:22 +0000704 struct rom_header *rom, *ram;
705
Vladimir Serbinenkob32816e2013-12-20 17:47:19 +0100706 /* Only execute VGA ROMs. */
707 if (((dev->class >> 8) != PCI_CLASS_DISPLAY_VGA))
Myles Watson17aeeca2009-10-07 18:41:08 +0000708 return;
Roman Kononov778a42b2007-04-06 18:34:39 +0000709
Kyösti Mälkki580e5642014-05-01 16:31:34 +0300710 if (!should_load_oprom(dev))
Stefan Reinauer74a0efe2012-03-30 17:10:49 -0700711 return;
Aaron Durbince872cb2013-03-28 15:59:19 -0500712
713 rom = pci_rom_probe(dev);
714 if (rom == NULL)
715 return;
716
717 ram = pci_rom_load(dev, rom);
718 if (ram == NULL)
719 return;
720
Kyösti Mälkki580e5642014-05-01 16:31:34 +0300721 if (!should_run_oprom(dev))
722 return;
723
Stefan Reinauerd98cf5b2008-08-01 11:25:41 +0000724 run_bios(dev, (unsigned long)ram);
Kyösti Mälkkiab56b3b2013-11-28 16:44:51 +0200725 gfx_set_init_done(1);
726 printk(BIOS_DEBUG, "VGA Option ROM was run\n");
Vladimir Serbinenkob32816e2013-12-20 17:47:19 +0100727#endif /* CONFIG_VGA_ROM_RUN */
Yinghai Lu13f1c2a2005-07-08 02:49:49 +0000728}
Li-Ta Lo883b8792005-01-10 23:16:22 +0000729
Li-Ta Loe5266692004-03-23 21:28:05 +0000730/** Default device operation for PCI devices */
Eric Biedermana9e632c2004-11-18 22:38:08 +0000731static struct pci_operations pci_dev_ops_pci = {
Eric Biederman03acab62004-10-14 21:25:53 +0000732 .set_subsystem = pci_dev_set_subsystem,
733};
734
Eric Biederman8ca8d762003-04-22 19:02:15 +0000735struct device_operations default_pci_ops_dev = {
Uwe Hermanne4870472010-11-04 23:23:47 +0000736 .read_resources = pci_dev_read_resources,
737 .set_resources = pci_dev_set_resources,
Eric Biedermane9a271e32003-09-02 03:36:25 +0000738 .enable_resources = pci_dev_enable_resources,
Uwe Hermanne4870472010-11-04 23:23:47 +0000739 .init = pci_dev_init,
740 .scan_bus = 0,
741 .enable = 0,
742 .ops_pci = &pci_dev_ops_pci,
Eric Biederman8ca8d762003-04-22 19:02:15 +0000743};
Li-Ta Loe5266692004-03-23 21:28:05 +0000744
745/** Default device operations for PCI bridges */
Eric Biedermana9e632c2004-11-18 22:38:08 +0000746static struct pci_operations pci_bus_ops_pci = {
Eric Biederman03acab62004-10-14 21:25:53 +0000747 .set_subsystem = 0,
748};
Li-Ta Lo883b8792005-01-10 23:16:22 +0000749
Eric Biederman8ca8d762003-04-22 19:02:15 +0000750struct device_operations default_pci_ops_bus = {
Uwe Hermanne4870472010-11-04 23:23:47 +0000751 .read_resources = pci_bus_read_resources,
752 .set_resources = pci_dev_set_resources,
Eric Biedermane9a271e32003-09-02 03:36:25 +0000753 .enable_resources = pci_bus_enable_resources,
Uwe Hermanne4870472010-11-04 23:23:47 +0000754 .init = 0,
755 .scan_bus = pci_scan_bridge,
756 .enable = 0,
757 .reset_bus = pci_bus_reset,
758 .ops_pci = &pci_bus_ops_pci,
Eric Biederman8ca8d762003-04-22 19:02:15 +0000759};
Li-Ta Loe5266692004-03-23 21:28:05 +0000760
761/**
Uwe Hermannc1ee4292010-10-17 19:01:48 +0000762 * Detect the type of downstream bridge.
Yinghai Lu13f1c2a2005-07-08 02:49:49 +0000763 *
Myles Watson29cc9ed2009-07-02 18:56:24 +0000764 * This function is a heuristic to detect which type of bus is downstream
765 * of a PCI-to-PCI bridge. This functions by looking for various capability
766 * blocks to figure out the type of downstream bridge. PCI-X, PCI-E, and
767 * Hypertransport all seem to have appropriate capabilities.
Myles Watson032a9652009-05-11 22:24:53 +0000768 *
Uwe Hermanne4870472010-11-04 23:23:47 +0000769 * When only a PCI-Express capability is found the type is examined to see
770 * which type of bridge we have.
Yinghai Lu13f1c2a2005-07-08 02:49:49 +0000771 *
Myles Watson29cc9ed2009-07-02 18:56:24 +0000772 * @param dev Pointer to the device structure of the bridge.
773 * @return Appropriate bridge operations.
Yinghai Lu13f1c2a2005-07-08 02:49:49 +0000774 */
775static struct device_operations *get_pci_bridge_ops(device_t dev)
776{
Patrick Georgie1667822012-05-05 15:29:32 +0200777#if CONFIG_PCIX_PLUGIN_SUPPORT
Ronald G. Minnich78a16672012-11-29 16:28:21 -0800778 unsigned int pcixpos;
779 pcixpos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
780 if (pcixpos) {
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000781 printk(BIOS_DEBUG, "%s subordinate bus PCI-X\n", dev_path(dev));
Yinghai Lu13f1c2a2005-07-08 02:49:49 +0000782 return &default_pcix_ops_bus;
783 }
784#endif
Patrick Georgie1667822012-05-05 15:29:32 +0200785#if CONFIG_HYPERTRANSPORT_PLUGIN_SUPPORT
Ronald G. Minnich78a16672012-11-29 16:28:21 -0800786 unsigned int htpos = 0;
787 while ((htpos = pci_find_next_capability(dev, PCI_CAP_ID_HT, htpos))) {
Uwe Hermanne4870472010-11-04 23:23:47 +0000788 u16 flags;
Ronald G. Minnich78a16672012-11-29 16:28:21 -0800789 flags = pci_read_config16(dev, htpos + PCI_CAP_FLAGS);
Yinghai Lu13f1c2a2005-07-08 02:49:49 +0000790 if ((flags >> 13) == 1) {
791 /* Host or Secondary Interface */
Uwe Hermanne4870472010-11-04 23:23:47 +0000792 printk(BIOS_DEBUG, "%s subordinate bus HT\n",
793 dev_path(dev));
Yinghai Lu13f1c2a2005-07-08 02:49:49 +0000794 return &default_ht_ops_bus;
795 }
796 }
797#endif
Patrick Georgie1667822012-05-05 15:29:32 +0200798#if CONFIG_PCIEXP_PLUGIN_SUPPORT
Ronald G. Minnich78a16672012-11-29 16:28:21 -0800799 unsigned int pciexpos;
800 pciexpos = pci_find_capability(dev, PCI_CAP_ID_PCIE);
801 if (pciexpos) {
Uwe Hermanne4870472010-11-04 23:23:47 +0000802 u16 flags;
Ronald G. Minnich78a16672012-11-29 16:28:21 -0800803 flags = pci_read_config16(dev, pciexpos + PCI_EXP_FLAGS);
Myles Watson29cc9ed2009-07-02 18:56:24 +0000804 switch ((flags & PCI_EXP_FLAGS_TYPE) >> 4) {
Yinghai Lu13f1c2a2005-07-08 02:49:49 +0000805 case PCI_EXP_TYPE_ROOT_PORT:
806 case PCI_EXP_TYPE_UPSTREAM:
807 case PCI_EXP_TYPE_DOWNSTREAM:
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000808 printk(BIOS_DEBUG, "%s subordinate bus PCI Express\n",
Uwe Hermanne4870472010-11-04 23:23:47 +0000809 dev_path(dev));
Yinghai Lu13f1c2a2005-07-08 02:49:49 +0000810 return &default_pciexp_ops_bus;
811 case PCI_EXP_TYPE_PCI_BRIDGE:
Uwe Hermanne4870472010-11-04 23:23:47 +0000812 printk(BIOS_DEBUG, "%s subordinate PCI\n",
813 dev_path(dev));
Yinghai Lu13f1c2a2005-07-08 02:49:49 +0000814 return &default_pci_ops_bus;
815 default:
816 break;
817 }
818 }
819#endif
820 return &default_pci_ops_bus;
821}
822
823/**
Vadim Bendebury8049fc92012-04-24 12:53:19 -0700824 * Check if a device id matches a PCI driver entry.
825 *
826 * The driver entry can either point at a zero terminated array of acceptable
827 * device IDs, or include a single device ID.
828 *
Martin Roth98b698c2015-01-06 21:02:52 -0700829 * @param driver pointer to the PCI driver entry being checked
830 * @param device_id PCI device ID of the device being matched
Vadim Bendebury8049fc92012-04-24 12:53:19 -0700831 */
832static int device_id_match(struct pci_driver *driver, unsigned short device_id)
833{
834 if (driver->devices) {
835 unsigned short check_id;
836 const unsigned short *device_list = driver->devices;
837 while ((check_id = *device_list++) != 0)
838 if (check_id == device_id)
839 return 1;
840 }
841
842 return (driver->device == device_id);
843}
844
845/**
Uwe Hermannc1ee4292010-10-17 19:01:48 +0000846 * Set up PCI device operation.
847 *
848 * Check if it already has a driver. If not, use find_device_operations(),
849 * or set to a default based on type.
Li-Ta Loe5266692004-03-23 21:28:05 +0000850 *
Myles Watson29cc9ed2009-07-02 18:56:24 +0000851 * @param dev Pointer to the device whose pci_ops you want to set.
Li-Ta Loe5266692004-03-23 21:28:05 +0000852 * @see pci_drivers
853 */
Eric Biederman8ca8d762003-04-22 19:02:15 +0000854static void set_pci_ops(struct device *dev)
855{
856 struct pci_driver *driver;
Li-Ta Loe5266692004-03-23 21:28:05 +0000857
Uwe Hermanne4870472010-11-04 23:23:47 +0000858 if (dev->ops)
859 return;
860
861 /*
862 * Look through the list of setup drivers and find one for
Myles Watson29cc9ed2009-07-02 18:56:24 +0000863 * this PCI device.
Eric Biedermanb78c1972004-10-14 20:54:17 +0000864 */
Aaron Durbin03758152015-09-03 17:23:08 -0500865 for (driver = &_pci_drivers[0]; driver != &_epci_drivers[0]; driver++) {
Eric Biederman8ca8d762003-04-22 19:02:15 +0000866 if ((driver->vendor == dev->vendor) &&
Vadim Bendebury8049fc92012-04-24 12:53:19 -0700867 device_id_match(driver, dev->device)) {
Uwe Hermann312673c2009-10-27 21:49:33 +0000868 dev->ops = (struct device_operations *)driver->ops;
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000869 printk(BIOS_SPEW, "%s [%04x/%04x] %sops\n",
Uwe Hermanne4870472010-11-04 23:23:47 +0000870 dev_path(dev), driver->vendor, driver->device,
871 (driver->ops->scan_bus ? "bus " : ""));
Eric Biederman5899fd82003-04-24 06:25:08 +0000872 return;
Eric Biederman8ca8d762003-04-22 19:02:15 +0000873 }
874 }
Li-Ta Loe5266692004-03-23 21:28:05 +0000875
Uwe Hermanne4870472010-11-04 23:23:47 +0000876 /* If I don't have a specific driver use the default operations. */
877 switch (dev->hdr_type & 0x7f) { /* Header type */
878 case PCI_HEADER_TYPE_NORMAL:
Eric Biederman8ca8d762003-04-22 19:02:15 +0000879 if ((dev->class >> 8) == PCI_CLASS_BRIDGE_PCI)
880 goto bad;
881 dev->ops = &default_pci_ops_dev;
882 break;
883 case PCI_HEADER_TYPE_BRIDGE:
884 if ((dev->class >> 8) != PCI_CLASS_BRIDGE_PCI)
885 goto bad;
Yinghai Lu13f1c2a2005-07-08 02:49:49 +0000886 dev->ops = get_pci_bridge_ops(dev);
Eric Biederman8ca8d762003-04-22 19:02:15 +0000887 break;
Patrick Georgie1667822012-05-05 15:29:32 +0200888#if CONFIG_CARDBUS_PLUGIN_SUPPORT
Yinghai Lu13f1c2a2005-07-08 02:49:49 +0000889 case PCI_HEADER_TYPE_CARDBUS:
890 dev->ops = &default_cardbus_ops_bus;
891 break;
892#endif
Uwe Hermanne4870472010-11-04 23:23:47 +0000893default:
894bad:
Li-Ta Lo69c5a902004-04-29 20:08:54 +0000895 if (dev->enabled) {
Uwe Hermanne4870472010-11-04 23:23:47 +0000896 printk(BIOS_ERR, "%s [%04x/%04x/%06x] has unknown "
897 "header type %02x, ignoring.\n", dev_path(dev),
898 dev->vendor, dev->device,
899 dev->class >> 8, dev->hdr_type);
Eric Biederman83b991a2003-10-11 06:20:25 +0000900 }
Eric Biederman8ca8d762003-04-22 19:02:15 +0000901 }
Eric Biederman8ca8d762003-04-22 19:02:15 +0000902}
903
904/**
Uwe Hermannc1ee4292010-10-17 19:01:48 +0000905 * See if we have already allocated a device structure for a given devfn.
Li-Ta Loe5266692004-03-23 21:28:05 +0000906 *
907 * Given a linked list of PCI device structures and a devfn number, find the
Li-Ta Lo3a812852004-12-03 22:39:34 +0000908 * device structure correspond to the devfn, if present. This function also
909 * removes the device structure from the linked list.
Li-Ta Loe5266692004-03-23 21:28:05 +0000910 *
Myles Watson29cc9ed2009-07-02 18:56:24 +0000911 * @param list The device structure list.
912 * @param devfn A device/function number.
Myles Watson29cc9ed2009-07-02 18:56:24 +0000913 * @return Pointer to the device structure found or NULL if we have not
Li-Ta Lo3a812852004-12-03 22:39:34 +0000914 * allocated a device for this devfn yet.
Eric Biederman8ca8d762003-04-22 19:02:15 +0000915 */
Eric Biedermanb78c1972004-10-14 20:54:17 +0000916static struct device *pci_scan_get_dev(struct device **list, unsigned int devfn)
Eric Biederman8ca8d762003-04-22 19:02:15 +0000917{
Eric Biedermanb78c1972004-10-14 20:54:17 +0000918 struct device *dev;
Uwe Hermanne4870472010-11-04 23:23:47 +0000919
Eric Biedermanb78c1972004-10-14 20:54:17 +0000920 dev = 0;
Myles Watson29cc9ed2009-07-02 18:56:24 +0000921 for (; *list; list = &(*list)->sibling) {
Eric Biedermanad1b35a2003-10-14 02:36:51 +0000922 if ((*list)->path.type != DEVICE_PATH_PCI) {
Uwe Hermanne4870472010-11-04 23:23:47 +0000923 printk(BIOS_ERR, "child %s not a PCI device\n",
924 dev_path(*list));
Eric Biedermanad1b35a2003-10-14 02:36:51 +0000925 continue;
926 }
Stefan Reinauer2b34db82009-02-28 20:10:20 +0000927 if ((*list)->path.pci.devfn == devfn) {
Myles Watson29cc9ed2009-07-02 18:56:24 +0000928 /* Unlink from the list. */
Eric Biederman8ca8d762003-04-22 19:02:15 +0000929 dev = *list;
930 *list = (*list)->sibling;
Myles Watson29cc9ed2009-07-02 18:56:24 +0000931 dev->sibling = NULL;
Eric Biederman8ca8d762003-04-22 19:02:15 +0000932 break;
933 }
934 }
Myles Watson29cc9ed2009-07-02 18:56:24 +0000935
Uwe Hermanne4870472010-11-04 23:23:47 +0000936 /*
937 * Just like alloc_dev() add the device to the list of devices on the
Myles Watson29cc9ed2009-07-02 18:56:24 +0000938 * bus. When the list of devices was formed we removed all of the
939 * parents children, and now we are interleaving static and dynamic
940 * devices in order on the bus.
Eric Biedermanb78c1972004-10-14 20:54:17 +0000941 */
Eric Biedermane9a271e32003-09-02 03:36:25 +0000942 if (dev) {
Myles Watson29cc9ed2009-07-02 18:56:24 +0000943 struct device *child;
Uwe Hermanne4870472010-11-04 23:23:47 +0000944
Myles Watson29cc9ed2009-07-02 18:56:24 +0000945 /* Find the last child of our parent. */
Uwe Hermanne4870472010-11-04 23:23:47 +0000946 for (child = dev->bus->children; child && child->sibling;)
Eric Biedermane9a271e32003-09-02 03:36:25 +0000947 child = child->sibling;
Uwe Hermanne4870472010-11-04 23:23:47 +0000948
Myles Watson29cc9ed2009-07-02 18:56:24 +0000949 /* Place the device on the list of children of its parent. */
Uwe Hermanne4870472010-11-04 23:23:47 +0000950 if (child)
Eric Biedermane9a271e32003-09-02 03:36:25 +0000951 child->sibling = dev;
Uwe Hermanne4870472010-11-04 23:23:47 +0000952 else
Eric Biedermane9a271e32003-09-02 03:36:25 +0000953 dev->bus->children = dev;
Eric Biedermane9a271e32003-09-02 03:36:25 +0000954 }
955
Eric Biederman8ca8d762003-04-22 19:02:15 +0000956 return dev;
957}
958
Myles Watson032a9652009-05-11 22:24:53 +0000959/**
Uwe Hermannc1ee4292010-10-17 19:01:48 +0000960 * Scan a PCI bus.
Li-Ta Loe5266692004-03-23 21:28:05 +0000961 *
Myles Watson29cc9ed2009-07-02 18:56:24 +0000962 * Determine the existence of a given PCI device. Allocate a new struct device
963 * if dev==NULL was passed in and the device exists in hardware.
Yinghai Lu13f1c2a2005-07-08 02:49:49 +0000964 *
Uwe Hermannc1ee4292010-10-17 19:01:48 +0000965 * @param dev Pointer to the dev structure.
966 * @param bus Pointer to the bus structure.
967 * @param devfn A device/function number to look at.
968 * @return The device structure for the device (if found), NULL otherwise.
Yinghai Lu13f1c2a2005-07-08 02:49:49 +0000969 */
Uwe Hermannc1ee4292010-10-17 19:01:48 +0000970device_t pci_probe_dev(device_t dev, struct bus *bus, unsigned devfn)
Yinghai Lu13f1c2a2005-07-08 02:49:49 +0000971{
Myles Watson29cc9ed2009-07-02 18:56:24 +0000972 u32 id, class;
973 u8 hdr_type;
Yinghai Lu13f1c2a2005-07-08 02:49:49 +0000974
Myles Watson29cc9ed2009-07-02 18:56:24 +0000975 /* Detect if a device is present. */
Yinghai Lu13f1c2a2005-07-08 02:49:49 +0000976 if (!dev) {
977 struct device dummy;
Uwe Hermanne4870472010-11-04 23:23:47 +0000978
Myles Watson29cc9ed2009-07-02 18:56:24 +0000979 dummy.bus = bus;
980 dummy.path.type = DEVICE_PATH_PCI;
Stefan Reinauer2b34db82009-02-28 20:10:20 +0000981 dummy.path.pci.devfn = devfn;
Uwe Hermanne4870472010-11-04 23:23:47 +0000982
Yinghai Lu13f1c2a2005-07-08 02:49:49 +0000983 id = pci_read_config32(&dummy, PCI_VENDOR_ID);
Uwe Hermanne4870472010-11-04 23:23:47 +0000984 /*
985 * Have we found something? Some broken boards return 0 if a
986 * slot is empty, but the expected answer is 0xffffffff.
Yinghai Lu13f1c2a2005-07-08 02:49:49 +0000987 */
Uwe Hermanne4870472010-11-04 23:23:47 +0000988 if (id == 0xffffffff)
Stefan Reinauer7355c752010-04-02 16:30:25 +0000989 return NULL;
Uwe Hermanne4870472010-11-04 23:23:47 +0000990
Stefan Reinauer7355c752010-04-02 16:30:25 +0000991 if ((id == 0x00000000) || (id == 0x0000ffff) ||
992 (id == 0xffff0000)) {
Uwe Hermanne4870472010-11-04 23:23:47 +0000993 printk(BIOS_SPEW, "%s, bad id 0x%x\n",
994 dev_path(&dummy), id);
Yinghai Lu13f1c2a2005-07-08 02:49:49 +0000995 return NULL;
996 }
997 dev = alloc_dev(bus, &dummy.path);
Myles Watson29cc9ed2009-07-02 18:56:24 +0000998 } else {
Uwe Hermanne4870472010-11-04 23:23:47 +0000999 /*
1000 * Enable/disable the device. Once we have found the device-
Myles Watson29cc9ed2009-07-02 18:56:24 +00001001 * specific operations this operations we will disable the
1002 * device with those as well.
Myles Watson032a9652009-05-11 22:24:53 +00001003 *
Yinghai Lu13f1c2a2005-07-08 02:49:49 +00001004 * This is geared toward devices that have subfunctions
1005 * that do not show up by default.
Myles Watson032a9652009-05-11 22:24:53 +00001006 *
Yinghai Lu13f1c2a2005-07-08 02:49:49 +00001007 * If a device is a stuff option on the motherboard
Myles Watson29cc9ed2009-07-02 18:56:24 +00001008 * it may be absent and enable_dev() must cope.
Yinghai Lu13f1c2a2005-07-08 02:49:49 +00001009 */
Myles Watson29cc9ed2009-07-02 18:56:24 +00001010 /* Run the magic enable sequence for the device. */
Uwe Hermanne4870472010-11-04 23:23:47 +00001011 if (dev->chip_ops && dev->chip_ops->enable_dev)
Yinghai Lu13f1c2a2005-07-08 02:49:49 +00001012 dev->chip_ops->enable_dev(dev);
Uwe Hermanne4870472010-11-04 23:23:47 +00001013
Myles Watson29cc9ed2009-07-02 18:56:24 +00001014 /* Now read the vendor and device ID. */
Yinghai Lu13f1c2a2005-07-08 02:49:49 +00001015 id = pci_read_config32(dev, PCI_VENDOR_ID);
Myles Watson032a9652009-05-11 22:24:53 +00001016
Uwe Hermanne4870472010-11-04 23:23:47 +00001017 /*
1018 * If the device does not have a PCI ID disable it. Possibly
Myles Watson29cc9ed2009-07-02 18:56:24 +00001019 * this is because we have already disabled the device. But
1020 * this also handles optional devices that may not always
1021 * show up.
Yinghai Lu13f1c2a2005-07-08 02:49:49 +00001022 */
1023 /* If the chain is fully enumerated quit */
Myles Watson29cc9ed2009-07-02 18:56:24 +00001024 if ((id == 0xffffffff) || (id == 0x00000000) ||
1025 (id == 0x0000ffff) || (id == 0xffff0000)) {
Yinghai Lu13f1c2a2005-07-08 02:49:49 +00001026 if (dev->enabled) {
Uwe Hermanne4870472010-11-04 23:23:47 +00001027 printk(BIOS_INFO, "PCI: Static device %s not "
1028 "found, disabling it.\n", dev_path(dev));
Yinghai Lu13f1c2a2005-07-08 02:49:49 +00001029 dev->enabled = 0;
1030 }
1031 return dev;
1032 }
1033 }
Uwe Hermanne4870472010-11-04 23:23:47 +00001034
Myles Watson29cc9ed2009-07-02 18:56:24 +00001035 /* Read the rest of the PCI configuration information. */
Yinghai Lu13f1c2a2005-07-08 02:49:49 +00001036 hdr_type = pci_read_config8(dev, PCI_HEADER_TYPE);
1037 class = pci_read_config32(dev, PCI_CLASS_REVISION);
Myles Watson032a9652009-05-11 22:24:53 +00001038
Myles Watson29cc9ed2009-07-02 18:56:24 +00001039 /* Store the interesting information in the device structure. */
Yinghai Lu13f1c2a2005-07-08 02:49:49 +00001040 dev->vendor = id & 0xffff;
1041 dev->device = (id >> 16) & 0xffff;
1042 dev->hdr_type = hdr_type;
Myles Watson29cc9ed2009-07-02 18:56:24 +00001043
1044 /* Class code, the upper 3 bytes of PCI_CLASS_REVISION. */
Yinghai Lu13f1c2a2005-07-08 02:49:49 +00001045 dev->class = class >> 8;
Myles Watson032a9652009-05-11 22:24:53 +00001046
Myles Watson29cc9ed2009-07-02 18:56:24 +00001047 /* Architectural/System devices always need to be bus masters. */
Uwe Hermanne4870472010-11-04 23:23:47 +00001048 if ((dev->class >> 16) == PCI_BASE_CLASS_SYSTEM)
Yinghai Lu13f1c2a2005-07-08 02:49:49 +00001049 dev->command |= PCI_COMMAND_MASTER;
Uwe Hermanne4870472010-11-04 23:23:47 +00001050
1051 /*
1052 * Look at the vendor and device ID, or at least the header type and
Myles Watson29cc9ed2009-07-02 18:56:24 +00001053 * class and figure out which set of configuration methods to use.
1054 * Unless we already have some PCI ops.
Yinghai Lu13f1c2a2005-07-08 02:49:49 +00001055 */
1056 set_pci_ops(dev);
1057
Myles Watson29cc9ed2009-07-02 18:56:24 +00001058 /* Now run the magic enable/disable sequence for the device. */
Uwe Hermanne4870472010-11-04 23:23:47 +00001059 if (dev->ops && dev->ops->enable)
Yinghai Lu13f1c2a2005-07-08 02:49:49 +00001060 dev->ops->enable(dev);
Myles Watson032a9652009-05-11 22:24:53 +00001061
Myles Watson29cc9ed2009-07-02 18:56:24 +00001062 /* Display the device. */
Uwe Hermanne4870472010-11-04 23:23:47 +00001063 printk(BIOS_DEBUG, "%s [%04x/%04x] %s%s\n", dev_path(dev),
1064 dev->vendor, dev->device, dev->enabled ? "enabled" : "disabled",
1065 dev->ops ? "" : " No operations");
Yinghai Lu13f1c2a2005-07-08 02:49:49 +00001066
1067 return dev;
1068}
1069
Myles Watson032a9652009-05-11 22:24:53 +00001070/**
Kyösti Mälkkic73acdb2013-06-15 17:16:56 +03001071 * Test for match between romstage and ramstage device instance.
1072 *
1073 * @param dev Pointer to the device structure.
1074 * @param sdev Simple device model identifier, created with PCI_DEV().
1075 * @return Non-zero if bus:dev.fn of device matches.
1076 */
1077unsigned int pci_match_simple_dev(device_t dev, pci_devfn_t sdev)
1078{
1079 return dev->bus->secondary == PCI_DEV2SEGBUS(sdev) &&
1080 dev->path.pci.devfn == PCI_DEV2DEVFN(sdev);
1081}
1082
1083/**
Uwe Hermannc1ee4292010-10-17 19:01:48 +00001084 * Scan a PCI bus.
Yinghai Lu13f1c2a2005-07-08 02:49:49 +00001085 *
Li-Ta Loe5266692004-03-23 21:28:05 +00001086 * Determine the existence of devices and bridges on a PCI bus. If there are
1087 * bridges on the bus, recursively scan the buses behind the bridges.
1088 *
Uwe Hermannc1ee4292010-10-17 19:01:48 +00001089 * @param bus Pointer to the bus structure.
1090 * @param min_devfn Minimum devfn to look at in the scan, usually 0x00.
1091 * @param max_devfn Maximum devfn to look at in the scan, usually 0xff.
Eric Biederman8ca8d762003-04-22 19:02:15 +00001092 */
Kyösti Mälkkide271a82015-03-18 13:09:47 +02001093void pci_scan_bus(struct bus *bus, unsigned min_devfn,
1094 unsigned max_devfn)
Eric Biederman8ca8d762003-04-22 19:02:15 +00001095{
1096 unsigned int devfn;
Myles Watson29cc9ed2009-07-02 18:56:24 +00001097 struct device *old_devices;
Eric Biederman8ca8d762003-04-22 19:02:15 +00001098
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +00001099 printk(BIOS_DEBUG, "PCI: pci_scan_bus for bus %02x\n", bus->secondary);
Eric Biederman8ca8d762003-04-22 19:02:15 +00001100
Uwe Hermanne4870472010-11-04 23:23:47 +00001101 /* Maximum sane devfn is 0xFF. */
Juhana Helovuo50b78b62010-09-13 14:43:02 +00001102 if (max_devfn > 0xff) {
Uwe Hermanne4870472010-11-04 23:23:47 +00001103 printk(BIOS_ERR, "PCI: pci_scan_bus limits devfn %x - "
1104 "devfn %x\n", min_devfn, max_devfn);
1105 printk(BIOS_ERR, "PCI: pci_scan_bus upper limit too big. "
1106 "Using 0xff.\n");
Juhana Helovuo50b78b62010-09-13 14:43:02 +00001107 max_devfn=0xff;
1108 }
1109
Eric Biederman8ca8d762003-04-22 19:02:15 +00001110 old_devices = bus->children;
Myles Watson29cc9ed2009-07-02 18:56:24 +00001111 bus->children = NULL;
Eric Biederman8ca8d762003-04-22 19:02:15 +00001112
1113 post_code(0x24);
Uwe Hermanne4870472010-11-04 23:23:47 +00001114
1115 /*
1116 * Probe all devices/functions on this bus with some optimization for
Myles Watson29cc9ed2009-07-02 18:56:24 +00001117 * non-existence and single function devices.
Eric Biedermanb78c1972004-10-14 20:54:17 +00001118 */
Eric Biedermane9a271e32003-09-02 03:36:25 +00001119 for (devfn = min_devfn; devfn <= max_devfn; devfn++) {
Myles Watson29cc9ed2009-07-02 18:56:24 +00001120 struct device *dev;
Eric Biederman8ca8d762003-04-22 19:02:15 +00001121
Uwe Hermanne4870472010-11-04 23:23:47 +00001122 /* First thing setup the device structure. */
Eric Biederman8ca8d762003-04-22 19:02:15 +00001123 dev = pci_scan_get_dev(&old_devices, devfn);
Li-Ta Lo9782f752004-05-05 21:15:42 +00001124
Myles Watson29cc9ed2009-07-02 18:56:24 +00001125 /* See if a device is present and setup the device structure. */
Myles Watson032a9652009-05-11 22:24:53 +00001126 dev = pci_probe_dev(dev, bus, devfn);
Eric Biederman03acab62004-10-14 21:25:53 +00001127
Uwe Hermanne4870472010-11-04 23:23:47 +00001128 /*
1129 * If this is not a multi function device, or the device is
Myles Watson29cc9ed2009-07-02 18:56:24 +00001130 * not present don't waste time probing another function.
Myles Watson032a9652009-05-11 22:24:53 +00001131 * Skip to next device.
Eric Biederman8ca8d762003-04-22 19:02:15 +00001132 */
Uwe Hermanne4870472010-11-04 23:23:47 +00001133 if ((PCI_FUNC(devfn) == 0x00) && (!dev
Myles Watson29cc9ed2009-07-02 18:56:24 +00001134 || (dev->enabled && ((dev->hdr_type & 0x80) != 0x80)))) {
Eric Biederman8ca8d762003-04-22 19:02:15 +00001135 devfn += 0x07;
1136 }
1137 }
Uwe Hermanne4870472010-11-04 23:23:47 +00001138
Eric Biederman8ca8d762003-04-22 19:02:15 +00001139 post_code(0x25);
1140
Uwe Hermanne4870472010-11-04 23:23:47 +00001141 /*
1142 * Warn if any leftover static devices are are found.
1143 * There's probably a problem in devicetree.cb.
Myles Watson29cc9ed2009-07-02 18:56:24 +00001144 */
1145 if (old_devices) {
Yinghai Lu13f1c2a2005-07-08 02:49:49 +00001146 device_t left;
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +00001147 printk(BIOS_WARNING, "PCI: Left over static devices:\n");
Uwe Hermanne4870472010-11-04 23:23:47 +00001148 for (left = old_devices; left; left = left->sibling)
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +00001149 printk(BIOS_WARNING, "%s\n", dev_path(left));
Uwe Hermanne4870472010-11-04 23:23:47 +00001150
1151 printk(BIOS_WARNING, "PCI: Check your devicetree.cb.\n");
Yinghai Lu13f1c2a2005-07-08 02:49:49 +00001152 }
1153
Uwe Hermanne4870472010-11-04 23:23:47 +00001154 /*
1155 * For all children that implement scan_bus() (i.e. bridges)
Eric Biedermanb78c1972004-10-14 20:54:17 +00001156 * scan the bus behind that child.
1157 */
Kyösti Mälkkide271a82015-03-18 13:09:47 +02001158
Kyösti Mälkki2d2367c2015-02-20 21:28:31 +02001159 scan_bridges(bus);
Kyösti Mälkkide271a82015-03-18 13:09:47 +02001160
Uwe Hermanne4870472010-11-04 23:23:47 +00001161 /*
1162 * We've scanned the bus and so we know all about what's on the other
Myles Watson29cc9ed2009-07-02 18:56:24 +00001163 * side of any bridges that may be on this bus plus any devices.
Eric Biederman8ca8d762003-04-22 19:02:15 +00001164 * Return how far we've got finding sub-buses.
1165 */
Eric Biederman8ca8d762003-04-22 19:02:15 +00001166 post_code(0x55);
Eric Biederman8ca8d762003-04-22 19:02:15 +00001167}
1168
Kyösti Mälkki33452402015-02-23 06:58:26 +02001169typedef enum {
1170 PCI_ROUTE_CLOSE,
1171 PCI_ROUTE_SCAN,
1172 PCI_ROUTE_FINAL,
1173} scan_state;
1174
1175static void pci_bridge_route(struct bus *link, scan_state state)
1176{
1177 struct device *dev = link->dev;
1178 struct bus *parent = dev->bus;
1179 u32 reg, buses = 0;
1180
Kyösti Mälkki757c8b42015-02-23 06:58:26 +02001181 if (state == PCI_ROUTE_SCAN) {
1182 link->secondary = parent->subordinate + 1;
1183 link->subordinate = link->secondary;
1184 }
1185
Kyösti Mälkki33452402015-02-23 06:58:26 +02001186 if (state == PCI_ROUTE_CLOSE) {
1187 buses |= 0xfeff << 8;
1188 } else if (state == PCI_ROUTE_SCAN) {
Timothy Pearson7d8a4782015-10-24 20:34:57 -05001189 buses |= parent->secondary & 0xff;
Kyösti Mälkki33452402015-02-23 06:58:26 +02001190 buses |= ((u32) link->secondary & 0xff) << 8;
Kyösti Mälkki757c8b42015-02-23 06:58:26 +02001191 buses |= 0xff << 16; /* MAX PCI_BUS number here */
Kyösti Mälkki33452402015-02-23 06:58:26 +02001192 } else if (state == PCI_ROUTE_FINAL) {
1193 buses |= parent->secondary & 0xff;
1194 buses |= ((u32) link->secondary & 0xff) << 8;
1195 buses |= ((u32) link->subordinate & 0xff) << 16;
1196 }
1197
1198 if (state == PCI_ROUTE_SCAN) {
1199 /* Clear all status bits and turn off memory, I/O and master enables. */
1200 link->bridge_cmd = pci_read_config16(dev, PCI_COMMAND);
1201 pci_write_config16(dev, PCI_COMMAND, 0x0000);
1202 pci_write_config16(dev, PCI_STATUS, 0xffff);
1203 }
1204
1205 /*
1206 * Configure the bus numbers for this bridge: the configuration
1207 * transactions will not be propagated by the bridge if it is not
1208 * correctly configured.
1209 */
1210
1211 reg = pci_read_config32(dev, PCI_PRIMARY_BUS);
1212 reg &= 0xff000000;
1213 reg |= buses;
1214 pci_write_config32(dev, PCI_PRIMARY_BUS, reg);
1215
1216 if (state == PCI_ROUTE_FINAL) {
1217 pci_write_config16(dev, PCI_COMMAND, link->bridge_cmd);
Kyösti Mälkki757c8b42015-02-23 06:58:26 +02001218 parent->subordinate = link->subordinate;
Kyösti Mälkki33452402015-02-23 06:58:26 +02001219 }
1220}
1221
Li-Ta Loe5266692004-03-23 21:28:05 +00001222/**
Uwe Hermannc1ee4292010-10-17 19:01:48 +00001223 * Scan a PCI bridge and the buses behind the bridge.
Li-Ta Loe5266692004-03-23 21:28:05 +00001224 *
1225 * Determine the existence of buses behind the bridge. Set up the bridge
1226 * according to the result of the scan.
1227 *
1228 * This function is the default scan_bus() method for PCI bridge devices.
1229 *
Myles Watson29cc9ed2009-07-02 18:56:24 +00001230 * @param dev Pointer to the bridge device.
Uwe Hermannc1ee4292010-10-17 19:01:48 +00001231 * @param do_scan_bus TODO
Eric Biederman8ca8d762003-04-22 19:02:15 +00001232 */
Kyösti Mälkki580e7222015-03-19 21:04:23 +02001233void do_pci_scan_bridge(struct device *dev,
Kyösti Mälkkide271a82015-03-18 13:09:47 +02001234 void (*do_scan_bus) (struct bus * bus,
Myles Watson29cc9ed2009-07-02 18:56:24 +00001235 unsigned min_devfn,
Kyösti Mälkkide271a82015-03-18 13:09:47 +02001236 unsigned max_devfn))
Eric Biederman8ca8d762003-04-22 19:02:15 +00001237{
Eric Biedermane9a271e32003-09-02 03:36:25 +00001238 struct bus *bus;
Eric Biederman83b991a2003-10-11 06:20:25 +00001239
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +00001240 printk(BIOS_SPEW, "%s for %s\n", __func__, dev_path(dev));
Li-Ta Lo3a812852004-12-03 22:39:34 +00001241
Myles Watson894a3472010-06-09 22:41:35 +00001242 if (dev->link_list == NULL) {
1243 struct bus *link;
1244 link = malloc(sizeof(*link));
1245 if (link == NULL)
1246 die("Couldn't allocate a link!\n");
1247 memset(link, 0, sizeof(*link));
1248 link->dev = dev;
1249 dev->link_list = link;
1250 }
1251
1252 bus = dev->link_list;
Eric Biedermane9a271e32003-09-02 03:36:25 +00001253
Kyösti Mälkki33452402015-02-23 06:58:26 +02001254 pci_bridge_route(bus, PCI_ROUTE_SCAN);
Li-Ta Lo3a812852004-12-03 22:39:34 +00001255
Kyösti Mälkkide271a82015-03-18 13:09:47 +02001256 do_scan_bus(bus, 0x00, 0xff);
Kyösti Mälkki33452402015-02-23 06:58:26 +02001257
1258 pci_bridge_route(bus, PCI_ROUTE_FINAL);
Eric Biederman8ca8d762003-04-22 19:02:15 +00001259}
Li-Ta Loe5266692004-03-23 21:28:05 +00001260
Yinghai Lu13f1c2a2005-07-08 02:49:49 +00001261/**
Uwe Hermannc1ee4292010-10-17 19:01:48 +00001262 * Scan a PCI bridge and the buses behind the bridge.
Yinghai Lu13f1c2a2005-07-08 02:49:49 +00001263 *
1264 * Determine the existence of buses behind the bridge. Set up the bridge
1265 * according to the result of the scan.
1266 *
1267 * This function is the default scan_bus() method for PCI bridge devices.
1268 *
Myles Watson29cc9ed2009-07-02 18:56:24 +00001269 * @param dev Pointer to the bridge device.
Yinghai Lu13f1c2a2005-07-08 02:49:49 +00001270 */
Kyösti Mälkki580e7222015-03-19 21:04:23 +02001271void pci_scan_bridge(struct device *dev)
Yinghai Lu13f1c2a2005-07-08 02:49:49 +00001272{
Kyösti Mälkki580e7222015-03-19 21:04:23 +02001273 do_pci_scan_bridge(dev, pci_scan_bus);
Yinghai Lu13f1c2a2005-07-08 02:49:49 +00001274}
1275
Myles Watson29cc9ed2009-07-02 18:56:24 +00001276/**
Uwe Hermannc1ee4292010-10-17 19:01:48 +00001277 * Scan a PCI domain.
Myles Watson29cc9ed2009-07-02 18:56:24 +00001278 *
1279 * This function is the default scan_bus() method for PCI domains.
1280 *
Uwe Hermannc1ee4292010-10-17 19:01:48 +00001281 * @param dev Pointer to the domain.
Myles Watson29cc9ed2009-07-02 18:56:24 +00001282 */
Kyösti Mälkki580e7222015-03-19 21:04:23 +02001283void pci_domain_scan_bus(device_t dev)
Myles Watson29cc9ed2009-07-02 18:56:24 +00001284{
Kyösti Mälkki6f370172015-03-19 15:26:52 +02001285 struct bus *link = dev->link_list;
Kyösti Mälkkide271a82015-03-18 13:09:47 +02001286 pci_scan_bus(link, PCI_DEVFN(0, 0), 0xff);
Myles Watson29cc9ed2009-07-02 18:56:24 +00001287}
1288
Mike Loptien0f5cf5e2014-05-12 21:46:31 -06001289/**
1290 * Take an INT_PIN number (0, 1 - 4) and convert
1291 * it to a string ("NO PIN", "PIN A" - "PIN D")
1292 *
1293 * @param pin PCI Interrupt Pin number (0, 1 - 4)
1294 * @return A string corresponding to the pin number or "Invalid"
1295 */
1296const char *pin_to_str(int pin)
1297{
1298 const char *str[5] = {
1299 "NO PIN",
1300 "PIN A",
1301 "PIN B",
1302 "PIN C",
1303 "PIN D",
1304 };
1305
1306 if (pin >= 0 && pin <= 4)
1307 return str[pin];
1308 else
1309 return "Invalid PIN, not 0 - 4";
1310}
1311
1312/**
1313 * Get the PCI INT_PIN swizzle for a device defined as:
1314 * pin_parent = (pin_child + devn_child) % 4 + 1
1315 * where PIN A = 1 ... PIN_D = 4
1316 *
1317 * Given a PCI device structure 'dev', find the interrupt pin
1318 * that will be triggered on its parent bridge device when
1319 * generating an interrupt. For example: Device 1:3.2 may
1320 * use INT_PIN A but will trigger PIN D on its parent bridge
1321 * device. In this case, this function will return 4 (PIN D).
1322 *
1323 * @param dev A PCI device structure to swizzle interrupt pins for
Martin Roth32bc6b62015-01-04 16:54:35 -07001324 * @param *parent_bridge The PCI device structure for the bridge
Mike Loptien0f5cf5e2014-05-12 21:46:31 -06001325 * device 'dev' is attached to
1326 * @return The interrupt pin number (1 - 4) that 'dev' will
1327 * trigger when generating an interrupt
1328 */
1329static int swizzle_irq_pins(device_t dev, device_t *parent_bridge)
1330{
1331 device_t parent; /* Our current device's parent device */
1332 device_t child; /* The child device of the parent */
1333 uint8_t parent_bus = 0; /* Parent Bus number */
1334 uint16_t parent_devfn = 0; /* Parent Device and Function number */
1335 uint16_t child_devfn = 0; /* Child Device and Function number */
1336 uint8_t swizzled_pin = 0; /* Pin swizzled across a bridge */
1337
1338 /* Start with PIN A = 0 ... D = 3 */
1339 swizzled_pin = pci_read_config8(dev, PCI_INTERRUPT_PIN) - 1;
1340
1341 /* While our current device has parent devices */
1342 child = dev;
1343 for (parent = child->bus->dev; parent; parent = parent->bus->dev) {
1344 parent_bus = parent->bus->secondary;
1345 parent_devfn = parent->path.pci.devfn;
1346 child_devfn = child->path.pci.devfn;
1347
1348 /* Swizzle the INT_PIN for any bridges not on root bus */
1349 swizzled_pin = (PCI_SLOT(child_devfn) + swizzled_pin) % 4;
1350 printk(BIOS_SPEW, "\tWith INT_PIN swizzled to %s\n"
1351 "\tAttached to bridge device %01X:%02Xh.%02Xh\n",
1352 pin_to_str(swizzled_pin + 1), parent_bus,
1353 PCI_SLOT(parent_devfn), PCI_FUNC(parent_devfn));
1354
1355 /* Continue until we find the root bus */
1356 if (parent_bus > 0) {
1357 /*
1358 * We will go on to the next parent so this parent
1359 * becomes the child
1360 */
1361 child = parent;
1362 continue;
1363 } else {
1364 /*
1365 * Found the root bridge device,
1366 * fill in the structure and exit
1367 */
1368 *parent_bridge = parent;
1369 break;
1370 }
1371 }
1372
1373 /* End with PIN A = 1 ... D = 4 */
1374 return swizzled_pin + 1;
1375}
1376
1377/**
1378 * Given a device structure 'dev', find its interrupt pin
1379 * and its parent bridge 'parent_bdg' device structure.
1380 * If it is behind a bridge, it will return the interrupt
1381 * pin number (1 - 4) of the parent bridge that the device
1382 * interrupt pin has been swizzled to, otherwise it will
1383 * return the interrupt pin that is programmed into the
1384 * PCI config space of the target device. If 'dev' is
1385 * behind a bridge, it will fill in 'parent_bdg' with the
1386 * device structure of the bridge it is behind, otherwise
1387 * it will copy 'dev' into 'parent_bdg'.
1388 *
1389 * @param dev A PCI device structure to get interrupt pins for.
1390 * @param *parent_bdg The PCI device structure for the bridge
1391 * device 'dev' is attached to.
1392 * @return The interrupt pin number (1 - 4) that 'dev' will
1393 * trigger when generating an interrupt.
1394 * Errors: -1 is returned if the device is not enabled
1395 * -2 is returned if a parent bridge could not be found.
1396 */
1397int get_pci_irq_pins(device_t dev, device_t *parent_bdg)
1398{
1399 uint8_t bus = 0; /* The bus this device is on */
1400 uint16_t devfn = 0; /* This device's device and function numbers */
1401 uint8_t int_pin = 0; /* Interrupt pin used by the device */
1402 uint8_t target_pin = 0; /* Interrupt pin we want to assign an IRQ to */
1403
1404 /* Make sure this device is enabled */
1405 if (!(dev->enabled && (dev->path.type == DEVICE_PATH_PCI)))
1406 return -1;
1407
1408 bus = dev->bus->secondary;
1409 devfn = dev->path.pci.devfn;
1410
1411 /* Get and validate the interrupt pin used. Only 1-4 are allowed */
1412 int_pin = pci_read_config8(dev, PCI_INTERRUPT_PIN);
1413 if (int_pin < 1 || int_pin > 4)
1414 return -1;
1415
1416 printk(BIOS_SPEW, "PCI IRQ: Found device %01X:%02X.%02X using %s\n",
1417 bus, PCI_SLOT(devfn), PCI_FUNC(devfn), pin_to_str(int_pin));
1418
1419 /* If this device is on a bridge, swizzle its INT_PIN */
1420 if (bus) {
1421 /* Swizzle its INT_PINs */
1422 target_pin = swizzle_irq_pins(dev, parent_bdg);
1423
1424 /* Make sure the swizzle returned valid structures */
1425 if (parent_bdg == NULL) {
1426 printk(BIOS_WARNING,
1427 "Warning: Could not find parent bridge for this device!\n");
1428 return -2;
1429 }
1430 } else { /* Device is not behind a bridge */
1431 target_pin = int_pin; /* Return its own interrupt pin */
1432 *parent_bdg = dev; /* Return its own structure */
1433 }
1434
1435 /* Target pin is the interrupt pin we want to assign an IRQ to */
1436 return target_pin;
1437}
1438
Patrick Georgie1667822012-05-05 15:29:32 +02001439#if CONFIG_PC80_SYSTEM
Myles Watson29cc9ed2009-07-02 18:56:24 +00001440/**
Uwe Hermannc1ee4292010-10-17 19:01:48 +00001441 * Assign IRQ numbers.
Myles Watson29cc9ed2009-07-02 18:56:24 +00001442 *
Stefan Reinauer4d933dd2009-07-21 21:36:41 +00001443 * This function assigns IRQs for all functions contained within the indicated
Uwe Hermanne4870472010-11-04 23:23:47 +00001444 * device address. If the device does not exist or does not require interrupts
Stefan Reinauer4d933dd2009-07-21 21:36:41 +00001445 * then this function has no effect.
Myles Watson29cc9ed2009-07-02 18:56:24 +00001446 *
1447 * This function should be called for each PCI slot in your system.
1448 *
Uwe Hermannc1ee4292010-10-17 19:01:48 +00001449 * @param bus Pointer to the bus structure.
1450 * @param slot TODO
1451 * @param pIntAtoD An array of IRQ #s that are assigned to PINTA through PINTD
1452 * of this slot. The particular IRQ #s that are passed in depend on the
1453 * routing inside your southbridge and on your board.
Stefan Reinauer4d933dd2009-07-21 21:36:41 +00001454 */
Yinghai Lu13f1c2a2005-07-08 02:49:49 +00001455void pci_assign_irqs(unsigned bus, unsigned slot,
Uwe Hermanne4870472010-11-04 23:23:47 +00001456 const unsigned char pIntAtoD[4])
Ronald G. Minnich6dd6c6852003-10-02 00:08:42 +00001457{
Stefan Reinauer4d933dd2009-07-21 21:36:41 +00001458 unsigned int funct;
1459 device_t pdev;
Uwe Hermanne4870472010-11-04 23:23:47 +00001460 u8 line, irq;
Ronald G. Minnich6dd6c6852003-10-02 00:08:42 +00001461
Uwe Hermanne4870472010-11-04 23:23:47 +00001462 /* Each slot may contain up to eight functions. */
Stefan Reinauer4d933dd2009-07-21 21:36:41 +00001463 for (funct = 0; funct < 8; funct++) {
1464 pdev = dev_find_slot(bus, (slot << 3) + funct);
Ronald G. Minnich6dd6c6852003-10-02 00:08:42 +00001465
Stefan Reinauer4d933dd2009-07-21 21:36:41 +00001466 if (!pdev)
1467 continue;
Ronald G. Minnich6dd6c6852003-10-02 00:08:42 +00001468
Stefan Reinauer4d933dd2009-07-21 21:36:41 +00001469 line = pci_read_config8(pdev, PCI_INTERRUPT_PIN);
Ronald G. Minnich6dd6c6852003-10-02 00:08:42 +00001470
Uwe Hermanne4870472010-11-04 23:23:47 +00001471 /* PCI spec says all values except 1..4 are reserved. */
Stefan Reinauer4d933dd2009-07-21 21:36:41 +00001472 if ((line < 1) || (line > 4))
1473 continue;
Ronald G. Minnich6dd6c6852003-10-02 00:08:42 +00001474
Stefan Reinauer4d933dd2009-07-21 21:36:41 +00001475 irq = pIntAtoD[line - 1];
Ronald G. Minnich6dd6c6852003-10-02 00:08:42 +00001476
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +00001477 printk(BIOS_DEBUG, "Assigning IRQ %d to %d:%x.%d\n",
Uwe Hermanne4870472010-11-04 23:23:47 +00001478 irq, bus, slot, funct);
Ronald G. Minnich6dd6c6852003-10-02 00:08:42 +00001479
Stefan Reinauer14e22772010-04-27 06:56:47 +00001480 pci_write_config8(pdev, PCI_INTERRUPT_LINE,
Uwe Hermanne4870472010-11-04 23:23:47 +00001481 pIntAtoD[line - 1]);
Stefan Reinauer4d933dd2009-07-21 21:36:41 +00001482
1483#ifdef PARANOID_IRQ_ASSIGNMENTS
Myles Watson17aeeca2009-10-07 18:41:08 +00001484 irq = pci_read_config8(pdev, PCI_INTERRUPT_LINE);
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +00001485 printk(BIOS_DEBUG, " Readback = %d\n", irq);
Stefan Reinauer4d933dd2009-07-21 21:36:41 +00001486#endif
1487
Patrick Georgie1667822012-05-05 15:29:32 +02001488#if CONFIG_PC80_SYSTEM
Uwe Hermanne4870472010-11-04 23:23:47 +00001489 /* Change to level triggered. */
1490 i8259_configure_irq_trigger(pIntAtoD[line - 1],
1491 IRQ_LEVEL_TRIGGERED);
Stefan Reinauer5fb62162010-12-16 23:52:04 +00001492#endif
Ronald G. Minnich6dd6c6852003-10-02 00:08:42 +00001493 }
1494}
Stefan Reinauer4d933dd2009-07-21 21:36:41 +00001495#endif