blob: 2c724aad5099bf298a19090aebfb795e230ff938 [file] [log] [blame]
Eric Biederman8ca8d762003-04-22 19:02:15 +00001/*
Stefan Reinauer7e61e452008-01-18 10:35:56 +00002 * This file is part of the coreboot project.
Uwe Hermannb80dbf02007-04-22 19:08:13 +00003 *
4 * It was originally based on the Linux kernel (drivers/pci/pci.c).
Martin Rothbb5953d2016-04-11 20:53:39 -06005 * Copyright 1993 -- 1997 Drew Eckhardt, Frederic Potter,
6 * David Mosberger-Tang
Uwe Hermannb80dbf02007-04-22 19:08:13 +00007 *
Martin Rothbb5953d2016-04-11 20:53:39 -06008 * Copyright 1997 -- 1999 Martin Mares <mj@atrey.karlin.mff.cuni.cz>
9 *
Uwe Hermannb80dbf02007-04-22 19:08:13 +000010 * Copyright (C) 2003-2004 Linux Networx
11 * (Written by Eric Biederman <ebiederman@lnxi.com> for Linux Networx)
12 * Copyright (C) 2003-2006 Ronald G. Minnich <rminnich@gmail.com>
13 * Copyright (C) 2004-2005 Li-Ta Lo <ollie@lanl.gov>
14 * Copyright (C) 2005-2006 Tyan
15 * (Written by Yinghai Lu <yhlu@tyan.com> for Tyan)
Patrick Georgi16cdbb22009-04-21 20:14:31 +000016 * Copyright (C) 2005-2009 coresystems GmbH
17 * (Written by Stefan Reinauer <stepan@coresystems.de> for coresystems GmbH)
Mike Loptien0f5cf5e2014-05-12 21:46:31 -060018 * Copyright (C) 2014 Sage Electronic Engineering, LLC.
Martin Rothbb5953d2016-04-11 20:53:39 -060019 *
20 * This program is free software; you can redistribute it and/or modify
21 * it under the terms of the GNU General Public License as published by
22 * the Free Software Foundation; version 2 of the License.
23 *
24 * This program is distributed in the hope that it will be useful,
25 * but WITHOUT ANY WARRANTY; without even the implied warranty of
26 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
27 * GNU General Public License for more details.
Uwe Hermannb80dbf02007-04-22 19:08:13 +000028 */
29
30/*
Myles Watson29cc9ed2009-07-02 18:56:24 +000031 * PCI Bus Services, see include/linux/pci.h for further explanation.
Eric Biederman8ca8d762003-04-22 19:02:15 +000032 */
33
Edward O'Callaghan6c992502014-06-20 21:19:06 +100034#include <arch/acpi.h>
Kyösti Mälkkif1b58b72019-03-01 13:43:02 +020035#include <device/pci_ops.h>
Edward O'Callaghan6c992502014-06-20 21:19:06 +100036#include <bootmode.h>
Eric Biederman8ca8d762003-04-22 19:02:15 +000037#include <console/console.h>
38#include <stdlib.h>
39#include <stdint.h>
Eric Biederman8ca8d762003-04-22 19:02:15 +000040#include <string.h>
Edward O'Callaghan6c992502014-06-20 21:19:06 +100041#include <delay.h>
Edward O'Callaghan6c992502014-06-20 21:19:06 +100042#include <device/cardbus.h>
Eric Biederman5899fd82003-04-24 06:25:08 +000043#include <device/device.h>
44#include <device/pci.h>
45#include <device/pci_ids.h>
Yinghai Lu13f1c2a2005-07-08 02:49:49 +000046#include <device/pcix.h>
Yinghai Lu13f1c2a2005-07-08 02:49:49 +000047#include <device/pciexp.h>
Edward O'Callaghan6c992502014-06-20 21:19:06 +100048#include <device/hypertransport.h>
Stefan Reinauer4d933dd2009-07-21 21:36:41 +000049#include <pc80/i8259.h>
Philipp Deppenwiesefea24292017-10-17 17:02:29 +020050#include <security/vboot/vbnv.h>
Martin Roth5dd4a2a2018-03-06 16:10:45 -070051#include <timestamp.h>
Eric Biederman03acab62004-10-14 21:25:53 +000052
Myles Watson29cc9ed2009-07-02 18:56:24 +000053u8 pci_moving_config8(struct device *dev, unsigned int reg)
Eric Biederman03acab62004-10-14 21:25:53 +000054{
Myles Watson29cc9ed2009-07-02 18:56:24 +000055 u8 value, ones, zeroes;
Uwe Hermanne4870472010-11-04 23:23:47 +000056
Eric Biederman03acab62004-10-14 21:25:53 +000057 value = pci_read_config8(dev, reg);
Myles Watson032a9652009-05-11 22:24:53 +000058
Eric Biederman03acab62004-10-14 21:25:53 +000059 pci_write_config8(dev, reg, 0xff);
60 ones = pci_read_config8(dev, reg);
61
62 pci_write_config8(dev, reg, 0x00);
63 zeroes = pci_read_config8(dev, reg);
64
65 pci_write_config8(dev, reg, value);
66
67 return ones ^ zeroes;
68}
Li-Ta Lo9a5b4962004-12-23 21:48:01 +000069
Uwe Hermanne4870472010-11-04 23:23:47 +000070u16 pci_moving_config16(struct device *dev, unsigned int reg)
Eric Biederman03acab62004-10-14 21:25:53 +000071{
Myles Watson29cc9ed2009-07-02 18:56:24 +000072 u16 value, ones, zeroes;
Uwe Hermanne4870472010-11-04 23:23:47 +000073
Eric Biederman03acab62004-10-14 21:25:53 +000074 value = pci_read_config16(dev, reg);
Myles Watson032a9652009-05-11 22:24:53 +000075
Eric Biederman03acab62004-10-14 21:25:53 +000076 pci_write_config16(dev, reg, 0xffff);
77 ones = pci_read_config16(dev, reg);
78
79 pci_write_config16(dev, reg, 0x0000);
80 zeroes = pci_read_config16(dev, reg);
81
82 pci_write_config16(dev, reg, value);
83
84 return ones ^ zeroes;
85}
Li-Ta Loe8b1c9d2004-12-27 04:25:41 +000086
Uwe Hermanne4870472010-11-04 23:23:47 +000087u32 pci_moving_config32(struct device *dev, unsigned int reg)
Eric Biederman03acab62004-10-14 21:25:53 +000088{
Myles Watson29cc9ed2009-07-02 18:56:24 +000089 u32 value, ones, zeroes;
Uwe Hermanne4870472010-11-04 23:23:47 +000090
Eric Biederman03acab62004-10-14 21:25:53 +000091 value = pci_read_config32(dev, reg);
Myles Watson032a9652009-05-11 22:24:53 +000092
Eric Biederman03acab62004-10-14 21:25:53 +000093 pci_write_config32(dev, reg, 0xffffffff);
94 ones = pci_read_config32(dev, reg);
95
96 pci_write_config32(dev, reg, 0x00000000);
97 zeroes = pci_read_config32(dev, reg);
98
99 pci_write_config32(dev, reg, value);
100
101 return ones ^ zeroes;
102}
103
Myles Watson29cc9ed2009-07-02 18:56:24 +0000104/**
Myles Watson29cc9ed2009-07-02 18:56:24 +0000105 * Given a device and register, read the size of the BAR for that register.
106 *
107 * @param dev Pointer to the device structure.
108 * @param index Address of the PCI configuration register.
Uwe Hermannc1ee4292010-10-17 19:01:48 +0000109 * @return TODO
Eric Biederman8ca8d762003-04-22 19:02:15 +0000110 */
Eric Biederman03acab62004-10-14 21:25:53 +0000111struct resource *pci_get_resource(struct device *dev, unsigned long index)
Eric Biederman8ca8d762003-04-22 19:02:15 +0000112{
Eric Biederman5cd81732004-03-11 15:01:31 +0000113 struct resource *resource;
Eric Biederman03acab62004-10-14 21:25:53 +0000114 unsigned long value, attr;
Myles Watson29cc9ed2009-07-02 18:56:24 +0000115 resource_t moving, limit;
Eric Biederman8ca8d762003-04-22 19:02:15 +0000116
Myles Watson29cc9ed2009-07-02 18:56:24 +0000117 /* Initialize the resources to nothing. */
Eric Biederman03acab62004-10-14 21:25:53 +0000118 resource = new_resource(dev, index);
Eric Biederman8ca8d762003-04-22 19:02:15 +0000119
Myles Watson29cc9ed2009-07-02 18:56:24 +0000120 /* Get the initial value. */
Eric Biederman03acab62004-10-14 21:25:53 +0000121 value = pci_read_config32(dev, index);
Eric Biederman8ca8d762003-04-22 19:02:15 +0000122
Myles Watson29cc9ed2009-07-02 18:56:24 +0000123 /* See which bits move. */
Eric Biederman03acab62004-10-14 21:25:53 +0000124 moving = pci_moving_config32(dev, index);
Li-Ta Lo9a5b4962004-12-23 21:48:01 +0000125
Myles Watson29cc9ed2009-07-02 18:56:24 +0000126 /* Initialize attr to the bits that do not move. */
Eric Biederman03acab62004-10-14 21:25:53 +0000127 attr = value & ~moving;
128
Myles Watson29cc9ed2009-07-02 18:56:24 +0000129 /* If it is a 64bit resource look at the high half as well. */
Eric Biederman03acab62004-10-14 21:25:53 +0000130 if (((attr & PCI_BASE_ADDRESS_SPACE_IO) == 0) &&
Myles Watson29cc9ed2009-07-02 18:56:24 +0000131 ((attr & PCI_BASE_ADDRESS_MEM_LIMIT_MASK) ==
132 PCI_BASE_ADDRESS_MEM_LIMIT_64)) {
133 /* Find the high bits that move. */
134 moving |=
135 ((resource_t) pci_moving_config32(dev, index + 4)) << 32;
Eric Biederman03acab62004-10-14 21:25:53 +0000136 }
Uwe Hermanne4870472010-11-04 23:23:47 +0000137
Myles Watson032a9652009-05-11 22:24:53 +0000138 /* Find the resource constraints.
Eric Biederman03acab62004-10-14 21:25:53 +0000139 * Start by finding the bits that move. From there:
140 * - Size is the least significant bit of the bits that move.
141 * - Limit is all of the bits that move plus all of the lower bits.
Myles Watson29cc9ed2009-07-02 18:56:24 +0000142 * See PCI Spec 6.2.5.1.
Eric Biederman8ca8d762003-04-22 19:02:15 +0000143 */
Eric Biederman03acab62004-10-14 21:25:53 +0000144 limit = 0;
145 if (moving) {
146 resource->size = 1;
147 resource->align = resource->gran = 0;
Myles Watson29cc9ed2009-07-02 18:56:24 +0000148 while (!(moving & resource->size)) {
Eric Biederman03acab62004-10-14 21:25:53 +0000149 resource->size <<= 1;
150 resource->align += 1;
Myles Watson29cc9ed2009-07-02 18:56:24 +0000151 resource->gran += 1;
Eric Biederman03acab62004-10-14 21:25:53 +0000152 }
153 resource->limit = limit = moving | (resource->size - 1);
Nico Huber8193b062015-10-21 15:43:41 +0200154
155 if (pci_base_address_is_memory_space(attr)) {
156 /* Page-align to allow individual mapping of devices. */
157 if (resource->align < 12)
158 resource->align = 12;
159 }
Eric Biederman03acab62004-10-14 21:25:53 +0000160 }
Myles Watson29cc9ed2009-07-02 18:56:24 +0000161
Uwe Hermanne4870472010-11-04 23:23:47 +0000162 /*
163 * Some broken hardware has read-only registers that do not
Eric Biederman03acab62004-10-14 21:25:53 +0000164 * really size correctly.
Uwe Hermanne4870472010-11-04 23:23:47 +0000165 *
166 * Example: the Acer M7229 has BARs 1-4 normally read-only,
Eric Biederman8ca8d762003-04-22 19:02:15 +0000167 * so BAR1 at offset 0x10 reads 0x1f1. If you size that register
Uwe Hermanne4870472010-11-04 23:23:47 +0000168 * by writing 0xffffffff to it, it will read back as 0x1f1 -- which
169 * is a violation of the spec.
170 *
171 * We catch this case and ignore it by observing which bits move.
172 *
173 * This also catches the common case of unimplemented registers
Eric Biederman03acab62004-10-14 21:25:53 +0000174 * that always read back as 0.
Eric Biederman8ca8d762003-04-22 19:02:15 +0000175 */
Eric Biederman03acab62004-10-14 21:25:53 +0000176 if (moving == 0) {
177 if (value != 0) {
Uwe Hermanne4870472010-11-04 23:23:47 +0000178 printk(BIOS_DEBUG, "%s register %02lx(%08lx), "
179 "read-only ignoring it\n",
180 dev_path(dev), index, value);
Eric Biederman8ca8d762003-04-22 19:02:15 +0000181 }
182 resource->flags = 0;
Myles Watson29cc9ed2009-07-02 18:56:24 +0000183 } else if (attr & PCI_BASE_ADDRESS_SPACE_IO) {
184 /* An I/O mapped base address. */
Eric Biederman5cd81732004-03-11 15:01:31 +0000185 resource->flags |= IORESOURCE_IO;
Myles Watson29cc9ed2009-07-02 18:56:24 +0000186 /* I don't want to deal with 32bit I/O resources. */
Eric Biederman8ca8d762003-04-22 19:02:15 +0000187 resource->limit = 0xffff;
Myles Watson29cc9ed2009-07-02 18:56:24 +0000188 } else {
189 /* A Memory mapped base address. */
Eric Biederman03acab62004-10-14 21:25:53 +0000190 attr &= PCI_BASE_ADDRESS_MEM_ATTR_MASK;
Eric Biederman5cd81732004-03-11 15:01:31 +0000191 resource->flags |= IORESOURCE_MEM;
Uwe Hermanne4870472010-11-04 23:23:47 +0000192 if (attr & PCI_BASE_ADDRESS_MEM_PREFETCH)
Eric Biederman8ca8d762003-04-22 19:02:15 +0000193 resource->flags |= IORESOURCE_PREFETCH;
Eric Biederman03acab62004-10-14 21:25:53 +0000194 attr &= PCI_BASE_ADDRESS_MEM_LIMIT_MASK;
195 if (attr == PCI_BASE_ADDRESS_MEM_LIMIT_32) {
Myles Watson29cc9ed2009-07-02 18:56:24 +0000196 /* 32bit limit. */
Eric Biederman8ca8d762003-04-22 19:02:15 +0000197 resource->limit = 0xffffffffUL;
Myles Watson29cc9ed2009-07-02 18:56:24 +0000198 } else if (attr == PCI_BASE_ADDRESS_MEM_LIMIT_1M) {
199 /* 1MB limit. */
Eric Biederman8ca8d762003-04-22 19:02:15 +0000200 resource->limit = 0x000fffffUL;
Myles Watson29cc9ed2009-07-02 18:56:24 +0000201 } else if (attr == PCI_BASE_ADDRESS_MEM_LIMIT_64) {
202 /* 64bit limit. */
Eric Biederman03acab62004-10-14 21:25:53 +0000203 resource->limit = 0xffffffffffffffffULL;
Eric Biederman8ca8d762003-04-22 19:02:15 +0000204 resource->flags |= IORESOURCE_PCI64;
Myles Watson29cc9ed2009-07-02 18:56:24 +0000205 } else {
206 /* Invalid value. */
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000207 printk(BIOS_ERR, "Broken BAR with value %lx\n", attr);
208 printk(BIOS_ERR, " on dev %s at index %02lx\n",
Myles Watson29cc9ed2009-07-02 18:56:24 +0000209 dev_path(dev), index);
Eric Biederman8ca8d762003-04-22 19:02:15 +0000210 resource->flags = 0;
211 }
212 }
Uwe Hermanne4870472010-11-04 23:23:47 +0000213
Myles Watson29cc9ed2009-07-02 18:56:24 +0000214 /* Don't let the limit exceed which bits can move. */
Uwe Hermanne4870472010-11-04 23:23:47 +0000215 if (resource->limit > limit)
Eric Biederman03acab62004-10-14 21:25:53 +0000216 resource->limit = limit;
Eric Biederman03acab62004-10-14 21:25:53 +0000217
Eric Biederman5cd81732004-03-11 15:01:31 +0000218 return resource;
Eric Biederman8ca8d762003-04-22 19:02:15 +0000219}
220
Myles Watson29cc9ed2009-07-02 18:56:24 +0000221/**
222 * Given a device and an index, read the size of the BAR for that register.
223 *
224 * @param dev Pointer to the device structure.
225 * @param index Address of the PCI configuration register.
226 */
Li-Ta Loe8b1c9d2004-12-27 04:25:41 +0000227static void pci_get_rom_resource(struct device *dev, unsigned long index)
Li-Ta Lo9a5b4962004-12-23 21:48:01 +0000228{
229 struct resource *resource;
Li-Ta Loe8b1c9d2004-12-27 04:25:41 +0000230 unsigned long value;
Myles Watson29cc9ed2009-07-02 18:56:24 +0000231 resource_t moving;
Li-Ta Lo9a5b4962004-12-23 21:48:01 +0000232
Myles Watson29cc9ed2009-07-02 18:56:24 +0000233 /* Initialize the resources to nothing. */
Li-Ta Lo9a5b4962004-12-23 21:48:01 +0000234 resource = new_resource(dev, index);
235
Myles Watson29cc9ed2009-07-02 18:56:24 +0000236 /* Get the initial value. */
Li-Ta Lo9a5b4962004-12-23 21:48:01 +0000237 value = pci_read_config32(dev, index);
238
Myles Watson29cc9ed2009-07-02 18:56:24 +0000239 /* See which bits move. */
Li-Ta Lo9a5b4962004-12-23 21:48:01 +0000240 moving = pci_moving_config32(dev, index);
Myles Watson29cc9ed2009-07-02 18:56:24 +0000241
242 /* Clear the Enable bit. */
Li-Ta Loe8b1c9d2004-12-27 04:25:41 +0000243 moving = moving & ~PCI_ROM_ADDRESS_ENABLE;
Li-Ta Lo9a5b4962004-12-23 21:48:01 +0000244
Myles Watson032a9652009-05-11 22:24:53 +0000245 /* Find the resource constraints.
Li-Ta Lo9a5b4962004-12-23 21:48:01 +0000246 * Start by finding the bits that move. From there:
247 * - Size is the least significant bit of the bits that move.
248 * - Limit is all of the bits that move plus all of the lower bits.
Myles Watson29cc9ed2009-07-02 18:56:24 +0000249 * See PCI Spec 6.2.5.1.
Li-Ta Lo9a5b4962004-12-23 21:48:01 +0000250 */
Li-Ta Lo9a5b4962004-12-23 21:48:01 +0000251 if (moving) {
252 resource->size = 1;
253 resource->align = resource->gran = 0;
Li-Ta Loe8b1c9d2004-12-27 04:25:41 +0000254 while (!(moving & resource->size)) {
Li-Ta Lo9a5b4962004-12-23 21:48:01 +0000255 resource->size <<= 1;
256 resource->align += 1;
Myles Watson29cc9ed2009-07-02 18:56:24 +0000257 resource->gran += 1;
Li-Ta Lo9a5b4962004-12-23 21:48:01 +0000258 }
Patrick Georgi16cdbb22009-04-21 20:14:31 +0000259 resource->limit = moving | (resource->size - 1);
Myles Watson29cc9ed2009-07-02 18:56:24 +0000260 resource->flags |= IORESOURCE_MEM | IORESOURCE_READONLY;
261 } else {
Li-Ta Lo9a5b4962004-12-23 21:48:01 +0000262 if (value != 0) {
Uwe Hermanne4870472010-11-04 23:23:47 +0000263 printk(BIOS_DEBUG, "%s register %02lx(%08lx), "
264 "read-only ignoring it\n",
265 dev_path(dev), index, value);
Li-Ta Lo9a5b4962004-12-23 21:48:01 +0000266 }
267 resource->flags = 0;
Li-Ta Lo9a5b4962004-12-23 21:48:01 +0000268 }
Yinghai Lu13f1c2a2005-07-08 02:49:49 +0000269 compact_resources(dev);
Li-Ta Loe8b1c9d2004-12-27 04:25:41 +0000270}
Li-Ta Lo9a5b4962004-12-23 21:48:01 +0000271
Myles Watson29cc9ed2009-07-02 18:56:24 +0000272/**
Patrick Rudolph4e2f95b2018-05-16 14:56:22 +0200273 * Given a device, read the size of the MSI-X table.
274 *
275 * @param dev Pointer to the device structure.
276 * @return MSI-X table size or 0 if not MSI-X capable device
277 */
278size_t pci_msix_table_size(struct device *dev)
279{
280 const size_t pos = pci_find_capability(dev, PCI_CAP_ID_MSIX);
281 if (!pos)
282 return 0;
283
284 const u16 control = pci_read_config16(dev, pos + PCI_MSIX_FLAGS);
285 return (control & PCI_MSIX_FLAGS_QSIZE) + 1;
286}
287
288/**
289 * Given a device, return the table offset and bar the MSI-X tables resides in.
290 *
291 * @param dev Pointer to the device structure.
292 * @param offset Returned value gives the offset in bytes inside the PCI BAR.
293 * @param idx The returned value is the index of the PCI_BASE_ADDRESS register
294 * the MSI-X table is located in.
295 * @return Zero on success
296 */
297int pci_msix_table_bar(struct device *dev, u32 *offset, u8 *idx)
298{
299 const size_t pos = pci_find_capability(dev, PCI_CAP_ID_MSIX);
300 if (!pos || !offset || !idx)
301 return 1;
302
303 *offset = pci_read_config32(dev, pos + PCI_MSIX_TABLE);
304 *idx = (u8)(*offset & PCI_MSIX_PBA_BIR);
305 *offset &= PCI_MSIX_PBA_OFFSET;
306
307 return 0;
308}
309
310/**
311 * Given a device, return a msix_entry pointer or NULL if no table was found.
312 *
313 * @param dev Pointer to the device structure.
314 *
315 * @return NULL on error
316 */
317struct msix_entry *pci_msix_get_table(struct device *dev)
318{
319 struct resource *res;
320 u32 offset;
321 u8 idx;
322
323 if (pci_msix_table_bar(dev, &offset, &idx))
324 return NULL;
325
326 if (idx > 5)
327 return NULL;
328
329 res = probe_resource(dev, idx * 4 + PCI_BASE_ADDRESS_0);
330 if (!res || !res->base || offset >= res->size)
331 return NULL;
332
333 if ((res->flags & IORESOURCE_PCI64) &&
334 (uintptr_t)res->base != res->base)
335 return NULL;
336
337 return (struct msix_entry *)((uintptr_t)res->base + offset);
338}
339
340/**
Myles Watson29cc9ed2009-07-02 18:56:24 +0000341 * Read the base address registers for a given device.
342 *
343 * @param dev Pointer to the dev structure.
344 * @param howmany How many registers to read (6 for device, 2 for bridge).
Li-Ta Loe8b1c9d2004-12-27 04:25:41 +0000345 */
Yinghai Lu13f1c2a2005-07-08 02:49:49 +0000346static void pci_read_bases(struct device *dev, unsigned int howmany)
Li-Ta Loe8b1c9d2004-12-27 04:25:41 +0000347{
348 unsigned long index;
349
Myles Watson29cc9ed2009-07-02 18:56:24 +0000350 for (index = PCI_BASE_ADDRESS_0;
351 (index < PCI_BASE_ADDRESS_0 + (howmany << 2));) {
Li-Ta Loe8b1c9d2004-12-27 04:25:41 +0000352 struct resource *resource;
353 resource = pci_get_resource(dev, index);
Myles Watson29cc9ed2009-07-02 18:56:24 +0000354 index += (resource->flags & IORESOURCE_PCI64) ? 8 : 4;
Li-Ta Loe8b1c9d2004-12-27 04:25:41 +0000355 }
Li-Ta Loe8b1c9d2004-12-27 04:25:41 +0000356
357 compact_resources(dev);
Li-Ta Lo9a5b4962004-12-23 21:48:01 +0000358}
359
Myles Watson29cc9ed2009-07-02 18:56:24 +0000360static void pci_record_bridge_resource(struct device *dev, resource_t moving,
361 unsigned index, unsigned long type)
Eric Biederman03acab62004-10-14 21:25:53 +0000362{
Eric Biederman03acab62004-10-14 21:25:53 +0000363 struct resource *resource;
Uwe Hermanne4870472010-11-04 23:23:47 +0000364 unsigned long gran;
365 resource_t step;
366
Myles Watson29cc9ed2009-07-02 18:56:24 +0000367 resource = NULL;
Uwe Hermanne4870472010-11-04 23:23:47 +0000368
369 if (!moving)
370 return;
371
372 /* Initialize the constraints on the current bus. */
373 resource = new_resource(dev, index);
374 resource->size = 0;
375 gran = 0;
376 step = 1;
377 while ((moving & step) == 0) {
378 gran += 1;
379 step <<= 1;
Eric Biederman03acab62004-10-14 21:25:53 +0000380 }
Uwe Hermanne4870472010-11-04 23:23:47 +0000381 resource->gran = gran;
382 resource->align = gran;
383 resource->limit = moving | (step - 1);
384 resource->flags = type | IORESOURCE_PCI_BRIDGE |
385 IORESOURCE_BRIDGE;
Eric Biederman03acab62004-10-14 21:25:53 +0000386}
387
Eric Biederman8ca8d762003-04-22 19:02:15 +0000388static void pci_bridge_read_bases(struct device *dev)
389{
Eric Biederman03acab62004-10-14 21:25:53 +0000390 resource_t moving_base, moving_limit, moving;
Eric Biederman8ca8d762003-04-22 19:02:15 +0000391
Myles Watson29cc9ed2009-07-02 18:56:24 +0000392 /* See if the bridge I/O resources are implemented. */
393 moving_base = ((u32) pci_moving_config8(dev, PCI_IO_BASE)) << 8;
394 moving_base |=
Uwe Hermannc1ee4292010-10-17 19:01:48 +0000395 ((u32) pci_moving_config16(dev, PCI_IO_BASE_UPPER16)) << 16;
Eric Biederman03acab62004-10-14 21:25:53 +0000396
Myles Watson29cc9ed2009-07-02 18:56:24 +0000397 moving_limit = ((u32) pci_moving_config8(dev, PCI_IO_LIMIT)) << 8;
398 moving_limit |=
Uwe Hermannc1ee4292010-10-17 19:01:48 +0000399 ((u32) pci_moving_config16(dev, PCI_IO_LIMIT_UPPER16)) << 16;
Eric Biederman03acab62004-10-14 21:25:53 +0000400
401 moving = moving_base & moving_limit;
Eric Biederman8ca8d762003-04-22 19:02:15 +0000402
Myles Watson29cc9ed2009-07-02 18:56:24 +0000403 /* Initialize the I/O space constraints on the current bus. */
404 pci_record_bridge_resource(dev, moving, PCI_IO_BASE, IORESOURCE_IO);
Yinghai Lu13f1c2a2005-07-08 02:49:49 +0000405
Myles Watson29cc9ed2009-07-02 18:56:24 +0000406 /* See if the bridge prefmem resources are implemented. */
407 moving_base =
Uwe Hermannc1ee4292010-10-17 19:01:48 +0000408 ((resource_t) pci_moving_config16(dev, PCI_PREF_MEMORY_BASE)) << 16;
Myles Watson29cc9ed2009-07-02 18:56:24 +0000409 moving_base |=
Uwe Hermannc1ee4292010-10-17 19:01:48 +0000410 ((resource_t) pci_moving_config32(dev, PCI_PREF_BASE_UPPER32)) << 32;
Eric Biederman03acab62004-10-14 21:25:53 +0000411
Myles Watson29cc9ed2009-07-02 18:56:24 +0000412 moving_limit =
Uwe Hermannc1ee4292010-10-17 19:01:48 +0000413 ((resource_t) pci_moving_config16(dev, PCI_PREF_MEMORY_LIMIT)) << 16;
Myles Watson29cc9ed2009-07-02 18:56:24 +0000414 moving_limit |=
Uwe Hermannc1ee4292010-10-17 19:01:48 +0000415 ((resource_t) pci_moving_config32(dev, PCI_PREF_LIMIT_UPPER32)) << 32;
Myles Watson032a9652009-05-11 22:24:53 +0000416
Eric Biederman03acab62004-10-14 21:25:53 +0000417 moving = moving_base & moving_limit;
Myles Watson29cc9ed2009-07-02 18:56:24 +0000418 /* Initialize the prefetchable memory constraints on the current bus. */
419 pci_record_bridge_resource(dev, moving, PCI_PREF_MEMORY_BASE,
420 IORESOURCE_MEM | IORESOURCE_PREFETCH);
Myles Watson032a9652009-05-11 22:24:53 +0000421
Myles Watson29cc9ed2009-07-02 18:56:24 +0000422 /* See if the bridge mem resources are implemented. */
423 moving_base = ((u32) pci_moving_config16(dev, PCI_MEMORY_BASE)) << 16;
424 moving_limit = ((u32) pci_moving_config16(dev, PCI_MEMORY_LIMIT)) << 16;
Eric Biederman03acab62004-10-14 21:25:53 +0000425
426 moving = moving_base & moving_limit;
Eric Biederman8ca8d762003-04-22 19:02:15 +0000427
Myles Watson29cc9ed2009-07-02 18:56:24 +0000428 /* Initialize the memory resources on the current bus. */
429 pci_record_bridge_resource(dev, moving, PCI_MEMORY_BASE,
430 IORESOURCE_MEM);
Eric Biederman8ca8d762003-04-22 19:02:15 +0000431
Eric Biederman5cd81732004-03-11 15:01:31 +0000432 compact_resources(dev);
Eric Biederman8ca8d762003-04-22 19:02:15 +0000433}
434
Eric Biederman5899fd82003-04-24 06:25:08 +0000435void pci_dev_read_resources(struct device *dev)
Eric Biederman8ca8d762003-04-22 19:02:15 +0000436{
Yinghai Lu13f1c2a2005-07-08 02:49:49 +0000437 pci_read_bases(dev, 6);
438 pci_get_rom_resource(dev, PCI_ROM_ADDRESS);
Eric Biederman8ca8d762003-04-22 19:02:15 +0000439}
440
Eric Biederman5899fd82003-04-24 06:25:08 +0000441void pci_bus_read_resources(struct device *dev)
Eric Biederman8ca8d762003-04-22 19:02:15 +0000442{
Eric Biederman8ca8d762003-04-22 19:02:15 +0000443 pci_bridge_read_bases(dev);
Yinghai Lu13f1c2a2005-07-08 02:49:49 +0000444 pci_read_bases(dev, 2);
445 pci_get_rom_resource(dev, PCI_ROM_ADDRESS1);
Eric Biederman8ca8d762003-04-22 19:02:15 +0000446}
447
Myles Watson29cc9ed2009-07-02 18:56:24 +0000448void pci_domain_read_resources(struct device *dev)
449{
450 struct resource *res;
451
452 /* Initialize the system-wide I/O space constraints. */
453 res = new_resource(dev, IOINDEX_SUBTRACTIVE(0, 0));
454 res->limit = 0xffffUL;
455 res->flags = IORESOURCE_IO | IORESOURCE_SUBTRACTIVE |
456 IORESOURCE_ASSIGNED;
457
458 /* Initialize the system-wide memory resources constraints. */
459 res = new_resource(dev, IOINDEX_SUBTRACTIVE(1, 0));
460 res->limit = 0xffffffffULL;
461 res->flags = IORESOURCE_MEM | IORESOURCE_SUBTRACTIVE |
462 IORESOURCE_ASSIGNED;
463}
464
Eric Biederman8ca8d762003-04-22 19:02:15 +0000465static void pci_set_resource(struct device *dev, struct resource *resource)
466{
Eric Biederman03acab62004-10-14 21:25:53 +0000467 resource_t base, end;
Eric Biedermane9a271e32003-09-02 03:36:25 +0000468
Myles Watson29cc9ed2009-07-02 18:56:24 +0000469 /* Make certain the resource has actually been assigned a value. */
Eric Biederman5cd81732004-03-11 15:01:31 +0000470 if (!(resource->flags & IORESOURCE_ASSIGNED)) {
Uwe Hermanne4870472010-11-04 23:23:47 +0000471 printk(BIOS_ERR, "ERROR: %s %02lx %s size: 0x%010llx not "
472 "assigned\n", dev_path(dev), resource->index,
473 resource_type(resource), resource->size);
Eric Biederman8ca8d762003-04-22 19:02:15 +0000474 return;
475 }
476
Myles Watsoneb81a5b2009-11-05 20:06:19 +0000477 /* If this resource is fixed don't worry about it. */
Uwe Hermanne4870472010-11-04 23:23:47 +0000478 if (resource->flags & IORESOURCE_FIXED)
Myles Watsoneb81a5b2009-11-05 20:06:19 +0000479 return;
Myles Watsoneb81a5b2009-11-05 20:06:19 +0000480
Myles Watson29cc9ed2009-07-02 18:56:24 +0000481 /* If I have already stored this resource don't worry about it. */
Uwe Hermanne4870472010-11-04 23:23:47 +0000482 if (resource->flags & IORESOURCE_STORED)
Eric Biederman5cd81732004-03-11 15:01:31 +0000483 return;
Eric Biederman5cd81732004-03-11 15:01:31 +0000484
Myles Watson29cc9ed2009-07-02 18:56:24 +0000485 /* If the resource is subtractive don't worry about it. */
Uwe Hermanne4870472010-11-04 23:23:47 +0000486 if (resource->flags & IORESOURCE_SUBTRACTIVE)
Eric Biederman03acab62004-10-14 21:25:53 +0000487 return;
Eric Biederman03acab62004-10-14 21:25:53 +0000488
Myles Watson29cc9ed2009-07-02 18:56:24 +0000489 /* Only handle PCI memory and I/O resources for now. */
490 if (!(resource->flags & (IORESOURCE_MEM | IORESOURCE_IO)))
Eric Biederman8ca8d762003-04-22 19:02:15 +0000491 return;
Eric Biedermane9a271e32003-09-02 03:36:25 +0000492
Myles Watson29cc9ed2009-07-02 18:56:24 +0000493 /* Enable the resources in the command register. */
Eric Biederman03acab62004-10-14 21:25:53 +0000494 if (resource->size) {
Uwe Hermanne4870472010-11-04 23:23:47 +0000495 if (resource->flags & IORESOURCE_MEM)
Eric Biederman03acab62004-10-14 21:25:53 +0000496 dev->command |= PCI_COMMAND_MEMORY;
Uwe Hermanne4870472010-11-04 23:23:47 +0000497 if (resource->flags & IORESOURCE_IO)
Eric Biederman03acab62004-10-14 21:25:53 +0000498 dev->command |= PCI_COMMAND_IO;
Uwe Hermanne4870472010-11-04 23:23:47 +0000499 if (resource->flags & IORESOURCE_PCI_BRIDGE)
Eric Biederman03acab62004-10-14 21:25:53 +0000500 dev->command |= PCI_COMMAND_MASTER;
Eric Biederman8ca8d762003-04-22 19:02:15 +0000501 }
Uwe Hermanne4870472010-11-04 23:23:47 +0000502
Myles Watson29cc9ed2009-07-02 18:56:24 +0000503 /* Get the base address. */
Eric Biederman8ca8d762003-04-22 19:02:15 +0000504 base = resource->base;
Eric Biederman5cd81732004-03-11 15:01:31 +0000505
Myles Watson29cc9ed2009-07-02 18:56:24 +0000506 /* Get the end. */
Eric Biederman03acab62004-10-14 21:25:53 +0000507 end = resource_end(resource);
Myles Watson032a9652009-05-11 22:24:53 +0000508
Myles Watson29cc9ed2009-07-02 18:56:24 +0000509 /* Now store the resource. */
Eric Biederman5cd81732004-03-11 15:01:31 +0000510 resource->flags |= IORESOURCE_STORED;
Myles Watson29cc9ed2009-07-02 18:56:24 +0000511
Uwe Hermanne4870472010-11-04 23:23:47 +0000512 /*
513 * PCI bridges have no enable bit. They are disabled if the base of
514 * the range is greater than the limit. If the size is zero, disable
Myles Watson29cc9ed2009-07-02 18:56:24 +0000515 * by setting the base = limit and end = limit - 2^gran.
516 */
517 if (resource->size == 0 && (resource->flags & IORESOURCE_PCI_BRIDGE)) {
518 base = resource->limit;
519 end = resource->limit - (1 << resource->gran);
520 resource->base = base;
521 }
522
Eric Biederman8ca8d762003-04-22 19:02:15 +0000523 if (!(resource->flags & IORESOURCE_PCI_BRIDGE)) {
Eric Biederman03acab62004-10-14 21:25:53 +0000524 unsigned long base_lo, base_hi;
Uwe Hermanne4870472010-11-04 23:23:47 +0000525
526 /*
527 * Some chipsets allow us to set/clear the I/O bit
528 * (e.g. VIA 82C686A). So set it to be safe.
Eric Biedermanb78c1972004-10-14 20:54:17 +0000529 */
Eric Biederman03acab62004-10-14 21:25:53 +0000530 base_lo = base & 0xffffffff;
531 base_hi = (base >> 32) & 0xffffffff;
Uwe Hermanne4870472010-11-04 23:23:47 +0000532 if (resource->flags & IORESOURCE_IO)
Eric Biederman03acab62004-10-14 21:25:53 +0000533 base_lo |= PCI_BASE_ADDRESS_SPACE_IO;
Eric Biederman03acab62004-10-14 21:25:53 +0000534 pci_write_config32(dev, resource->index, base_lo);
Uwe Hermanne4870472010-11-04 23:23:47 +0000535 if (resource->flags & IORESOURCE_PCI64)
Eric Biederman03acab62004-10-14 21:25:53 +0000536 pci_write_config32(dev, resource->index + 4, base_hi);
Myles Watson29cc9ed2009-07-02 18:56:24 +0000537 } else if (resource->index == PCI_IO_BASE) {
538 /* Set the I/O ranges. */
539 pci_write_config8(dev, PCI_IO_BASE, base >> 8);
Eric Biederman03acab62004-10-14 21:25:53 +0000540 pci_write_config16(dev, PCI_IO_BASE_UPPER16, base >> 16);
Myles Watson29cc9ed2009-07-02 18:56:24 +0000541 pci_write_config8(dev, PCI_IO_LIMIT, end >> 8);
Eric Biederman03acab62004-10-14 21:25:53 +0000542 pci_write_config16(dev, PCI_IO_LIMIT_UPPER16, end >> 16);
Myles Watson29cc9ed2009-07-02 18:56:24 +0000543 } else if (resource->index == PCI_MEMORY_BASE) {
544 /* Set the memory range. */
Eric Biederman7a5416a2003-06-12 19:23:51 +0000545 pci_write_config16(dev, PCI_MEMORY_BASE, base >> 16);
Eric Biederman03acab62004-10-14 21:25:53 +0000546 pci_write_config16(dev, PCI_MEMORY_LIMIT, end >> 16);
Myles Watson29cc9ed2009-07-02 18:56:24 +0000547 } else if (resource->index == PCI_PREF_MEMORY_BASE) {
548 /* Set the prefetchable memory range. */
Eric Biederman03acab62004-10-14 21:25:53 +0000549 pci_write_config16(dev, PCI_PREF_MEMORY_BASE, base >> 16);
550 pci_write_config32(dev, PCI_PREF_BASE_UPPER32, base >> 32);
551 pci_write_config16(dev, PCI_PREF_MEMORY_LIMIT, end >> 16);
552 pci_write_config32(dev, PCI_PREF_LIMIT_UPPER32, end >> 32);
Myles Watson29cc9ed2009-07-02 18:56:24 +0000553 } else {
554 /* Don't let me think I stored the resource. */
Eric Biederman5cd81732004-03-11 15:01:31 +0000555 resource->flags &= ~IORESOURCE_STORED;
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000556 printk(BIOS_ERR, "ERROR: invalid resource->index %lx\n",
Uwe Hermanne4870472010-11-04 23:23:47 +0000557 resource->index);
Eric Biederman8ca8d762003-04-22 19:02:15 +0000558 }
Uwe Hermanne4870472010-11-04 23:23:47 +0000559
Eric Biederman03acab62004-10-14 21:25:53 +0000560 report_resource_stored(dev, resource, "");
Eric Biederman8ca8d762003-04-22 19:02:15 +0000561}
562
Eric Biederman5899fd82003-04-24 06:25:08 +0000563void pci_dev_set_resources(struct device *dev)
Eric Biederman8ca8d762003-04-22 19:02:15 +0000564{
Myles Watsonc25cc112010-05-21 14:33:48 +0000565 struct resource *res;
Myles Watson894a3472010-06-09 22:41:35 +0000566 struct bus *bus;
Myles Watson29cc9ed2009-07-02 18:56:24 +0000567 u8 line;
Eric Biederman8ca8d762003-04-22 19:02:15 +0000568
Uwe Hermanne4870472010-11-04 23:23:47 +0000569 for (res = dev->resource_list; res; res = res->next)
Myles Watsonc25cc112010-05-21 14:33:48 +0000570 pci_set_resource(dev, res);
Uwe Hermanne4870472010-11-04 23:23:47 +0000571
Myles Watson894a3472010-06-09 22:41:35 +0000572 for (bus = dev->link_list; bus; bus = bus->next) {
Uwe Hermanne4870472010-11-04 23:23:47 +0000573 if (bus->children)
Eric Biedermane9a271e32003-09-02 03:36:25 +0000574 assign_resources(bus);
Eric Biederman8ca8d762003-04-22 19:02:15 +0000575 }
576
Myles Watson29cc9ed2009-07-02 18:56:24 +0000577 /* Set a default latency timer. */
Eric Biederman7a5416a2003-06-12 19:23:51 +0000578 pci_write_config8(dev, PCI_LATENCY_TIMER, 0x40);
Eric Biederman8ca8d762003-04-22 19:02:15 +0000579
Myles Watson29cc9ed2009-07-02 18:56:24 +0000580 /* Set a default secondary latency timer. */
Uwe Hermanne4870472010-11-04 23:23:47 +0000581 if ((dev->hdr_type & 0x7f) == PCI_HEADER_TYPE_BRIDGE)
Eric Biederman7a5416a2003-06-12 19:23:51 +0000582 pci_write_config8(dev, PCI_SEC_LATENCY_TIMER, 0x40);
Eric Biederman8ca8d762003-04-22 19:02:15 +0000583
Myles Watson29cc9ed2009-07-02 18:56:24 +0000584 /* Zero the IRQ settings. */
Eric Biederman7a5416a2003-06-12 19:23:51 +0000585 line = pci_read_config8(dev, PCI_INTERRUPT_PIN);
Uwe Hermanne4870472010-11-04 23:23:47 +0000586 if (line)
Eric Biederman7a5416a2003-06-12 19:23:51 +0000587 pci_write_config8(dev, PCI_INTERRUPT_LINE, 0);
Uwe Hermanne4870472010-11-04 23:23:47 +0000588
Myles Watson29cc9ed2009-07-02 18:56:24 +0000589 /* Set the cache line size, so far 64 bytes is good for everyone. */
Eric Biederman7a5416a2003-06-12 19:23:51 +0000590 pci_write_config8(dev, PCI_CACHE_LINE_SIZE, 64 >> 2);
Eric Biederman8ca8d762003-04-22 19:02:15 +0000591}
592
Eric Biedermane9a271e32003-09-02 03:36:25 +0000593void pci_dev_enable_resources(struct device *dev)
594{
Eric Biedermana9e632c2004-11-18 22:38:08 +0000595 const struct pci_operations *ops;
Myles Watson29cc9ed2009-07-02 18:56:24 +0000596 u16 command;
Eric Biederman03acab62004-10-14 21:25:53 +0000597
Uwe Hermanne4870472010-11-04 23:23:47 +0000598 /* Set the subsystem vendor and device ID for mainboard devices. */
Eric Biederman03acab62004-10-14 21:25:53 +0000599 ops = ops_pci(dev);
Eric Biedermandbec2d42004-10-21 10:44:08 +0000600 if (dev->on_mainboard && ops && ops->set_subsystem) {
Duncan Laurie7e1c83e2013-08-09 07:55:10 -0700601 if (CONFIG_SUBSYSTEM_VENDOR_ID)
602 dev->subsystem_vendor = CONFIG_SUBSYSTEM_VENDOR_ID;
Rizwan Qureshifd891292017-04-26 21:00:37 +0530603 else if (!dev->subsystem_vendor)
604 dev->subsystem_vendor = pci_read_config16(dev,
605 PCI_VENDOR_ID);
Duncan Laurie7e1c83e2013-08-09 07:55:10 -0700606 if (CONFIG_SUBSYSTEM_DEVICE_ID)
607 dev->subsystem_device = CONFIG_SUBSYSTEM_DEVICE_ID;
Rizwan Qureshifd891292017-04-26 21:00:37 +0530608 else if (!dev->subsystem_device)
609 dev->subsystem_device = pci_read_config16(dev,
610 PCI_DEVICE_ID);
611
Sven Schnelle91321022011-03-01 19:58:47 +0000612 printk(BIOS_DEBUG, "%s subsystem <- %04x/%04x\n",
613 dev_path(dev), dev->subsystem_vendor,
614 dev->subsystem_device);
615 ops->set_subsystem(dev, dev->subsystem_vendor,
616 dev->subsystem_device);
Eric Biederman03acab62004-10-14 21:25:53 +0000617 }
Eric Biedermane9a271e32003-09-02 03:36:25 +0000618 command = pci_read_config16(dev, PCI_COMMAND);
619 command |= dev->command;
Uwe Hermanne4870472010-11-04 23:23:47 +0000620
Myles Watson29cc9ed2009-07-02 18:56:24 +0000621 /* v3 has
622 * command |= (PCI_COMMAND_PARITY + PCI_COMMAND_SERR); // Error check.
623 */
Uwe Hermanne4870472010-11-04 23:23:47 +0000624
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000625 printk(BIOS_DEBUG, "%s cmd <- %02x\n", dev_path(dev), command);
Eric Biedermane9a271e32003-09-02 03:36:25 +0000626 pci_write_config16(dev, PCI_COMMAND, command);
Eric Biedermane9a271e32003-09-02 03:36:25 +0000627}
628
Kyösti Mälkkie079e5c2019-01-23 16:15:48 +0200629void __noreturn pcidev_die(void)
630{
631 die("PCI: dev is NULL!\n");
632}
633
Eric Biedermane9a271e32003-09-02 03:36:25 +0000634void pci_bus_enable_resources(struct device *dev)
635{
Myles Watson29cc9ed2009-07-02 18:56:24 +0000636 u16 ctrl;
637
Uwe Hermanne4870472010-11-04 23:23:47 +0000638 /*
639 * Enable I/O in command register if there is VGA card
Myles Watson29cc9ed2009-07-02 18:56:24 +0000640 * connected with (even it does not claim I/O resource).
641 */
Myles Watson894a3472010-06-09 22:41:35 +0000642 if (dev->link_list->bridge_ctrl & PCI_BRIDGE_CTL_VGA)
Li-Ta Lo515f6c72005-01-11 22:48:54 +0000643 dev->command |= PCI_COMMAND_IO;
Eric Biedermane9a271e32003-09-02 03:36:25 +0000644 ctrl = pci_read_config16(dev, PCI_BRIDGE_CONTROL);
Myles Watson894a3472010-06-09 22:41:35 +0000645 ctrl |= dev->link_list->bridge_ctrl;
Uwe Hermanne4870472010-11-04 23:23:47 +0000646 ctrl |= (PCI_BRIDGE_CTL_PARITY + PCI_BRIDGE_CTL_SERR); /* Error check. */
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000647 printk(BIOS_DEBUG, "%s bridge ctrl <- %04x\n", dev_path(dev), ctrl);
Eric Biedermane9a271e32003-09-02 03:36:25 +0000648 pci_write_config16(dev, PCI_BRIDGE_CONTROL, ctrl);
649
650 pci_dev_enable_resources(dev);
651}
652
Yinghai Lu13f1c2a2005-07-08 02:49:49 +0000653void pci_bus_reset(struct bus *bus)
654{
Uwe Hermanne4870472010-11-04 23:23:47 +0000655 u16 ctl;
656
Yinghai Lu13f1c2a2005-07-08 02:49:49 +0000657 ctl = pci_read_config16(bus->dev, PCI_BRIDGE_CONTROL);
658 ctl |= PCI_BRIDGE_CTL_BUS_RESET;
659 pci_write_config16(bus->dev, PCI_BRIDGE_CONTROL, ctl);
660 mdelay(10);
Uwe Hermanne4870472010-11-04 23:23:47 +0000661
Yinghai Lu13f1c2a2005-07-08 02:49:49 +0000662 ctl &= ~PCI_BRIDGE_CTL_BUS_RESET;
663 pci_write_config16(bus->dev, PCI_BRIDGE_CONTROL, ctl);
664 delay(1);
665}
666
Elyes HAOUAS88030b72018-09-20 17:26:10 +0200667void pci_dev_set_subsystem(struct device *dev, unsigned int vendor,
668 unsigned int device)
Eric Biederman03acab62004-10-14 21:25:53 +0000669{
Subrata Banik9514d472019-03-20 14:56:27 +0530670 uint8_t offset;
671
672 /* Header type */
673 switch (dev->hdr_type & 0x7f) {
674 case PCI_HEADER_TYPE_NORMAL:
675 offset = PCI_SUBSYSTEM_VENDOR_ID;
676 break;
677 case PCI_HEADER_TYPE_BRIDGE:
678 offset = pci_find_capability(dev, PCI_CAP_ID_SSVID);
679 if (!offset)
680 return;
681 offset += 4; /* Vendor ID at offset 4 */
682 break;
683 case PCI_HEADER_TYPE_CARDBUS:
684 offset = PCI_CB_SUBSYSTEM_VENDOR_ID;
685 break;
686 default:
687 return;
688 }
689
Subrata Banik4a0f0712019-03-20 14:29:47 +0530690 if (!vendor || !device) {
Subrata Banik9514d472019-03-20 14:56:27 +0530691 pci_write_config32(dev, offset,
Subrata Banik4a0f0712019-03-20 14:29:47 +0530692 pci_read_config32(dev, PCI_VENDOR_ID));
693 } else {
Subrata Banik9514d472019-03-20 14:56:27 +0530694 pci_write_config32(dev, offset,
Subrata Banik4a0f0712019-03-20 14:29:47 +0530695 ((device & 0xffff) << 16) | (vendor & 0xffff));
696 }
Eric Biederman03acab62004-10-14 21:25:53 +0000697}
698
Kyösti Mälkki580e5642014-05-01 16:31:34 +0300699static int should_run_oprom(struct device *dev)
700{
701 static int should_run = -1;
702
703 if (should_run >= 0)
704 return should_run;
705
Julius Wernercd49cce2019-03-05 16:53:33 -0800706 if (CONFIG(ALWAYS_RUN_OPROM)) {
Aaron Durbin10510252018-01-30 10:04:02 -0700707 should_run = 1;
708 return should_run;
709 }
710
Kyösti Mälkki9ab1c102013-12-22 00:22:49 +0200711 /* Don't run VGA option ROMs, unless we have to print
Kyösti Mälkki580e5642014-05-01 16:31:34 +0300712 * something on the screen before the kernel is loaded.
713 */
Furquan Shaikh0325dc62016-07-25 13:02:36 -0700714 should_run = display_init_required();
Kyösti Mälkki580e5642014-05-01 16:31:34 +0300715
Kyösti Mälkki9ab1c102013-12-22 00:22:49 +0200716 if (!should_run)
717 printk(BIOS_DEBUG, "Not running VGA Option ROM\n");
Kyösti Mälkki580e5642014-05-01 16:31:34 +0300718 return should_run;
719}
720
721static int should_load_oprom(struct device *dev)
722{
Kyösti Mälkki580e5642014-05-01 16:31:34 +0300723 /* If S3_VGA_ROM_RUN is disabled, skip running VGA option
724 * ROMs when coming out of an S3 resume.
725 */
Julius Wernercd49cce2019-03-05 16:53:33 -0800726 if (!CONFIG(S3_VGA_ROM_RUN) && acpi_is_wakeup_s3() &&
Kyösti Mälkki580e5642014-05-01 16:31:34 +0300727 ((dev->class >> 8) == PCI_CLASS_DISPLAY_VGA))
728 return 0;
Julius Wernercd49cce2019-03-05 16:53:33 -0800729 if (CONFIG(ALWAYS_LOAD_OPROM))
Kyösti Mälkki580e5642014-05-01 16:31:34 +0300730 return 1;
731 if (should_run_oprom(dev))
732 return 1;
733
734 return 0;
735}
Kyösti Mälkki580e5642014-05-01 16:31:34 +0300736
Uwe Hermanne4870472010-11-04 23:23:47 +0000737/** Default handler: only runs the relevant PCI BIOS. */
Li-Ta Lo883b8792005-01-10 23:16:22 +0000738void pci_dev_init(struct device *dev)
739{
740 struct rom_header *rom, *ram;
741
Julius Wernercd49cce2019-03-05 16:53:33 -0800742 if (!CONFIG(VGA_ROM_RUN))
Aaron Durbinfbed9a52018-01-30 09:58:51 -0700743 return;
744
Vladimir Serbinenkob32816e2013-12-20 17:47:19 +0100745 /* Only execute VGA ROMs. */
746 if (((dev->class >> 8) != PCI_CLASS_DISPLAY_VGA))
Myles Watson17aeeca2009-10-07 18:41:08 +0000747 return;
Roman Kononov778a42b2007-04-06 18:34:39 +0000748
Kyösti Mälkki580e5642014-05-01 16:31:34 +0300749 if (!should_load_oprom(dev))
Stefan Reinauer74a0efe2012-03-30 17:10:49 -0700750 return;
Martin Roth5dd4a2a2018-03-06 16:10:45 -0700751 timestamp_add_now(TS_OPROM_INITIALIZE);
Aaron Durbince872cb2013-03-28 15:59:19 -0500752
753 rom = pci_rom_probe(dev);
754 if (rom == NULL)
755 return;
756
757 ram = pci_rom_load(dev, rom);
758 if (ram == NULL)
759 return;
Martin Roth5dd4a2a2018-03-06 16:10:45 -0700760 timestamp_add_now(TS_OPROM_COPY_END);
Aaron Durbince872cb2013-03-28 15:59:19 -0500761
Kyösti Mälkki580e5642014-05-01 16:31:34 +0300762 if (!should_run_oprom(dev))
763 return;
764
Stefan Reinauerd98cf5b2008-08-01 11:25:41 +0000765 run_bios(dev, (unsigned long)ram);
Kyösti Mälkkiab56b3b2013-11-28 16:44:51 +0200766 gfx_set_init_done(1);
767 printk(BIOS_DEBUG, "VGA Option ROM was run\n");
Martin Roth5dd4a2a2018-03-06 16:10:45 -0700768 timestamp_add_now(TS_OPROM_END);
Yinghai Lu13f1c2a2005-07-08 02:49:49 +0000769}
Li-Ta Lo883b8792005-01-10 23:16:22 +0000770
Li-Ta Loe5266692004-03-23 21:28:05 +0000771/** Default device operation for PCI devices */
Subrata Banikffc790b2017-12-11 10:29:49 +0530772struct pci_operations pci_dev_ops_pci = {
Eric Biederman03acab62004-10-14 21:25:53 +0000773 .set_subsystem = pci_dev_set_subsystem,
774};
775
Eric Biederman8ca8d762003-04-22 19:02:15 +0000776struct device_operations default_pci_ops_dev = {
Uwe Hermanne4870472010-11-04 23:23:47 +0000777 .read_resources = pci_dev_read_resources,
778 .set_resources = pci_dev_set_resources,
Eric Biedermane9a271e32003-09-02 03:36:25 +0000779 .enable_resources = pci_dev_enable_resources,
Julius Wernercd49cce2019-03-05 16:53:33 -0800780#if CONFIG(HAVE_ACPI_TABLES)
Patrick Rudolpha5c2ac62016-03-31 20:04:23 +0200781 .write_acpi_tables = pci_rom_write_acpi_tables,
Patrick Rudolph00c0cd22017-06-06 19:30:55 +0200782 .acpi_fill_ssdt_generator = pci_rom_ssdt,
Patrick Rudolpha5c2ac62016-03-31 20:04:23 +0200783#endif
Uwe Hermanne4870472010-11-04 23:23:47 +0000784 .init = pci_dev_init,
785 .scan_bus = 0,
786 .enable = 0,
787 .ops_pci = &pci_dev_ops_pci,
Eric Biederman8ca8d762003-04-22 19:02:15 +0000788};
Li-Ta Loe5266692004-03-23 21:28:05 +0000789
790/** Default device operations for PCI bridges */
Eric Biedermana9e632c2004-11-18 22:38:08 +0000791static struct pci_operations pci_bus_ops_pci = {
Eric Biederman03acab62004-10-14 21:25:53 +0000792 .set_subsystem = 0,
793};
Li-Ta Lo883b8792005-01-10 23:16:22 +0000794
Eric Biederman8ca8d762003-04-22 19:02:15 +0000795struct device_operations default_pci_ops_bus = {
Uwe Hermanne4870472010-11-04 23:23:47 +0000796 .read_resources = pci_bus_read_resources,
797 .set_resources = pci_dev_set_resources,
Eric Biedermane9a271e32003-09-02 03:36:25 +0000798 .enable_resources = pci_bus_enable_resources,
Uwe Hermanne4870472010-11-04 23:23:47 +0000799 .init = 0,
800 .scan_bus = pci_scan_bridge,
801 .enable = 0,
802 .reset_bus = pci_bus_reset,
803 .ops_pci = &pci_bus_ops_pci,
Eric Biederman8ca8d762003-04-22 19:02:15 +0000804};
Li-Ta Loe5266692004-03-23 21:28:05 +0000805
806/**
Uwe Hermannc1ee4292010-10-17 19:01:48 +0000807 * Detect the type of downstream bridge.
Yinghai Lu13f1c2a2005-07-08 02:49:49 +0000808 *
Myles Watson29cc9ed2009-07-02 18:56:24 +0000809 * This function is a heuristic to detect which type of bus is downstream
810 * of a PCI-to-PCI bridge. This functions by looking for various capability
811 * blocks to figure out the type of downstream bridge. PCI-X, PCI-E, and
812 * Hypertransport all seem to have appropriate capabilities.
Myles Watson032a9652009-05-11 22:24:53 +0000813 *
Uwe Hermanne4870472010-11-04 23:23:47 +0000814 * When only a PCI-Express capability is found the type is examined to see
815 * which type of bridge we have.
Yinghai Lu13f1c2a2005-07-08 02:49:49 +0000816 *
Myles Watson29cc9ed2009-07-02 18:56:24 +0000817 * @param dev Pointer to the device structure of the bridge.
818 * @return Appropriate bridge operations.
Yinghai Lu13f1c2a2005-07-08 02:49:49 +0000819 */
Aaron Durbinc30d9132017-08-07 16:55:43 -0600820static struct device_operations *get_pci_bridge_ops(struct device *dev)
Yinghai Lu13f1c2a2005-07-08 02:49:49 +0000821{
Julius Wernercd49cce2019-03-05 16:53:33 -0800822#if CONFIG(PCIX_PLUGIN_SUPPORT)
Ronald G. Minnich78a16672012-11-29 16:28:21 -0800823 unsigned int pcixpos;
824 pcixpos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
825 if (pcixpos) {
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000826 printk(BIOS_DEBUG, "%s subordinate bus PCI-X\n", dev_path(dev));
Yinghai Lu13f1c2a2005-07-08 02:49:49 +0000827 return &default_pcix_ops_bus;
828 }
829#endif
Julius Wernercd49cce2019-03-05 16:53:33 -0800830#if CONFIG(HYPERTRANSPORT_PLUGIN_SUPPORT)
Ronald G. Minnich78a16672012-11-29 16:28:21 -0800831 unsigned int htpos = 0;
832 while ((htpos = pci_find_next_capability(dev, PCI_CAP_ID_HT, htpos))) {
Uwe Hermanne4870472010-11-04 23:23:47 +0000833 u16 flags;
Ronald G. Minnich78a16672012-11-29 16:28:21 -0800834 flags = pci_read_config16(dev, htpos + PCI_CAP_FLAGS);
Yinghai Lu13f1c2a2005-07-08 02:49:49 +0000835 if ((flags >> 13) == 1) {
836 /* Host or Secondary Interface */
Uwe Hermanne4870472010-11-04 23:23:47 +0000837 printk(BIOS_DEBUG, "%s subordinate bus HT\n",
838 dev_path(dev));
Yinghai Lu13f1c2a2005-07-08 02:49:49 +0000839 return &default_ht_ops_bus;
840 }
841 }
842#endif
Julius Wernercd49cce2019-03-05 16:53:33 -0800843#if CONFIG(PCIEXP_PLUGIN_SUPPORT)
Ronald G. Minnich78a16672012-11-29 16:28:21 -0800844 unsigned int pciexpos;
845 pciexpos = pci_find_capability(dev, PCI_CAP_ID_PCIE);
846 if (pciexpos) {
Uwe Hermanne4870472010-11-04 23:23:47 +0000847 u16 flags;
Ronald G. Minnich78a16672012-11-29 16:28:21 -0800848 flags = pci_read_config16(dev, pciexpos + PCI_EXP_FLAGS);
Myles Watson29cc9ed2009-07-02 18:56:24 +0000849 switch ((flags & PCI_EXP_FLAGS_TYPE) >> 4) {
Yinghai Lu13f1c2a2005-07-08 02:49:49 +0000850 case PCI_EXP_TYPE_ROOT_PORT:
851 case PCI_EXP_TYPE_UPSTREAM:
852 case PCI_EXP_TYPE_DOWNSTREAM:
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000853 printk(BIOS_DEBUG, "%s subordinate bus PCI Express\n",
Uwe Hermanne4870472010-11-04 23:23:47 +0000854 dev_path(dev));
Yinghai Lu13f1c2a2005-07-08 02:49:49 +0000855 return &default_pciexp_ops_bus;
856 case PCI_EXP_TYPE_PCI_BRIDGE:
Uwe Hermanne4870472010-11-04 23:23:47 +0000857 printk(BIOS_DEBUG, "%s subordinate PCI\n",
858 dev_path(dev));
Yinghai Lu13f1c2a2005-07-08 02:49:49 +0000859 return &default_pci_ops_bus;
860 default:
861 break;
862 }
863 }
864#endif
865 return &default_pci_ops_bus;
866}
867
868/**
Vadim Bendebury8049fc92012-04-24 12:53:19 -0700869 * Check if a device id matches a PCI driver entry.
870 *
871 * The driver entry can either point at a zero terminated array of acceptable
872 * device IDs, or include a single device ID.
873 *
Martin Roth98b698c2015-01-06 21:02:52 -0700874 * @param driver pointer to the PCI driver entry being checked
875 * @param device_id PCI device ID of the device being matched
Vadim Bendebury8049fc92012-04-24 12:53:19 -0700876 */
877static int device_id_match(struct pci_driver *driver, unsigned short device_id)
878{
879 if (driver->devices) {
880 unsigned short check_id;
881 const unsigned short *device_list = driver->devices;
882 while ((check_id = *device_list++) != 0)
883 if (check_id == device_id)
884 return 1;
885 }
886
887 return (driver->device == device_id);
888}
889
890/**
Uwe Hermannc1ee4292010-10-17 19:01:48 +0000891 * Set up PCI device operation.
892 *
893 * Check if it already has a driver. If not, use find_device_operations(),
894 * or set to a default based on type.
Li-Ta Loe5266692004-03-23 21:28:05 +0000895 *
Myles Watson29cc9ed2009-07-02 18:56:24 +0000896 * @param dev Pointer to the device whose pci_ops you want to set.
Li-Ta Loe5266692004-03-23 21:28:05 +0000897 * @see pci_drivers
898 */
Eric Biederman8ca8d762003-04-22 19:02:15 +0000899static void set_pci_ops(struct device *dev)
900{
901 struct pci_driver *driver;
Li-Ta Loe5266692004-03-23 21:28:05 +0000902
Uwe Hermanne4870472010-11-04 23:23:47 +0000903 if (dev->ops)
904 return;
905
906 /*
907 * Look through the list of setup drivers and find one for
Myles Watson29cc9ed2009-07-02 18:56:24 +0000908 * this PCI device.
Eric Biedermanb78c1972004-10-14 20:54:17 +0000909 */
Aaron Durbin03758152015-09-03 17:23:08 -0500910 for (driver = &_pci_drivers[0]; driver != &_epci_drivers[0]; driver++) {
Eric Biederman8ca8d762003-04-22 19:02:15 +0000911 if ((driver->vendor == dev->vendor) &&
Vadim Bendebury8049fc92012-04-24 12:53:19 -0700912 device_id_match(driver, dev->device)) {
Uwe Hermann312673c2009-10-27 21:49:33 +0000913 dev->ops = (struct device_operations *)driver->ops;
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000914 printk(BIOS_SPEW, "%s [%04x/%04x] %sops\n",
Uwe Hermanne4870472010-11-04 23:23:47 +0000915 dev_path(dev), driver->vendor, driver->device,
916 (driver->ops->scan_bus ? "bus " : ""));
Eric Biederman5899fd82003-04-24 06:25:08 +0000917 return;
Eric Biederman8ca8d762003-04-22 19:02:15 +0000918 }
919 }
Li-Ta Loe5266692004-03-23 21:28:05 +0000920
Uwe Hermanne4870472010-11-04 23:23:47 +0000921 /* If I don't have a specific driver use the default operations. */
922 switch (dev->hdr_type & 0x7f) { /* Header type */
923 case PCI_HEADER_TYPE_NORMAL:
Eric Biederman8ca8d762003-04-22 19:02:15 +0000924 if ((dev->class >> 8) == PCI_CLASS_BRIDGE_PCI)
925 goto bad;
926 dev->ops = &default_pci_ops_dev;
927 break;
928 case PCI_HEADER_TYPE_BRIDGE:
929 if ((dev->class >> 8) != PCI_CLASS_BRIDGE_PCI)
930 goto bad;
Yinghai Lu13f1c2a2005-07-08 02:49:49 +0000931 dev->ops = get_pci_bridge_ops(dev);
Eric Biederman8ca8d762003-04-22 19:02:15 +0000932 break;
Julius Wernercd49cce2019-03-05 16:53:33 -0800933#if CONFIG(CARDBUS_PLUGIN_SUPPORT)
Yinghai Lu13f1c2a2005-07-08 02:49:49 +0000934 case PCI_HEADER_TYPE_CARDBUS:
935 dev->ops = &default_cardbus_ops_bus;
936 break;
937#endif
Uwe Hermanne4870472010-11-04 23:23:47 +0000938default:
939bad:
Li-Ta Lo69c5a902004-04-29 20:08:54 +0000940 if (dev->enabled) {
Uwe Hermanne4870472010-11-04 23:23:47 +0000941 printk(BIOS_ERR, "%s [%04x/%04x/%06x] has unknown "
942 "header type %02x, ignoring.\n", dev_path(dev),
943 dev->vendor, dev->device,
944 dev->class >> 8, dev->hdr_type);
Eric Biederman83b991a2003-10-11 06:20:25 +0000945 }
Eric Biederman8ca8d762003-04-22 19:02:15 +0000946 }
Eric Biederman8ca8d762003-04-22 19:02:15 +0000947}
948
949/**
Uwe Hermannc1ee4292010-10-17 19:01:48 +0000950 * See if we have already allocated a device structure for a given devfn.
Li-Ta Loe5266692004-03-23 21:28:05 +0000951 *
Kyösti Mälkki8712aa12019-01-09 11:31:25 +0200952 * Given a PCI bus structure and a devfn number, find the device structure
953 * corresponding to the devfn, if present. Then move the device structure
954 * as the last child on the bus.
Li-Ta Loe5266692004-03-23 21:28:05 +0000955 *
Kyösti Mälkki8712aa12019-01-09 11:31:25 +0200956 * @param bus Pointer to the bus structure.
Myles Watson29cc9ed2009-07-02 18:56:24 +0000957 * @param devfn A device/function number.
Myles Watson29cc9ed2009-07-02 18:56:24 +0000958 * @return Pointer to the device structure found or NULL if we have not
Li-Ta Lo3a812852004-12-03 22:39:34 +0000959 * allocated a device for this devfn yet.
Eric Biederman8ca8d762003-04-22 19:02:15 +0000960 */
Kyösti Mälkki8712aa12019-01-09 11:31:25 +0200961static struct device *pci_scan_get_dev(struct bus *bus, unsigned int devfn)
Eric Biederman8ca8d762003-04-22 19:02:15 +0000962{
Kyösti Mälkki8712aa12019-01-09 11:31:25 +0200963 struct device *dev, **prev;
Uwe Hermanne4870472010-11-04 23:23:47 +0000964
Kyösti Mälkki8712aa12019-01-09 11:31:25 +0200965 prev = &bus->children;
966 for (dev = bus->children; dev; dev = dev->sibling) {
967 if (dev->path.type == DEVICE_PATH_PCI) {
968 if (dev->path.pci.devfn == devfn) {
969 /* Unlink from the list. */
970 *prev = dev->sibling;
971 dev->sibling = NULL;
972 break;
973 }
974 } else {
Uwe Hermanne4870472010-11-04 23:23:47 +0000975 printk(BIOS_ERR, "child %s not a PCI device\n",
Kyösti Mälkki8712aa12019-01-09 11:31:25 +0200976 dev_path(dev));
Eric Biedermanad1b35a2003-10-14 02:36:51 +0000977 }
Kyösti Mälkki8712aa12019-01-09 11:31:25 +0200978 prev = &dev->sibling;
Eric Biederman8ca8d762003-04-22 19:02:15 +0000979 }
Myles Watson29cc9ed2009-07-02 18:56:24 +0000980
Uwe Hermanne4870472010-11-04 23:23:47 +0000981 /*
982 * Just like alloc_dev() add the device to the list of devices on the
Myles Watson29cc9ed2009-07-02 18:56:24 +0000983 * bus. When the list of devices was formed we removed all of the
984 * parents children, and now we are interleaving static and dynamic
985 * devices in order on the bus.
Eric Biedermanb78c1972004-10-14 20:54:17 +0000986 */
Eric Biedermane9a271e32003-09-02 03:36:25 +0000987 if (dev) {
Myles Watson29cc9ed2009-07-02 18:56:24 +0000988 struct device *child;
Uwe Hermanne4870472010-11-04 23:23:47 +0000989
Kyösti Mälkki8712aa12019-01-09 11:31:25 +0200990 /* Find the last child on the bus. */
991 for (child = bus->children; child && child->sibling;)
Eric Biedermane9a271e32003-09-02 03:36:25 +0000992 child = child->sibling;
Uwe Hermanne4870472010-11-04 23:23:47 +0000993
Kyösti Mälkki8712aa12019-01-09 11:31:25 +0200994 /* Place the device as last on the bus. */
Uwe Hermanne4870472010-11-04 23:23:47 +0000995 if (child)
Eric Biedermane9a271e32003-09-02 03:36:25 +0000996 child->sibling = dev;
Uwe Hermanne4870472010-11-04 23:23:47 +0000997 else
Kyösti Mälkki8712aa12019-01-09 11:31:25 +0200998 bus->children = dev;
Eric Biedermane9a271e32003-09-02 03:36:25 +0000999 }
1000
Eric Biederman8ca8d762003-04-22 19:02:15 +00001001 return dev;
1002}
1003
Myles Watson032a9652009-05-11 22:24:53 +00001004/**
Uwe Hermannc1ee4292010-10-17 19:01:48 +00001005 * Scan a PCI bus.
Li-Ta Loe5266692004-03-23 21:28:05 +00001006 *
Myles Watson29cc9ed2009-07-02 18:56:24 +00001007 * Determine the existence of a given PCI device. Allocate a new struct device
1008 * if dev==NULL was passed in and the device exists in hardware.
Yinghai Lu13f1c2a2005-07-08 02:49:49 +00001009 *
Uwe Hermannc1ee4292010-10-17 19:01:48 +00001010 * @param dev Pointer to the dev structure.
1011 * @param bus Pointer to the bus structure.
1012 * @param devfn A device/function number to look at.
1013 * @return The device structure for the device (if found), NULL otherwise.
Yinghai Lu13f1c2a2005-07-08 02:49:49 +00001014 */
Aaron Durbinc30d9132017-08-07 16:55:43 -06001015struct device *pci_probe_dev(struct device *dev, struct bus *bus,
1016 unsigned int devfn)
Yinghai Lu13f1c2a2005-07-08 02:49:49 +00001017{
Myles Watson29cc9ed2009-07-02 18:56:24 +00001018 u32 id, class;
1019 u8 hdr_type;
Yinghai Lu13f1c2a2005-07-08 02:49:49 +00001020
Myles Watson29cc9ed2009-07-02 18:56:24 +00001021 /* Detect if a device is present. */
Yinghai Lu13f1c2a2005-07-08 02:49:49 +00001022 if (!dev) {
1023 struct device dummy;
Uwe Hermanne4870472010-11-04 23:23:47 +00001024
Myles Watson29cc9ed2009-07-02 18:56:24 +00001025 dummy.bus = bus;
1026 dummy.path.type = DEVICE_PATH_PCI;
Stefan Reinauer2b34db82009-02-28 20:10:20 +00001027 dummy.path.pci.devfn = devfn;
Uwe Hermanne4870472010-11-04 23:23:47 +00001028
Yinghai Lu13f1c2a2005-07-08 02:49:49 +00001029 id = pci_read_config32(&dummy, PCI_VENDOR_ID);
Uwe Hermanne4870472010-11-04 23:23:47 +00001030 /*
1031 * Have we found something? Some broken boards return 0 if a
1032 * slot is empty, but the expected answer is 0xffffffff.
Yinghai Lu13f1c2a2005-07-08 02:49:49 +00001033 */
Uwe Hermanne4870472010-11-04 23:23:47 +00001034 if (id == 0xffffffff)
Stefan Reinauer7355c752010-04-02 16:30:25 +00001035 return NULL;
Uwe Hermanne4870472010-11-04 23:23:47 +00001036
Stefan Reinauer7355c752010-04-02 16:30:25 +00001037 if ((id == 0x00000000) || (id == 0x0000ffff) ||
1038 (id == 0xffff0000)) {
Uwe Hermanne4870472010-11-04 23:23:47 +00001039 printk(BIOS_SPEW, "%s, bad id 0x%x\n",
1040 dev_path(&dummy), id);
Yinghai Lu13f1c2a2005-07-08 02:49:49 +00001041 return NULL;
1042 }
1043 dev = alloc_dev(bus, &dummy.path);
Myles Watson29cc9ed2009-07-02 18:56:24 +00001044 } else {
Uwe Hermanne4870472010-11-04 23:23:47 +00001045 /*
1046 * Enable/disable the device. Once we have found the device-
Myles Watson29cc9ed2009-07-02 18:56:24 +00001047 * specific operations this operations we will disable the
1048 * device with those as well.
Myles Watson032a9652009-05-11 22:24:53 +00001049 *
Yinghai Lu13f1c2a2005-07-08 02:49:49 +00001050 * This is geared toward devices that have subfunctions
1051 * that do not show up by default.
Myles Watson032a9652009-05-11 22:24:53 +00001052 *
Yinghai Lu13f1c2a2005-07-08 02:49:49 +00001053 * If a device is a stuff option on the motherboard
Myles Watson29cc9ed2009-07-02 18:56:24 +00001054 * it may be absent and enable_dev() must cope.
Yinghai Lu13f1c2a2005-07-08 02:49:49 +00001055 */
Myles Watson29cc9ed2009-07-02 18:56:24 +00001056 /* Run the magic enable sequence for the device. */
Uwe Hermanne4870472010-11-04 23:23:47 +00001057 if (dev->chip_ops && dev->chip_ops->enable_dev)
Yinghai Lu13f1c2a2005-07-08 02:49:49 +00001058 dev->chip_ops->enable_dev(dev);
Uwe Hermanne4870472010-11-04 23:23:47 +00001059
Myles Watson29cc9ed2009-07-02 18:56:24 +00001060 /* Now read the vendor and device ID. */
Yinghai Lu13f1c2a2005-07-08 02:49:49 +00001061 id = pci_read_config32(dev, PCI_VENDOR_ID);
Myles Watson032a9652009-05-11 22:24:53 +00001062
Uwe Hermanne4870472010-11-04 23:23:47 +00001063 /*
1064 * If the device does not have a PCI ID disable it. Possibly
Myles Watson29cc9ed2009-07-02 18:56:24 +00001065 * this is because we have already disabled the device. But
1066 * this also handles optional devices that may not always
1067 * show up.
Yinghai Lu13f1c2a2005-07-08 02:49:49 +00001068 */
1069 /* If the chain is fully enumerated quit */
Myles Watson29cc9ed2009-07-02 18:56:24 +00001070 if ((id == 0xffffffff) || (id == 0x00000000) ||
1071 (id == 0x0000ffff) || (id == 0xffff0000)) {
Yinghai Lu13f1c2a2005-07-08 02:49:49 +00001072 if (dev->enabled) {
Uwe Hermanne4870472010-11-04 23:23:47 +00001073 printk(BIOS_INFO, "PCI: Static device %s not "
1074 "found, disabling it.\n", dev_path(dev));
Yinghai Lu13f1c2a2005-07-08 02:49:49 +00001075 dev->enabled = 0;
1076 }
1077 return dev;
1078 }
1079 }
Uwe Hermanne4870472010-11-04 23:23:47 +00001080
Myles Watson29cc9ed2009-07-02 18:56:24 +00001081 /* Read the rest of the PCI configuration information. */
Yinghai Lu13f1c2a2005-07-08 02:49:49 +00001082 hdr_type = pci_read_config8(dev, PCI_HEADER_TYPE);
1083 class = pci_read_config32(dev, PCI_CLASS_REVISION);
Myles Watson032a9652009-05-11 22:24:53 +00001084
Myles Watson29cc9ed2009-07-02 18:56:24 +00001085 /* Store the interesting information in the device structure. */
Yinghai Lu13f1c2a2005-07-08 02:49:49 +00001086 dev->vendor = id & 0xffff;
1087 dev->device = (id >> 16) & 0xffff;
1088 dev->hdr_type = hdr_type;
Myles Watson29cc9ed2009-07-02 18:56:24 +00001089
1090 /* Class code, the upper 3 bytes of PCI_CLASS_REVISION. */
Yinghai Lu13f1c2a2005-07-08 02:49:49 +00001091 dev->class = class >> 8;
Myles Watson032a9652009-05-11 22:24:53 +00001092
Myles Watson29cc9ed2009-07-02 18:56:24 +00001093 /* Architectural/System devices always need to be bus masters. */
Uwe Hermanne4870472010-11-04 23:23:47 +00001094 if ((dev->class >> 16) == PCI_BASE_CLASS_SYSTEM)
Yinghai Lu13f1c2a2005-07-08 02:49:49 +00001095 dev->command |= PCI_COMMAND_MASTER;
Uwe Hermanne4870472010-11-04 23:23:47 +00001096
1097 /*
1098 * Look at the vendor and device ID, or at least the header type and
Myles Watson29cc9ed2009-07-02 18:56:24 +00001099 * class and figure out which set of configuration methods to use.
1100 * Unless we already have some PCI ops.
Yinghai Lu13f1c2a2005-07-08 02:49:49 +00001101 */
1102 set_pci_ops(dev);
1103
Myles Watson29cc9ed2009-07-02 18:56:24 +00001104 /* Now run the magic enable/disable sequence for the device. */
Uwe Hermanne4870472010-11-04 23:23:47 +00001105 if (dev->ops && dev->ops->enable)
Yinghai Lu13f1c2a2005-07-08 02:49:49 +00001106 dev->ops->enable(dev);
Myles Watson032a9652009-05-11 22:24:53 +00001107
Myles Watson29cc9ed2009-07-02 18:56:24 +00001108 /* Display the device. */
Uwe Hermanne4870472010-11-04 23:23:47 +00001109 printk(BIOS_DEBUG, "%s [%04x/%04x] %s%s\n", dev_path(dev),
1110 dev->vendor, dev->device, dev->enabled ? "enabled" : "disabled",
1111 dev->ops ? "" : " No operations");
Yinghai Lu13f1c2a2005-07-08 02:49:49 +00001112
1113 return dev;
1114}
1115
Myles Watson032a9652009-05-11 22:24:53 +00001116/**
Kyösti Mälkkic73acdb2013-06-15 17:16:56 +03001117 * Test for match between romstage and ramstage device instance.
1118 *
1119 * @param dev Pointer to the device structure.
1120 * @param sdev Simple device model identifier, created with PCI_DEV().
1121 * @return Non-zero if bus:dev.fn of device matches.
1122 */
Aaron Durbinc30d9132017-08-07 16:55:43 -06001123unsigned int pci_match_simple_dev(struct device *dev, pci_devfn_t sdev)
Kyösti Mälkkic73acdb2013-06-15 17:16:56 +03001124{
1125 return dev->bus->secondary == PCI_DEV2SEGBUS(sdev) &&
1126 dev->path.pci.devfn == PCI_DEV2DEVFN(sdev);
1127}
1128
1129/**
Uwe Hermannc1ee4292010-10-17 19:01:48 +00001130 * Scan a PCI bus.
Yinghai Lu13f1c2a2005-07-08 02:49:49 +00001131 *
Li-Ta Loe5266692004-03-23 21:28:05 +00001132 * Determine the existence of devices and bridges on a PCI bus. If there are
1133 * bridges on the bus, recursively scan the buses behind the bridges.
1134 *
Uwe Hermannc1ee4292010-10-17 19:01:48 +00001135 * @param bus Pointer to the bus structure.
1136 * @param min_devfn Minimum devfn to look at in the scan, usually 0x00.
1137 * @param max_devfn Maximum devfn to look at in the scan, usually 0xff.
Eric Biederman8ca8d762003-04-22 19:02:15 +00001138 */
Kyösti Mälkkide271a82015-03-18 13:09:47 +02001139void pci_scan_bus(struct bus *bus, unsigned min_devfn,
1140 unsigned max_devfn)
Eric Biederman8ca8d762003-04-22 19:02:15 +00001141{
1142 unsigned int devfn;
Kyösti Mälkki8712aa12019-01-09 11:31:25 +02001143 struct device *dev, **prev;
1144 int once = 0;
Eric Biederman8ca8d762003-04-22 19:02:15 +00001145
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +00001146 printk(BIOS_DEBUG, "PCI: pci_scan_bus for bus %02x\n", bus->secondary);
Eric Biederman8ca8d762003-04-22 19:02:15 +00001147
Uwe Hermanne4870472010-11-04 23:23:47 +00001148 /* Maximum sane devfn is 0xFF. */
Juhana Helovuo50b78b62010-09-13 14:43:02 +00001149 if (max_devfn > 0xff) {
Uwe Hermanne4870472010-11-04 23:23:47 +00001150 printk(BIOS_ERR, "PCI: pci_scan_bus limits devfn %x - "
1151 "devfn %x\n", min_devfn, max_devfn);
1152 printk(BIOS_ERR, "PCI: pci_scan_bus upper limit too big. "
1153 "Using 0xff.\n");
Juhana Helovuo50b78b62010-09-13 14:43:02 +00001154 max_devfn=0xff;
1155 }
1156
Eric Biederman8ca8d762003-04-22 19:02:15 +00001157 post_code(0x24);
Uwe Hermanne4870472010-11-04 23:23:47 +00001158
1159 /*
1160 * Probe all devices/functions on this bus with some optimization for
Myles Watson29cc9ed2009-07-02 18:56:24 +00001161 * non-existence and single function devices.
Eric Biedermanb78c1972004-10-14 20:54:17 +00001162 */
Eric Biedermane9a271e32003-09-02 03:36:25 +00001163 for (devfn = min_devfn; devfn <= max_devfn; devfn++) {
Uwe Hermanne4870472010-11-04 23:23:47 +00001164 /* First thing setup the device structure. */
Kyösti Mälkki8712aa12019-01-09 11:31:25 +02001165 dev = pci_scan_get_dev(bus, devfn);
Li-Ta Lo9782f752004-05-05 21:15:42 +00001166
Myles Watson29cc9ed2009-07-02 18:56:24 +00001167 /* See if a device is present and setup the device structure. */
Myles Watson032a9652009-05-11 22:24:53 +00001168 dev = pci_probe_dev(dev, bus, devfn);
Eric Biederman03acab62004-10-14 21:25:53 +00001169
Uwe Hermanne4870472010-11-04 23:23:47 +00001170 /*
1171 * If this is not a multi function device, or the device is
Myles Watson29cc9ed2009-07-02 18:56:24 +00001172 * not present don't waste time probing another function.
Myles Watson032a9652009-05-11 22:24:53 +00001173 * Skip to next device.
Eric Biederman8ca8d762003-04-22 19:02:15 +00001174 */
Uwe Hermanne4870472010-11-04 23:23:47 +00001175 if ((PCI_FUNC(devfn) == 0x00) && (!dev
Myles Watson29cc9ed2009-07-02 18:56:24 +00001176 || (dev->enabled && ((dev->hdr_type & 0x80) != 0x80)))) {
Eric Biederman8ca8d762003-04-22 19:02:15 +00001177 devfn += 0x07;
1178 }
1179 }
Uwe Hermanne4870472010-11-04 23:23:47 +00001180
Eric Biederman8ca8d762003-04-22 19:02:15 +00001181 post_code(0x25);
1182
Uwe Hermanne4870472010-11-04 23:23:47 +00001183 /*
1184 * Warn if any leftover static devices are are found.
1185 * There's probably a problem in devicetree.cb.
Myles Watson29cc9ed2009-07-02 18:56:24 +00001186 */
Uwe Hermanne4870472010-11-04 23:23:47 +00001187
Kyösti Mälkki8712aa12019-01-09 11:31:25 +02001188 prev = &bus->children;
1189 for (dev = bus->children; dev; dev = dev->sibling) {
1190 /* If we read valid vendor id, it is not leftover device. */
1191 if (dev->vendor != 0) {
1192 prev = &dev->sibling;
1193 continue;
1194 }
1195
1196 /* Unlink it from list. */
1197 *prev = dev->sibling;
1198
1199 if (!once++)
1200 printk(BIOS_WARNING, "PCI: Leftover static devices:\n");
1201 printk(BIOS_WARNING, "%s\n", dev_path(dev));
Yinghai Lu13f1c2a2005-07-08 02:49:49 +00001202 }
1203
Kyösti Mälkki8712aa12019-01-09 11:31:25 +02001204 if (once)
1205 printk(BIOS_WARNING, "PCI: Check your devicetree.cb.\n");
1206
Uwe Hermanne4870472010-11-04 23:23:47 +00001207 /*
1208 * For all children that implement scan_bus() (i.e. bridges)
Eric Biedermanb78c1972004-10-14 20:54:17 +00001209 * scan the bus behind that child.
1210 */
Kyösti Mälkkide271a82015-03-18 13:09:47 +02001211
Kyösti Mälkki2d2367c2015-02-20 21:28:31 +02001212 scan_bridges(bus);
Kyösti Mälkkide271a82015-03-18 13:09:47 +02001213
Uwe Hermanne4870472010-11-04 23:23:47 +00001214 /*
1215 * We've scanned the bus and so we know all about what's on the other
Myles Watson29cc9ed2009-07-02 18:56:24 +00001216 * side of any bridges that may be on this bus plus any devices.
Eric Biederman8ca8d762003-04-22 19:02:15 +00001217 * Return how far we've got finding sub-buses.
1218 */
Eric Biederman8ca8d762003-04-22 19:02:15 +00001219 post_code(0x55);
Eric Biederman8ca8d762003-04-22 19:02:15 +00001220}
1221
Kyösti Mälkki33452402015-02-23 06:58:26 +02001222typedef enum {
1223 PCI_ROUTE_CLOSE,
1224 PCI_ROUTE_SCAN,
1225 PCI_ROUTE_FINAL,
1226} scan_state;
1227
1228static void pci_bridge_route(struct bus *link, scan_state state)
1229{
1230 struct device *dev = link->dev;
1231 struct bus *parent = dev->bus;
1232 u32 reg, buses = 0;
1233
Kyösti Mälkki757c8b42015-02-23 06:58:26 +02001234 if (state == PCI_ROUTE_SCAN) {
1235 link->secondary = parent->subordinate + 1;
1236 link->subordinate = link->secondary;
1237 }
1238
Kyösti Mälkki33452402015-02-23 06:58:26 +02001239 if (state == PCI_ROUTE_CLOSE) {
1240 buses |= 0xfeff << 8;
1241 } else if (state == PCI_ROUTE_SCAN) {
Timothy Pearson7d8a4782015-10-24 20:34:57 -05001242 buses |= parent->secondary & 0xff;
Kyösti Mälkki33452402015-02-23 06:58:26 +02001243 buses |= ((u32) link->secondary & 0xff) << 8;
Kyösti Mälkki757c8b42015-02-23 06:58:26 +02001244 buses |= 0xff << 16; /* MAX PCI_BUS number here */
Kyösti Mälkki33452402015-02-23 06:58:26 +02001245 } else if (state == PCI_ROUTE_FINAL) {
1246 buses |= parent->secondary & 0xff;
1247 buses |= ((u32) link->secondary & 0xff) << 8;
1248 buses |= ((u32) link->subordinate & 0xff) << 16;
1249 }
1250
1251 if (state == PCI_ROUTE_SCAN) {
1252 /* Clear all status bits and turn off memory, I/O and master enables. */
1253 link->bridge_cmd = pci_read_config16(dev, PCI_COMMAND);
1254 pci_write_config16(dev, PCI_COMMAND, 0x0000);
1255 pci_write_config16(dev, PCI_STATUS, 0xffff);
1256 }
1257
1258 /*
1259 * Configure the bus numbers for this bridge: the configuration
1260 * transactions will not be propagated by the bridge if it is not
1261 * correctly configured.
1262 */
1263
1264 reg = pci_read_config32(dev, PCI_PRIMARY_BUS);
1265 reg &= 0xff000000;
1266 reg |= buses;
1267 pci_write_config32(dev, PCI_PRIMARY_BUS, reg);
1268
1269 if (state == PCI_ROUTE_FINAL) {
1270 pci_write_config16(dev, PCI_COMMAND, link->bridge_cmd);
Kyösti Mälkki757c8b42015-02-23 06:58:26 +02001271 parent->subordinate = link->subordinate;
Kyösti Mälkki33452402015-02-23 06:58:26 +02001272 }
1273}
1274
Li-Ta Loe5266692004-03-23 21:28:05 +00001275/**
Uwe Hermannc1ee4292010-10-17 19:01:48 +00001276 * Scan a PCI bridge and the buses behind the bridge.
Li-Ta Loe5266692004-03-23 21:28:05 +00001277 *
1278 * Determine the existence of buses behind the bridge. Set up the bridge
1279 * according to the result of the scan.
1280 *
1281 * This function is the default scan_bus() method for PCI bridge devices.
1282 *
Myles Watson29cc9ed2009-07-02 18:56:24 +00001283 * @param dev Pointer to the bridge device.
Uwe Hermannc1ee4292010-10-17 19:01:48 +00001284 * @param do_scan_bus TODO
Eric Biederman8ca8d762003-04-22 19:02:15 +00001285 */
Kyösti Mälkki580e7222015-03-19 21:04:23 +02001286void do_pci_scan_bridge(struct device *dev,
Kyösti Mälkkide271a82015-03-18 13:09:47 +02001287 void (*do_scan_bus) (struct bus * bus,
Myles Watson29cc9ed2009-07-02 18:56:24 +00001288 unsigned min_devfn,
Kyösti Mälkkide271a82015-03-18 13:09:47 +02001289 unsigned max_devfn))
Eric Biederman8ca8d762003-04-22 19:02:15 +00001290{
Eric Biedermane9a271e32003-09-02 03:36:25 +00001291 struct bus *bus;
Eric Biederman83b991a2003-10-11 06:20:25 +00001292
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +00001293 printk(BIOS_SPEW, "%s for %s\n", __func__, dev_path(dev));
Li-Ta Lo3a812852004-12-03 22:39:34 +00001294
Myles Watson894a3472010-06-09 22:41:35 +00001295 if (dev->link_list == NULL) {
1296 struct bus *link;
1297 link = malloc(sizeof(*link));
1298 if (link == NULL)
1299 die("Couldn't allocate a link!\n");
1300 memset(link, 0, sizeof(*link));
1301 link->dev = dev;
1302 dev->link_list = link;
1303 }
1304
1305 bus = dev->link_list;
Eric Biedermane9a271e32003-09-02 03:36:25 +00001306
Kyösti Mälkki33452402015-02-23 06:58:26 +02001307 pci_bridge_route(bus, PCI_ROUTE_SCAN);
Li-Ta Lo3a812852004-12-03 22:39:34 +00001308
Kyösti Mälkkide271a82015-03-18 13:09:47 +02001309 do_scan_bus(bus, 0x00, 0xff);
Kyösti Mälkki33452402015-02-23 06:58:26 +02001310
1311 pci_bridge_route(bus, PCI_ROUTE_FINAL);
Eric Biederman8ca8d762003-04-22 19:02:15 +00001312}
Li-Ta Loe5266692004-03-23 21:28:05 +00001313
Yinghai Lu13f1c2a2005-07-08 02:49:49 +00001314/**
Uwe Hermannc1ee4292010-10-17 19:01:48 +00001315 * Scan a PCI bridge and the buses behind the bridge.
Yinghai Lu13f1c2a2005-07-08 02:49:49 +00001316 *
1317 * Determine the existence of buses behind the bridge. Set up the bridge
1318 * according to the result of the scan.
1319 *
1320 * This function is the default scan_bus() method for PCI bridge devices.
1321 *
Myles Watson29cc9ed2009-07-02 18:56:24 +00001322 * @param dev Pointer to the bridge device.
Yinghai Lu13f1c2a2005-07-08 02:49:49 +00001323 */
Kyösti Mälkki580e7222015-03-19 21:04:23 +02001324void pci_scan_bridge(struct device *dev)
Yinghai Lu13f1c2a2005-07-08 02:49:49 +00001325{
Kyösti Mälkki580e7222015-03-19 21:04:23 +02001326 do_pci_scan_bridge(dev, pci_scan_bus);
Yinghai Lu13f1c2a2005-07-08 02:49:49 +00001327}
1328
Myles Watson29cc9ed2009-07-02 18:56:24 +00001329/**
Uwe Hermannc1ee4292010-10-17 19:01:48 +00001330 * Scan a PCI domain.
Myles Watson29cc9ed2009-07-02 18:56:24 +00001331 *
1332 * This function is the default scan_bus() method for PCI domains.
1333 *
Uwe Hermannc1ee4292010-10-17 19:01:48 +00001334 * @param dev Pointer to the domain.
Myles Watson29cc9ed2009-07-02 18:56:24 +00001335 */
Aaron Durbinc30d9132017-08-07 16:55:43 -06001336void pci_domain_scan_bus(struct device *dev)
Myles Watson29cc9ed2009-07-02 18:56:24 +00001337{
Kyösti Mälkki6f370172015-03-19 15:26:52 +02001338 struct bus *link = dev->link_list;
Kyösti Mälkkide271a82015-03-18 13:09:47 +02001339 pci_scan_bus(link, PCI_DEVFN(0, 0), 0xff);
Myles Watson29cc9ed2009-07-02 18:56:24 +00001340}
1341
Mike Loptien0f5cf5e2014-05-12 21:46:31 -06001342/**
1343 * Take an INT_PIN number (0, 1 - 4) and convert
1344 * it to a string ("NO PIN", "PIN A" - "PIN D")
1345 *
1346 * @param pin PCI Interrupt Pin number (0, 1 - 4)
1347 * @return A string corresponding to the pin number or "Invalid"
1348 */
1349const char *pin_to_str(int pin)
1350{
1351 const char *str[5] = {
1352 "NO PIN",
1353 "PIN A",
1354 "PIN B",
1355 "PIN C",
1356 "PIN D",
1357 };
1358
1359 if (pin >= 0 && pin <= 4)
1360 return str[pin];
1361 else
1362 return "Invalid PIN, not 0 - 4";
1363}
1364
1365/**
1366 * Get the PCI INT_PIN swizzle for a device defined as:
1367 * pin_parent = (pin_child + devn_child) % 4 + 1
1368 * where PIN A = 1 ... PIN_D = 4
1369 *
1370 * Given a PCI device structure 'dev', find the interrupt pin
1371 * that will be triggered on its parent bridge device when
1372 * generating an interrupt. For example: Device 1:3.2 may
1373 * use INT_PIN A but will trigger PIN D on its parent bridge
1374 * device. In this case, this function will return 4 (PIN D).
1375 *
1376 * @param dev A PCI device structure to swizzle interrupt pins for
Martin Roth32bc6b62015-01-04 16:54:35 -07001377 * @param *parent_bridge The PCI device structure for the bridge
Mike Loptien0f5cf5e2014-05-12 21:46:31 -06001378 * device 'dev' is attached to
1379 * @return The interrupt pin number (1 - 4) that 'dev' will
1380 * trigger when generating an interrupt
1381 */
Aaron Durbinc30d9132017-08-07 16:55:43 -06001382static int swizzle_irq_pins(struct device *dev, struct device **parent_bridge)
Mike Loptien0f5cf5e2014-05-12 21:46:31 -06001383{
Aaron Durbinc30d9132017-08-07 16:55:43 -06001384 struct device *parent; /* Our current device's parent device */
1385 struct device *child; /* The child device of the parent */
Mike Loptien0f5cf5e2014-05-12 21:46:31 -06001386 uint8_t parent_bus = 0; /* Parent Bus number */
1387 uint16_t parent_devfn = 0; /* Parent Device and Function number */
1388 uint16_t child_devfn = 0; /* Child Device and Function number */
1389 uint8_t swizzled_pin = 0; /* Pin swizzled across a bridge */
1390
1391 /* Start with PIN A = 0 ... D = 3 */
1392 swizzled_pin = pci_read_config8(dev, PCI_INTERRUPT_PIN) - 1;
1393
1394 /* While our current device has parent devices */
1395 child = dev;
1396 for (parent = child->bus->dev; parent; parent = parent->bus->dev) {
1397 parent_bus = parent->bus->secondary;
1398 parent_devfn = parent->path.pci.devfn;
1399 child_devfn = child->path.pci.devfn;
1400
1401 /* Swizzle the INT_PIN for any bridges not on root bus */
1402 swizzled_pin = (PCI_SLOT(child_devfn) + swizzled_pin) % 4;
1403 printk(BIOS_SPEW, "\tWith INT_PIN swizzled to %s\n"
1404 "\tAttached to bridge device %01X:%02Xh.%02Xh\n",
1405 pin_to_str(swizzled_pin + 1), parent_bus,
1406 PCI_SLOT(parent_devfn), PCI_FUNC(parent_devfn));
1407
1408 /* Continue until we find the root bus */
1409 if (parent_bus > 0) {
1410 /*
1411 * We will go on to the next parent so this parent
1412 * becomes the child
1413 */
1414 child = parent;
1415 continue;
1416 } else {
1417 /*
1418 * Found the root bridge device,
1419 * fill in the structure and exit
1420 */
1421 *parent_bridge = parent;
1422 break;
1423 }
1424 }
1425
1426 /* End with PIN A = 1 ... D = 4 */
1427 return swizzled_pin + 1;
1428}
1429
1430/**
1431 * Given a device structure 'dev', find its interrupt pin
1432 * and its parent bridge 'parent_bdg' device structure.
1433 * If it is behind a bridge, it will return the interrupt
1434 * pin number (1 - 4) of the parent bridge that the device
1435 * interrupt pin has been swizzled to, otherwise it will
1436 * return the interrupt pin that is programmed into the
1437 * PCI config space of the target device. If 'dev' is
1438 * behind a bridge, it will fill in 'parent_bdg' with the
1439 * device structure of the bridge it is behind, otherwise
1440 * it will copy 'dev' into 'parent_bdg'.
1441 *
1442 * @param dev A PCI device structure to get interrupt pins for.
1443 * @param *parent_bdg The PCI device structure for the bridge
1444 * device 'dev' is attached to.
1445 * @return The interrupt pin number (1 - 4) that 'dev' will
1446 * trigger when generating an interrupt.
1447 * Errors: -1 is returned if the device is not enabled
1448 * -2 is returned if a parent bridge could not be found.
1449 */
Aaron Durbinc30d9132017-08-07 16:55:43 -06001450int get_pci_irq_pins(struct device *dev, struct device **parent_bdg)
Mike Loptien0f5cf5e2014-05-12 21:46:31 -06001451{
1452 uint8_t bus = 0; /* The bus this device is on */
1453 uint16_t devfn = 0; /* This device's device and function numbers */
1454 uint8_t int_pin = 0; /* Interrupt pin used by the device */
1455 uint8_t target_pin = 0; /* Interrupt pin we want to assign an IRQ to */
1456
1457 /* Make sure this device is enabled */
1458 if (!(dev->enabled && (dev->path.type == DEVICE_PATH_PCI)))
1459 return -1;
1460
1461 bus = dev->bus->secondary;
1462 devfn = dev->path.pci.devfn;
1463
1464 /* Get and validate the interrupt pin used. Only 1-4 are allowed */
1465 int_pin = pci_read_config8(dev, PCI_INTERRUPT_PIN);
1466 if (int_pin < 1 || int_pin > 4)
1467 return -1;
1468
1469 printk(BIOS_SPEW, "PCI IRQ: Found device %01X:%02X.%02X using %s\n",
1470 bus, PCI_SLOT(devfn), PCI_FUNC(devfn), pin_to_str(int_pin));
1471
1472 /* If this device is on a bridge, swizzle its INT_PIN */
1473 if (bus) {
1474 /* Swizzle its INT_PINs */
1475 target_pin = swizzle_irq_pins(dev, parent_bdg);
1476
1477 /* Make sure the swizzle returned valid structures */
1478 if (parent_bdg == NULL) {
1479 printk(BIOS_WARNING,
1480 "Warning: Could not find parent bridge for this device!\n");
1481 return -2;
1482 }
1483 } else { /* Device is not behind a bridge */
1484 target_pin = int_pin; /* Return its own interrupt pin */
1485 *parent_bdg = dev; /* Return its own structure */
1486 }
1487
1488 /* Target pin is the interrupt pin we want to assign an IRQ to */
1489 return target_pin;
1490}
1491
Julius Wernercd49cce2019-03-05 16:53:33 -08001492#if CONFIG(PC80_SYSTEM)
Myles Watson29cc9ed2009-07-02 18:56:24 +00001493/**
Uwe Hermannc1ee4292010-10-17 19:01:48 +00001494 * Assign IRQ numbers.
Myles Watson29cc9ed2009-07-02 18:56:24 +00001495 *
Stefan Reinauer4d933dd2009-07-21 21:36:41 +00001496 * This function assigns IRQs for all functions contained within the indicated
Uwe Hermanne4870472010-11-04 23:23:47 +00001497 * device address. If the device does not exist or does not require interrupts
Stefan Reinauer4d933dd2009-07-21 21:36:41 +00001498 * then this function has no effect.
Myles Watson29cc9ed2009-07-02 18:56:24 +00001499 *
1500 * This function should be called for each PCI slot in your system.
1501 *
Kyösti Mälkkic19d6a62019-07-04 21:39:28 +03001502 * @param dev Pointer to dev structure.
Uwe Hermannc1ee4292010-10-17 19:01:48 +00001503 * @param pIntAtoD An array of IRQ #s that are assigned to PINTA through PINTD
1504 * of this slot. The particular IRQ #s that are passed in depend on the
1505 * routing inside your southbridge and on your board.
Stefan Reinauer4d933dd2009-07-21 21:36:41 +00001506 */
Kyösti Mälkkic19d6a62019-07-04 21:39:28 +03001507void pci_assign_irqs(struct device *dev, const unsigned char pIntAtoD[4])
Ronald G. Minnich6dd6c6852003-10-02 00:08:42 +00001508{
Kyösti Mälkkic19d6a62019-07-04 21:39:28 +03001509 u8 slot, line, irq;
Ronald G. Minnich6dd6c6852003-10-02 00:08:42 +00001510
Kyösti Mälkkic19d6a62019-07-04 21:39:28 +03001511 /* Each device may contain up to eight functions. */
1512 slot = dev->path.pci.devfn >> 3;
Ronald G. Minnich6dd6c6852003-10-02 00:08:42 +00001513
Kyösti Mälkkic19d6a62019-07-04 21:39:28 +03001514 for (; dev ; dev = dev->sibling) {
Ronald G. Minnich6dd6c6852003-10-02 00:08:42 +00001515
Kyösti Mälkkic19d6a62019-07-04 21:39:28 +03001516 if (dev->path.pci.devfn >> 3 != slot)
1517 break;
1518
1519 line = pci_read_config8(dev, PCI_INTERRUPT_PIN);
Ronald G. Minnich6dd6c6852003-10-02 00:08:42 +00001520
Uwe Hermanne4870472010-11-04 23:23:47 +00001521 /* PCI spec says all values except 1..4 are reserved. */
Stefan Reinauer4d933dd2009-07-21 21:36:41 +00001522 if ((line < 1) || (line > 4))
1523 continue;
Ronald G. Minnich6dd6c6852003-10-02 00:08:42 +00001524
Stefan Reinauer4d933dd2009-07-21 21:36:41 +00001525 irq = pIntAtoD[line - 1];
Ronald G. Minnich6dd6c6852003-10-02 00:08:42 +00001526
Kyösti Mälkkic19d6a62019-07-04 21:39:28 +03001527 printk(BIOS_DEBUG, "Assigning IRQ %d to %s\n", irq, dev_path(dev));
Ronald G. Minnich6dd6c6852003-10-02 00:08:42 +00001528
Kyösti Mälkkic19d6a62019-07-04 21:39:28 +03001529 pci_write_config8(dev, PCI_INTERRUPT_LINE, pIntAtoD[line - 1]);
Stefan Reinauer4d933dd2009-07-21 21:36:41 +00001530
1531#ifdef PARANOID_IRQ_ASSIGNMENTS
Myles Watson17aeeca2009-10-07 18:41:08 +00001532 irq = pci_read_config8(pdev, PCI_INTERRUPT_LINE);
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +00001533 printk(BIOS_DEBUG, " Readback = %d\n", irq);
Stefan Reinauer4d933dd2009-07-21 21:36:41 +00001534#endif
1535
Julius Wernercd49cce2019-03-05 16:53:33 -08001536#if CONFIG(PC80_SYSTEM)
Uwe Hermanne4870472010-11-04 23:23:47 +00001537 /* Change to level triggered. */
1538 i8259_configure_irq_trigger(pIntAtoD[line - 1],
1539 IRQ_LEVEL_TRIGGERED);
Stefan Reinauer5fb62162010-12-16 23:52:04 +00001540#endif
Ronald G. Minnich6dd6c6852003-10-02 00:08:42 +00001541 }
1542}
Stefan Reinauer4d933dd2009-07-21 21:36:41 +00001543#endif