blob: c9af7c4cc8e9954fd4dc9fa205f527fcb27cf03e [file] [log] [blame]
Eric Biederman8ca8d762003-04-22 19:02:15 +00001/*
Stefan Reinauer7e61e452008-01-18 10:35:56 +00002 * This file is part of the coreboot project.
Uwe Hermannb80dbf02007-04-22 19:08:13 +00003 *
4 * It was originally based on the Linux kernel (drivers/pci/pci.c).
5 *
6 * Modifications are:
7 * Copyright (C) 2003-2004 Linux Networx
8 * (Written by Eric Biederman <ebiederman@lnxi.com> for Linux Networx)
9 * Copyright (C) 2003-2006 Ronald G. Minnich <rminnich@gmail.com>
10 * Copyright (C) 2004-2005 Li-Ta Lo <ollie@lanl.gov>
11 * Copyright (C) 2005-2006 Tyan
12 * (Written by Yinghai Lu <yhlu@tyan.com> for Tyan)
Patrick Georgi16cdbb22009-04-21 20:14:31 +000013 * Copyright (C) 2005-2009 coresystems GmbH
14 * (Written by Stefan Reinauer <stepan@coresystems.de> for coresystems GmbH)
Uwe Hermannb80dbf02007-04-22 19:08:13 +000015 */
16
17/*
Myles Watson29cc9ed2009-07-02 18:56:24 +000018 * PCI Bus Services, see include/linux/pci.h for further explanation.
Eric Biederman8ca8d762003-04-22 19:02:15 +000019 *
Myles Watson29cc9ed2009-07-02 18:56:24 +000020 * Copyright 1993 -- 1997 Drew Eckhardt, Frederic Potter,
21 * David Mosberger-Tang
Eric Biederman8ca8d762003-04-22 19:02:15 +000022 *
Myles Watson29cc9ed2009-07-02 18:56:24 +000023 * Copyright 1997 -- 1999 Martin Mares <mj@atrey.karlin.mff.cuni.cz>
Eric Biederman8ca8d762003-04-22 19:02:15 +000024 */
25
26#include <console/console.h>
27#include <stdlib.h>
28#include <stdint.h>
29#include <bitops.h>
Eric Biederman8ca8d762003-04-22 19:02:15 +000030#include <string.h>
Ronald G. Minnich6dd6c6852003-10-02 00:08:42 +000031#include <arch/io.h>
Eric Biederman5899fd82003-04-24 06:25:08 +000032#include <device/device.h>
33#include <device/pci.h>
34#include <device/pci_ids.h>
Eric Biederman03acab62004-10-14 21:25:53 +000035#include <delay.h>
Yinghai Lu13f1c2a2005-07-08 02:49:49 +000036#if CONFIG_HYPERTRANSPORT_PLUGIN_SUPPORT == 1
37#include <device/hypertransport.h>
38#endif
39#if CONFIG_PCIX_PLUGIN_SUPPORT == 1
40#include <device/pcix.h>
41#endif
42#if CONFIG_PCIEXP_PLUGIN_SUPPORT == 1
43#include <device/pciexp.h>
44#endif
Stefan Reinauerec75a572009-03-16 15:27:00 +000045#if CONFIG_AGP_PLUGIN_SUPPORT == 1
Yinghai Lu13f1c2a2005-07-08 02:49:49 +000046#include <device/agp.h>
47#endif
48#if CONFIG_CARDBUS_PLUGIN_SUPPORT == 1
49#include <device/cardbus.h>
50#endif
Stefan Reinauer4d933dd2009-07-21 21:36:41 +000051#if CONFIG_PC80_SYSTEM == 1
52#include <pc80/i8259.h>
53#endif
Stefan Reinauer0a500842011-09-23 10:33:58 -070054#if CONFIG_HAVE_ACPI_RESUME && !CONFIG_S3_VGA_ROM_RUN
55#include <arch/acpi.h>
56#endif
Stefan Reinauer74a0efe2012-03-30 17:10:49 -070057#if CONFIG_CHROMEOS
58#include <vendorcode/google/chromeos/chromeos.h>
59#endif
Eric Biederman03acab62004-10-14 21:25:53 +000060
Myles Watson29cc9ed2009-07-02 18:56:24 +000061u8 pci_moving_config8(struct device *dev, unsigned int reg)
Eric Biederman03acab62004-10-14 21:25:53 +000062{
Myles Watson29cc9ed2009-07-02 18:56:24 +000063 u8 value, ones, zeroes;
Uwe Hermanne4870472010-11-04 23:23:47 +000064
Eric Biederman03acab62004-10-14 21:25:53 +000065 value = pci_read_config8(dev, reg);
Myles Watson032a9652009-05-11 22:24:53 +000066
Eric Biederman03acab62004-10-14 21:25:53 +000067 pci_write_config8(dev, reg, 0xff);
68 ones = pci_read_config8(dev, reg);
69
70 pci_write_config8(dev, reg, 0x00);
71 zeroes = pci_read_config8(dev, reg);
72
73 pci_write_config8(dev, reg, value);
74
75 return ones ^ zeroes;
76}
Li-Ta Lo9a5b4962004-12-23 21:48:01 +000077
Uwe Hermanne4870472010-11-04 23:23:47 +000078u16 pci_moving_config16(struct device *dev, unsigned int reg)
Eric Biederman03acab62004-10-14 21:25:53 +000079{
Myles Watson29cc9ed2009-07-02 18:56:24 +000080 u16 value, ones, zeroes;
Uwe Hermanne4870472010-11-04 23:23:47 +000081
Eric Biederman03acab62004-10-14 21:25:53 +000082 value = pci_read_config16(dev, reg);
Myles Watson032a9652009-05-11 22:24:53 +000083
Eric Biederman03acab62004-10-14 21:25:53 +000084 pci_write_config16(dev, reg, 0xffff);
85 ones = pci_read_config16(dev, reg);
86
87 pci_write_config16(dev, reg, 0x0000);
88 zeroes = pci_read_config16(dev, reg);
89
90 pci_write_config16(dev, reg, value);
91
92 return ones ^ zeroes;
93}
Li-Ta Loe8b1c9d2004-12-27 04:25:41 +000094
Uwe Hermanne4870472010-11-04 23:23:47 +000095u32 pci_moving_config32(struct device *dev, unsigned int reg)
Eric Biederman03acab62004-10-14 21:25:53 +000096{
Myles Watson29cc9ed2009-07-02 18:56:24 +000097 u32 value, ones, zeroes;
Uwe Hermanne4870472010-11-04 23:23:47 +000098
Eric Biederman03acab62004-10-14 21:25:53 +000099 value = pci_read_config32(dev, reg);
Myles Watson032a9652009-05-11 22:24:53 +0000100
Eric Biederman03acab62004-10-14 21:25:53 +0000101 pci_write_config32(dev, reg, 0xffffffff);
102 ones = pci_read_config32(dev, reg);
103
104 pci_write_config32(dev, reg, 0x00000000);
105 zeroes = pci_read_config32(dev, reg);
106
107 pci_write_config32(dev, reg, value);
108
109 return ones ^ zeroes;
110}
111
Myles Watson29cc9ed2009-07-02 18:56:24 +0000112/**
113 * Given a device, a capability type, and a last position, return the next
114 * matching capability. Always start at the head of the list.
115 *
116 * @param dev Pointer to the device structure.
Uwe Hermannc1ee4292010-10-17 19:01:48 +0000117 * @param cap PCI_CAP_LIST_ID of the PCI capability we're looking for.
Myles Watson29cc9ed2009-07-02 18:56:24 +0000118 * @param last Location of the PCI capability register to start from.
Uwe Hermannc1ee4292010-10-17 19:01:48 +0000119 * @return The next matching capability.
Myles Watson29cc9ed2009-07-02 18:56:24 +0000120 */
121unsigned pci_find_next_capability(struct device *dev, unsigned cap,
122 unsigned last)
Eric Biederman03acab62004-10-14 21:25:53 +0000123{
Stefan Reinauer4d933dd2009-07-21 21:36:41 +0000124 unsigned pos = 0;
Uwe Hermanne4870472010-11-04 23:23:47 +0000125 u16 status;
Yinghai Lu13f1c2a2005-07-08 02:49:49 +0000126 unsigned reps = 48;
Stefan Reinauer4d933dd2009-07-21 21:36:41 +0000127
Yinghai Lu13f1c2a2005-07-08 02:49:49 +0000128 status = pci_read_config16(dev, PCI_STATUS);
Uwe Hermanne4870472010-11-04 23:23:47 +0000129 if (!(status & PCI_STATUS_CAP_LIST))
Yinghai Lu13f1c2a2005-07-08 02:49:49 +0000130 return 0;
Uwe Hermanne4870472010-11-04 23:23:47 +0000131
Myles Watson29cc9ed2009-07-02 18:56:24 +0000132 switch (dev->hdr_type & 0x7f) {
Eric Biederman03acab62004-10-14 21:25:53 +0000133 case PCI_HEADER_TYPE_NORMAL:
134 case PCI_HEADER_TYPE_BRIDGE:
135 pos = PCI_CAPABILITY_LIST;
136 break;
Yinghai Lu13f1c2a2005-07-08 02:49:49 +0000137 case PCI_HEADER_TYPE_CARDBUS:
138 pos = PCI_CB_CAPABILITY_LIST;
139 break;
140 default:
141 return 0;
Eric Biederman03acab62004-10-14 21:25:53 +0000142 }
Uwe Hermanne4870472010-11-04 23:23:47 +0000143
Yinghai Lu13f1c2a2005-07-08 02:49:49 +0000144 pos = pci_read_config8(dev, pos);
Uwe Hermanne4870472010-11-04 23:23:47 +0000145 while (reps-- && (pos >= 0x40)) { /* Loop through the linked list. */
Eric Biederman03acab62004-10-14 21:25:53 +0000146 int this_cap;
Uwe Hermanne4870472010-11-04 23:23:47 +0000147
Yinghai Lu13f1c2a2005-07-08 02:49:49 +0000148 pos &= ~3;
Eric Biederman03acab62004-10-14 21:25:53 +0000149 this_cap = pci_read_config8(dev, pos + PCI_CAP_LIST_ID);
Uwe Hermanne4870472010-11-04 23:23:47 +0000150 printk(BIOS_SPEW, "Capability: type 0x%02x @ 0x%02x\n",
151 this_cap, pos);
152 if (this_cap == 0xff)
Yinghai Lu13f1c2a2005-07-08 02:49:49 +0000153 break;
Uwe Hermanne4870472010-11-04 23:23:47 +0000154
155 if (!last && (this_cap == cap))
Eric Biederman03acab62004-10-14 21:25:53 +0000156 return pos;
Uwe Hermanne4870472010-11-04 23:23:47 +0000157
158 if (last == pos)
Yinghai Lu13f1c2a2005-07-08 02:49:49 +0000159 last = 0;
Uwe Hermanne4870472010-11-04 23:23:47 +0000160
Yinghai Lu13f1c2a2005-07-08 02:49:49 +0000161 pos = pci_read_config8(dev, pos + PCI_CAP_LIST_NEXT);
Eric Biederman03acab62004-10-14 21:25:53 +0000162 }
163 return 0;
164}
165
Myles Watson29cc9ed2009-07-02 18:56:24 +0000166/**
167 * Given a device, and a capability type, return the next matching
168 * capability. Always start at the head of the list.
169 *
170 * @param dev Pointer to the device structure.
Uwe Hermannc1ee4292010-10-17 19:01:48 +0000171 * @param cap PCI_CAP_LIST_ID of the PCI capability we're looking for.
172 * @return The next matching capability.
Myles Watson29cc9ed2009-07-02 18:56:24 +0000173 */
Yinghai Lu13f1c2a2005-07-08 02:49:49 +0000174unsigned pci_find_capability(device_t dev, unsigned cap)
175{
176 return pci_find_next_capability(dev, cap, 0);
Yinghai Lu13f1c2a2005-07-08 02:49:49 +0000177}
178
Myles Watson29cc9ed2009-07-02 18:56:24 +0000179/**
180 * Given a device and register, read the size of the BAR for that register.
181 *
182 * @param dev Pointer to the device structure.
183 * @param index Address of the PCI configuration register.
Uwe Hermannc1ee4292010-10-17 19:01:48 +0000184 * @return TODO
Eric Biederman8ca8d762003-04-22 19:02:15 +0000185 */
Eric Biederman03acab62004-10-14 21:25:53 +0000186struct resource *pci_get_resource(struct device *dev, unsigned long index)
Eric Biederman8ca8d762003-04-22 19:02:15 +0000187{
Eric Biederman5cd81732004-03-11 15:01:31 +0000188 struct resource *resource;
Eric Biederman03acab62004-10-14 21:25:53 +0000189 unsigned long value, attr;
Myles Watson29cc9ed2009-07-02 18:56:24 +0000190 resource_t moving, limit;
Eric Biederman8ca8d762003-04-22 19:02:15 +0000191
Myles Watson29cc9ed2009-07-02 18:56:24 +0000192 /* Initialize the resources to nothing. */
Eric Biederman03acab62004-10-14 21:25:53 +0000193 resource = new_resource(dev, index);
Eric Biederman8ca8d762003-04-22 19:02:15 +0000194
Myles Watson29cc9ed2009-07-02 18:56:24 +0000195 /* Get the initial value. */
Eric Biederman03acab62004-10-14 21:25:53 +0000196 value = pci_read_config32(dev, index);
Eric Biederman8ca8d762003-04-22 19:02:15 +0000197
Myles Watson29cc9ed2009-07-02 18:56:24 +0000198 /* See which bits move. */
Eric Biederman03acab62004-10-14 21:25:53 +0000199 moving = pci_moving_config32(dev, index);
Li-Ta Lo9a5b4962004-12-23 21:48:01 +0000200
Myles Watson29cc9ed2009-07-02 18:56:24 +0000201 /* Initialize attr to the bits that do not move. */
Eric Biederman03acab62004-10-14 21:25:53 +0000202 attr = value & ~moving;
203
Myles Watson29cc9ed2009-07-02 18:56:24 +0000204 /* If it is a 64bit resource look at the high half as well. */
Eric Biederman03acab62004-10-14 21:25:53 +0000205 if (((attr & PCI_BASE_ADDRESS_SPACE_IO) == 0) &&
Myles Watson29cc9ed2009-07-02 18:56:24 +0000206 ((attr & PCI_BASE_ADDRESS_MEM_LIMIT_MASK) ==
207 PCI_BASE_ADDRESS_MEM_LIMIT_64)) {
208 /* Find the high bits that move. */
209 moving |=
210 ((resource_t) pci_moving_config32(dev, index + 4)) << 32;
Eric Biederman03acab62004-10-14 21:25:53 +0000211 }
Uwe Hermanne4870472010-11-04 23:23:47 +0000212
Myles Watson032a9652009-05-11 22:24:53 +0000213 /* Find the resource constraints.
Eric Biederman03acab62004-10-14 21:25:53 +0000214 * Start by finding the bits that move. From there:
215 * - Size is the least significant bit of the bits that move.
216 * - Limit is all of the bits that move plus all of the lower bits.
Myles Watson29cc9ed2009-07-02 18:56:24 +0000217 * See PCI Spec 6.2.5.1.
Eric Biederman8ca8d762003-04-22 19:02:15 +0000218 */
Eric Biederman03acab62004-10-14 21:25:53 +0000219 limit = 0;
220 if (moving) {
221 resource->size = 1;
222 resource->align = resource->gran = 0;
Myles Watson29cc9ed2009-07-02 18:56:24 +0000223 while (!(moving & resource->size)) {
Eric Biederman03acab62004-10-14 21:25:53 +0000224 resource->size <<= 1;
225 resource->align += 1;
Myles Watson29cc9ed2009-07-02 18:56:24 +0000226 resource->gran += 1;
Eric Biederman03acab62004-10-14 21:25:53 +0000227 }
228 resource->limit = limit = moving | (resource->size - 1);
229 }
Myles Watson29cc9ed2009-07-02 18:56:24 +0000230
Uwe Hermanne4870472010-11-04 23:23:47 +0000231 /*
232 * Some broken hardware has read-only registers that do not
Eric Biederman03acab62004-10-14 21:25:53 +0000233 * really size correctly.
Uwe Hermanne4870472010-11-04 23:23:47 +0000234 *
235 * Example: the Acer M7229 has BARs 1-4 normally read-only,
Eric Biederman8ca8d762003-04-22 19:02:15 +0000236 * so BAR1 at offset 0x10 reads 0x1f1. If you size that register
Uwe Hermanne4870472010-11-04 23:23:47 +0000237 * by writing 0xffffffff to it, it will read back as 0x1f1 -- which
238 * is a violation of the spec.
239 *
240 * We catch this case and ignore it by observing which bits move.
241 *
242 * This also catches the common case of unimplemented registers
Eric Biederman03acab62004-10-14 21:25:53 +0000243 * that always read back as 0.
Eric Biederman8ca8d762003-04-22 19:02:15 +0000244 */
Eric Biederman03acab62004-10-14 21:25:53 +0000245 if (moving == 0) {
246 if (value != 0) {
Uwe Hermanne4870472010-11-04 23:23:47 +0000247 printk(BIOS_DEBUG, "%s register %02lx(%08lx), "
248 "read-only ignoring it\n",
249 dev_path(dev), index, value);
Eric Biederman8ca8d762003-04-22 19:02:15 +0000250 }
251 resource->flags = 0;
Myles Watson29cc9ed2009-07-02 18:56:24 +0000252 } else if (attr & PCI_BASE_ADDRESS_SPACE_IO) {
253 /* An I/O mapped base address. */
Eric Biederman03acab62004-10-14 21:25:53 +0000254 attr &= PCI_BASE_ADDRESS_IO_ATTR_MASK;
Eric Biederman5cd81732004-03-11 15:01:31 +0000255 resource->flags |= IORESOURCE_IO;
Myles Watson29cc9ed2009-07-02 18:56:24 +0000256 /* I don't want to deal with 32bit I/O resources. */
Eric Biederman8ca8d762003-04-22 19:02:15 +0000257 resource->limit = 0xffff;
Myles Watson29cc9ed2009-07-02 18:56:24 +0000258 } else {
259 /* A Memory mapped base address. */
Eric Biederman03acab62004-10-14 21:25:53 +0000260 attr &= PCI_BASE_ADDRESS_MEM_ATTR_MASK;
Eric Biederman5cd81732004-03-11 15:01:31 +0000261 resource->flags |= IORESOURCE_MEM;
Uwe Hermanne4870472010-11-04 23:23:47 +0000262 if (attr & PCI_BASE_ADDRESS_MEM_PREFETCH)
Eric Biederman8ca8d762003-04-22 19:02:15 +0000263 resource->flags |= IORESOURCE_PREFETCH;
Eric Biederman03acab62004-10-14 21:25:53 +0000264 attr &= PCI_BASE_ADDRESS_MEM_LIMIT_MASK;
265 if (attr == PCI_BASE_ADDRESS_MEM_LIMIT_32) {
Myles Watson29cc9ed2009-07-02 18:56:24 +0000266 /* 32bit limit. */
Eric Biederman8ca8d762003-04-22 19:02:15 +0000267 resource->limit = 0xffffffffUL;
Myles Watson29cc9ed2009-07-02 18:56:24 +0000268 } else if (attr == PCI_BASE_ADDRESS_MEM_LIMIT_1M) {
269 /* 1MB limit. */
Eric Biederman8ca8d762003-04-22 19:02:15 +0000270 resource->limit = 0x000fffffUL;
Myles Watson29cc9ed2009-07-02 18:56:24 +0000271 } else if (attr == PCI_BASE_ADDRESS_MEM_LIMIT_64) {
272 /* 64bit limit. */
Eric Biederman03acab62004-10-14 21:25:53 +0000273 resource->limit = 0xffffffffffffffffULL;
Eric Biederman8ca8d762003-04-22 19:02:15 +0000274 resource->flags |= IORESOURCE_PCI64;
Myles Watson29cc9ed2009-07-02 18:56:24 +0000275 } else {
276 /* Invalid value. */
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000277 printk(BIOS_ERR, "Broken BAR with value %lx\n", attr);
278 printk(BIOS_ERR, " on dev %s at index %02lx\n",
Myles Watson29cc9ed2009-07-02 18:56:24 +0000279 dev_path(dev), index);
Eric Biederman8ca8d762003-04-22 19:02:15 +0000280 resource->flags = 0;
281 }
282 }
Uwe Hermanne4870472010-11-04 23:23:47 +0000283
Myles Watson29cc9ed2009-07-02 18:56:24 +0000284 /* Don't let the limit exceed which bits can move. */
Uwe Hermanne4870472010-11-04 23:23:47 +0000285 if (resource->limit > limit)
Eric Biederman03acab62004-10-14 21:25:53 +0000286 resource->limit = limit;
Eric Biederman03acab62004-10-14 21:25:53 +0000287
Eric Biederman5cd81732004-03-11 15:01:31 +0000288 return resource;
Eric Biederman8ca8d762003-04-22 19:02:15 +0000289}
290
Myles Watson29cc9ed2009-07-02 18:56:24 +0000291/**
292 * Given a device and an index, read the size of the BAR for that register.
293 *
294 * @param dev Pointer to the device structure.
295 * @param index Address of the PCI configuration register.
296 */
Li-Ta Loe8b1c9d2004-12-27 04:25:41 +0000297static void pci_get_rom_resource(struct device *dev, unsigned long index)
Li-Ta Lo9a5b4962004-12-23 21:48:01 +0000298{
299 struct resource *resource;
Li-Ta Loe8b1c9d2004-12-27 04:25:41 +0000300 unsigned long value;
Myles Watson29cc9ed2009-07-02 18:56:24 +0000301 resource_t moving;
Li-Ta Lo9a5b4962004-12-23 21:48:01 +0000302
Myles Watson29cc9ed2009-07-02 18:56:24 +0000303 /* Initialize the resources to nothing. */
Li-Ta Lo9a5b4962004-12-23 21:48:01 +0000304 resource = new_resource(dev, index);
305
Myles Watson29cc9ed2009-07-02 18:56:24 +0000306 /* Get the initial value. */
Li-Ta Lo9a5b4962004-12-23 21:48:01 +0000307 value = pci_read_config32(dev, index);
308
Myles Watson29cc9ed2009-07-02 18:56:24 +0000309 /* See which bits move. */
Li-Ta Lo9a5b4962004-12-23 21:48:01 +0000310 moving = pci_moving_config32(dev, index);
Myles Watson29cc9ed2009-07-02 18:56:24 +0000311
312 /* Clear the Enable bit. */
Li-Ta Loe8b1c9d2004-12-27 04:25:41 +0000313 moving = moving & ~PCI_ROM_ADDRESS_ENABLE;
Li-Ta Lo9a5b4962004-12-23 21:48:01 +0000314
Myles Watson032a9652009-05-11 22:24:53 +0000315 /* Find the resource constraints.
Li-Ta Lo9a5b4962004-12-23 21:48:01 +0000316 * Start by finding the bits that move. From there:
317 * - Size is the least significant bit of the bits that move.
318 * - Limit is all of the bits that move plus all of the lower bits.
Myles Watson29cc9ed2009-07-02 18:56:24 +0000319 * See PCI Spec 6.2.5.1.
Li-Ta Lo9a5b4962004-12-23 21:48:01 +0000320 */
Li-Ta Lo9a5b4962004-12-23 21:48:01 +0000321 if (moving) {
322 resource->size = 1;
323 resource->align = resource->gran = 0;
Li-Ta Loe8b1c9d2004-12-27 04:25:41 +0000324 while (!(moving & resource->size)) {
Li-Ta Lo9a5b4962004-12-23 21:48:01 +0000325 resource->size <<= 1;
326 resource->align += 1;
Myles Watson29cc9ed2009-07-02 18:56:24 +0000327 resource->gran += 1;
Li-Ta Lo9a5b4962004-12-23 21:48:01 +0000328 }
Patrick Georgi16cdbb22009-04-21 20:14:31 +0000329 resource->limit = moving | (resource->size - 1);
Myles Watson29cc9ed2009-07-02 18:56:24 +0000330 resource->flags |= IORESOURCE_MEM | IORESOURCE_READONLY;
331 } else {
Li-Ta Lo9a5b4962004-12-23 21:48:01 +0000332 if (value != 0) {
Uwe Hermanne4870472010-11-04 23:23:47 +0000333 printk(BIOS_DEBUG, "%s register %02lx(%08lx), "
334 "read-only ignoring it\n",
335 dev_path(dev), index, value);
Li-Ta Lo9a5b4962004-12-23 21:48:01 +0000336 }
337 resource->flags = 0;
Li-Ta Lo9a5b4962004-12-23 21:48:01 +0000338 }
Yinghai Lu13f1c2a2005-07-08 02:49:49 +0000339 compact_resources(dev);
Li-Ta Loe8b1c9d2004-12-27 04:25:41 +0000340}
Li-Ta Lo9a5b4962004-12-23 21:48:01 +0000341
Myles Watson29cc9ed2009-07-02 18:56:24 +0000342/**
343 * Read the base address registers for a given device.
344 *
345 * @param dev Pointer to the dev structure.
346 * @param howmany How many registers to read (6 for device, 2 for bridge).
Li-Ta Loe8b1c9d2004-12-27 04:25:41 +0000347 */
Yinghai Lu13f1c2a2005-07-08 02:49:49 +0000348static void pci_read_bases(struct device *dev, unsigned int howmany)
Li-Ta Loe8b1c9d2004-12-27 04:25:41 +0000349{
350 unsigned long index;
351
Myles Watson29cc9ed2009-07-02 18:56:24 +0000352 for (index = PCI_BASE_ADDRESS_0;
353 (index < PCI_BASE_ADDRESS_0 + (howmany << 2));) {
Li-Ta Loe8b1c9d2004-12-27 04:25:41 +0000354 struct resource *resource;
355 resource = pci_get_resource(dev, index);
Myles Watson29cc9ed2009-07-02 18:56:24 +0000356 index += (resource->flags & IORESOURCE_PCI64) ? 8 : 4;
Li-Ta Loe8b1c9d2004-12-27 04:25:41 +0000357 }
Li-Ta Loe8b1c9d2004-12-27 04:25:41 +0000358
359 compact_resources(dev);
Li-Ta Lo9a5b4962004-12-23 21:48:01 +0000360}
361
Myles Watson29cc9ed2009-07-02 18:56:24 +0000362static void pci_record_bridge_resource(struct device *dev, resource_t moving,
363 unsigned index, unsigned long type)
Eric Biederman03acab62004-10-14 21:25:53 +0000364{
Eric Biederman03acab62004-10-14 21:25:53 +0000365 struct resource *resource;
Uwe Hermanne4870472010-11-04 23:23:47 +0000366 unsigned long gran;
367 resource_t step;
368
Myles Watson29cc9ed2009-07-02 18:56:24 +0000369 resource = NULL;
Uwe Hermanne4870472010-11-04 23:23:47 +0000370
371 if (!moving)
372 return;
373
374 /* Initialize the constraints on the current bus. */
375 resource = new_resource(dev, index);
376 resource->size = 0;
377 gran = 0;
378 step = 1;
379 while ((moving & step) == 0) {
380 gran += 1;
381 step <<= 1;
Eric Biederman03acab62004-10-14 21:25:53 +0000382 }
Uwe Hermanne4870472010-11-04 23:23:47 +0000383 resource->gran = gran;
384 resource->align = gran;
385 resource->limit = moving | (step - 1);
386 resource->flags = type | IORESOURCE_PCI_BRIDGE |
387 IORESOURCE_BRIDGE;
Eric Biederman03acab62004-10-14 21:25:53 +0000388}
389
Eric Biederman8ca8d762003-04-22 19:02:15 +0000390static void pci_bridge_read_bases(struct device *dev)
391{
Eric Biederman03acab62004-10-14 21:25:53 +0000392 resource_t moving_base, moving_limit, moving;
Eric Biederman8ca8d762003-04-22 19:02:15 +0000393
Myles Watson29cc9ed2009-07-02 18:56:24 +0000394 /* See if the bridge I/O resources are implemented. */
395 moving_base = ((u32) pci_moving_config8(dev, PCI_IO_BASE)) << 8;
396 moving_base |=
Uwe Hermannc1ee4292010-10-17 19:01:48 +0000397 ((u32) pci_moving_config16(dev, PCI_IO_BASE_UPPER16)) << 16;
Eric Biederman03acab62004-10-14 21:25:53 +0000398
Myles Watson29cc9ed2009-07-02 18:56:24 +0000399 moving_limit = ((u32) pci_moving_config8(dev, PCI_IO_LIMIT)) << 8;
400 moving_limit |=
Uwe Hermannc1ee4292010-10-17 19:01:48 +0000401 ((u32) pci_moving_config16(dev, PCI_IO_LIMIT_UPPER16)) << 16;
Eric Biederman03acab62004-10-14 21:25:53 +0000402
403 moving = moving_base & moving_limit;
Eric Biederman8ca8d762003-04-22 19:02:15 +0000404
Myles Watson29cc9ed2009-07-02 18:56:24 +0000405 /* Initialize the I/O space constraints on the current bus. */
406 pci_record_bridge_resource(dev, moving, PCI_IO_BASE, IORESOURCE_IO);
Yinghai Lu13f1c2a2005-07-08 02:49:49 +0000407
Myles Watson29cc9ed2009-07-02 18:56:24 +0000408 /* See if the bridge prefmem resources are implemented. */
409 moving_base =
Uwe Hermannc1ee4292010-10-17 19:01:48 +0000410 ((resource_t) pci_moving_config16(dev, PCI_PREF_MEMORY_BASE)) << 16;
Myles Watson29cc9ed2009-07-02 18:56:24 +0000411 moving_base |=
Uwe Hermannc1ee4292010-10-17 19:01:48 +0000412 ((resource_t) pci_moving_config32(dev, PCI_PREF_BASE_UPPER32)) << 32;
Eric Biederman03acab62004-10-14 21:25:53 +0000413
Myles Watson29cc9ed2009-07-02 18:56:24 +0000414 moving_limit =
Uwe Hermannc1ee4292010-10-17 19:01:48 +0000415 ((resource_t) pci_moving_config16(dev, PCI_PREF_MEMORY_LIMIT)) << 16;
Myles Watson29cc9ed2009-07-02 18:56:24 +0000416 moving_limit |=
Uwe Hermannc1ee4292010-10-17 19:01:48 +0000417 ((resource_t) pci_moving_config32(dev, PCI_PREF_LIMIT_UPPER32)) << 32;
Myles Watson032a9652009-05-11 22:24:53 +0000418
Eric Biederman03acab62004-10-14 21:25:53 +0000419 moving = moving_base & moving_limit;
Myles Watson29cc9ed2009-07-02 18:56:24 +0000420 /* Initialize the prefetchable memory constraints on the current bus. */
421 pci_record_bridge_resource(dev, moving, PCI_PREF_MEMORY_BASE,
422 IORESOURCE_MEM | IORESOURCE_PREFETCH);
Myles Watson032a9652009-05-11 22:24:53 +0000423
Myles Watson29cc9ed2009-07-02 18:56:24 +0000424 /* See if the bridge mem resources are implemented. */
425 moving_base = ((u32) pci_moving_config16(dev, PCI_MEMORY_BASE)) << 16;
426 moving_limit = ((u32) pci_moving_config16(dev, PCI_MEMORY_LIMIT)) << 16;
Eric Biederman03acab62004-10-14 21:25:53 +0000427
428 moving = moving_base & moving_limit;
Eric Biederman8ca8d762003-04-22 19:02:15 +0000429
Myles Watson29cc9ed2009-07-02 18:56:24 +0000430 /* Initialize the memory resources on the current bus. */
431 pci_record_bridge_resource(dev, moving, PCI_MEMORY_BASE,
432 IORESOURCE_MEM);
Eric Biederman8ca8d762003-04-22 19:02:15 +0000433
Eric Biederman5cd81732004-03-11 15:01:31 +0000434 compact_resources(dev);
Eric Biederman8ca8d762003-04-22 19:02:15 +0000435}
436
Eric Biederman5899fd82003-04-24 06:25:08 +0000437void pci_dev_read_resources(struct device *dev)
Eric Biederman8ca8d762003-04-22 19:02:15 +0000438{
Yinghai Lu13f1c2a2005-07-08 02:49:49 +0000439 pci_read_bases(dev, 6);
440 pci_get_rom_resource(dev, PCI_ROM_ADDRESS);
Eric Biederman8ca8d762003-04-22 19:02:15 +0000441}
442
Eric Biederman5899fd82003-04-24 06:25:08 +0000443void pci_bus_read_resources(struct device *dev)
Eric Biederman8ca8d762003-04-22 19:02:15 +0000444{
Eric Biederman8ca8d762003-04-22 19:02:15 +0000445 pci_bridge_read_bases(dev);
Yinghai Lu13f1c2a2005-07-08 02:49:49 +0000446 pci_read_bases(dev, 2);
447 pci_get_rom_resource(dev, PCI_ROM_ADDRESS1);
Eric Biederman8ca8d762003-04-22 19:02:15 +0000448}
449
Myles Watson29cc9ed2009-07-02 18:56:24 +0000450void pci_domain_read_resources(struct device *dev)
451{
452 struct resource *res;
453
454 /* Initialize the system-wide I/O space constraints. */
455 res = new_resource(dev, IOINDEX_SUBTRACTIVE(0, 0));
456 res->limit = 0xffffUL;
457 res->flags = IORESOURCE_IO | IORESOURCE_SUBTRACTIVE |
458 IORESOURCE_ASSIGNED;
459
460 /* Initialize the system-wide memory resources constraints. */
461 res = new_resource(dev, IOINDEX_SUBTRACTIVE(1, 0));
462 res->limit = 0xffffffffULL;
463 res->flags = IORESOURCE_MEM | IORESOURCE_SUBTRACTIVE |
464 IORESOURCE_ASSIGNED;
465}
466
Eric Biederman8ca8d762003-04-22 19:02:15 +0000467static void pci_set_resource(struct device *dev, struct resource *resource)
468{
Eric Biederman03acab62004-10-14 21:25:53 +0000469 resource_t base, end;
Eric Biedermane9a271e32003-09-02 03:36:25 +0000470
Myles Watson29cc9ed2009-07-02 18:56:24 +0000471 /* Make certain the resource has actually been assigned a value. */
Eric Biederman5cd81732004-03-11 15:01:31 +0000472 if (!(resource->flags & IORESOURCE_ASSIGNED)) {
Uwe Hermanne4870472010-11-04 23:23:47 +0000473 printk(BIOS_ERR, "ERROR: %s %02lx %s size: 0x%010llx not "
474 "assigned\n", dev_path(dev), resource->index,
475 resource_type(resource), resource->size);
Eric Biederman8ca8d762003-04-22 19:02:15 +0000476 return;
477 }
478
Myles Watsoneb81a5b2009-11-05 20:06:19 +0000479 /* If this resource is fixed don't worry about it. */
Uwe Hermanne4870472010-11-04 23:23:47 +0000480 if (resource->flags & IORESOURCE_FIXED)
Myles Watsoneb81a5b2009-11-05 20:06:19 +0000481 return;
Myles Watsoneb81a5b2009-11-05 20:06:19 +0000482
Myles Watson29cc9ed2009-07-02 18:56:24 +0000483 /* If I have already stored this resource don't worry about it. */
Uwe Hermanne4870472010-11-04 23:23:47 +0000484 if (resource->flags & IORESOURCE_STORED)
Eric Biederman5cd81732004-03-11 15:01:31 +0000485 return;
Eric Biederman5cd81732004-03-11 15:01:31 +0000486
Myles Watson29cc9ed2009-07-02 18:56:24 +0000487 /* If the resource is subtractive don't worry about it. */
Uwe Hermanne4870472010-11-04 23:23:47 +0000488 if (resource->flags & IORESOURCE_SUBTRACTIVE)
Eric Biederman03acab62004-10-14 21:25:53 +0000489 return;
Eric Biederman03acab62004-10-14 21:25:53 +0000490
Myles Watson29cc9ed2009-07-02 18:56:24 +0000491 /* Only handle PCI memory and I/O resources for now. */
492 if (!(resource->flags & (IORESOURCE_MEM | IORESOURCE_IO)))
Eric Biederman8ca8d762003-04-22 19:02:15 +0000493 return;
Eric Biedermane9a271e32003-09-02 03:36:25 +0000494
Myles Watson29cc9ed2009-07-02 18:56:24 +0000495 /* Enable the resources in the command register. */
Eric Biederman03acab62004-10-14 21:25:53 +0000496 if (resource->size) {
Uwe Hermanne4870472010-11-04 23:23:47 +0000497 if (resource->flags & IORESOURCE_MEM)
Eric Biederman03acab62004-10-14 21:25:53 +0000498 dev->command |= PCI_COMMAND_MEMORY;
Uwe Hermanne4870472010-11-04 23:23:47 +0000499 if (resource->flags & IORESOURCE_IO)
Eric Biederman03acab62004-10-14 21:25:53 +0000500 dev->command |= PCI_COMMAND_IO;
Uwe Hermanne4870472010-11-04 23:23:47 +0000501 if (resource->flags & IORESOURCE_PCI_BRIDGE)
Eric Biederman03acab62004-10-14 21:25:53 +0000502 dev->command |= PCI_COMMAND_MASTER;
Eric Biederman8ca8d762003-04-22 19:02:15 +0000503 }
Uwe Hermanne4870472010-11-04 23:23:47 +0000504
Myles Watson29cc9ed2009-07-02 18:56:24 +0000505 /* Get the base address. */
Eric Biederman8ca8d762003-04-22 19:02:15 +0000506 base = resource->base;
Eric Biederman5cd81732004-03-11 15:01:31 +0000507
Myles Watson29cc9ed2009-07-02 18:56:24 +0000508 /* Get the end. */
Eric Biederman03acab62004-10-14 21:25:53 +0000509 end = resource_end(resource);
Myles Watson032a9652009-05-11 22:24:53 +0000510
Myles Watson29cc9ed2009-07-02 18:56:24 +0000511 /* Now store the resource. */
Eric Biederman5cd81732004-03-11 15:01:31 +0000512 resource->flags |= IORESOURCE_STORED;
Myles Watson29cc9ed2009-07-02 18:56:24 +0000513
Uwe Hermanne4870472010-11-04 23:23:47 +0000514 /*
515 * PCI bridges have no enable bit. They are disabled if the base of
516 * the range is greater than the limit. If the size is zero, disable
Myles Watson29cc9ed2009-07-02 18:56:24 +0000517 * by setting the base = limit and end = limit - 2^gran.
518 */
519 if (resource->size == 0 && (resource->flags & IORESOURCE_PCI_BRIDGE)) {
520 base = resource->limit;
521 end = resource->limit - (1 << resource->gran);
522 resource->base = base;
523 }
524
Eric Biederman8ca8d762003-04-22 19:02:15 +0000525 if (!(resource->flags & IORESOURCE_PCI_BRIDGE)) {
Eric Biederman03acab62004-10-14 21:25:53 +0000526 unsigned long base_lo, base_hi;
Uwe Hermanne4870472010-11-04 23:23:47 +0000527
528 /*
529 * Some chipsets allow us to set/clear the I/O bit
530 * (e.g. VIA 82C686A). So set it to be safe.
Eric Biedermanb78c1972004-10-14 20:54:17 +0000531 */
Eric Biederman03acab62004-10-14 21:25:53 +0000532 base_lo = base & 0xffffffff;
533 base_hi = (base >> 32) & 0xffffffff;
Uwe Hermanne4870472010-11-04 23:23:47 +0000534 if (resource->flags & IORESOURCE_IO)
Eric Biederman03acab62004-10-14 21:25:53 +0000535 base_lo |= PCI_BASE_ADDRESS_SPACE_IO;
Eric Biederman03acab62004-10-14 21:25:53 +0000536 pci_write_config32(dev, resource->index, base_lo);
Uwe Hermanne4870472010-11-04 23:23:47 +0000537 if (resource->flags & IORESOURCE_PCI64)
Eric Biederman03acab62004-10-14 21:25:53 +0000538 pci_write_config32(dev, resource->index + 4, base_hi);
Myles Watson29cc9ed2009-07-02 18:56:24 +0000539 } else if (resource->index == PCI_IO_BASE) {
540 /* Set the I/O ranges. */
541 pci_write_config8(dev, PCI_IO_BASE, base >> 8);
Eric Biederman03acab62004-10-14 21:25:53 +0000542 pci_write_config16(dev, PCI_IO_BASE_UPPER16, base >> 16);
Myles Watson29cc9ed2009-07-02 18:56:24 +0000543 pci_write_config8(dev, PCI_IO_LIMIT, end >> 8);
Eric Biederman03acab62004-10-14 21:25:53 +0000544 pci_write_config16(dev, PCI_IO_LIMIT_UPPER16, end >> 16);
Myles Watson29cc9ed2009-07-02 18:56:24 +0000545 } else if (resource->index == PCI_MEMORY_BASE) {
546 /* Set the memory range. */
Eric Biederman7a5416a2003-06-12 19:23:51 +0000547 pci_write_config16(dev, PCI_MEMORY_BASE, base >> 16);
Eric Biederman03acab62004-10-14 21:25:53 +0000548 pci_write_config16(dev, PCI_MEMORY_LIMIT, end >> 16);
Myles Watson29cc9ed2009-07-02 18:56:24 +0000549 } else if (resource->index == PCI_PREF_MEMORY_BASE) {
550 /* Set the prefetchable memory range. */
Eric Biederman03acab62004-10-14 21:25:53 +0000551 pci_write_config16(dev, PCI_PREF_MEMORY_BASE, base >> 16);
552 pci_write_config32(dev, PCI_PREF_BASE_UPPER32, base >> 32);
553 pci_write_config16(dev, PCI_PREF_MEMORY_LIMIT, end >> 16);
554 pci_write_config32(dev, PCI_PREF_LIMIT_UPPER32, end >> 32);
Myles Watson29cc9ed2009-07-02 18:56:24 +0000555 } else {
556 /* Don't let me think I stored the resource. */
Eric Biederman5cd81732004-03-11 15:01:31 +0000557 resource->flags &= ~IORESOURCE_STORED;
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000558 printk(BIOS_ERR, "ERROR: invalid resource->index %lx\n",
Uwe Hermanne4870472010-11-04 23:23:47 +0000559 resource->index);
Eric Biederman8ca8d762003-04-22 19:02:15 +0000560 }
Uwe Hermanne4870472010-11-04 23:23:47 +0000561
Eric Biederman03acab62004-10-14 21:25:53 +0000562 report_resource_stored(dev, resource, "");
Eric Biederman8ca8d762003-04-22 19:02:15 +0000563}
564
Eric Biederman5899fd82003-04-24 06:25:08 +0000565void pci_dev_set_resources(struct device *dev)
Eric Biederman8ca8d762003-04-22 19:02:15 +0000566{
Myles Watsonc25cc112010-05-21 14:33:48 +0000567 struct resource *res;
Myles Watson894a3472010-06-09 22:41:35 +0000568 struct bus *bus;
Myles Watson29cc9ed2009-07-02 18:56:24 +0000569 u8 line;
Eric Biederman8ca8d762003-04-22 19:02:15 +0000570
Uwe Hermanne4870472010-11-04 23:23:47 +0000571 for (res = dev->resource_list; res; res = res->next)
Myles Watsonc25cc112010-05-21 14:33:48 +0000572 pci_set_resource(dev, res);
Uwe Hermanne4870472010-11-04 23:23:47 +0000573
Myles Watson894a3472010-06-09 22:41:35 +0000574 for (bus = dev->link_list; bus; bus = bus->next) {
Uwe Hermanne4870472010-11-04 23:23:47 +0000575 if (bus->children)
Eric Biedermane9a271e32003-09-02 03:36:25 +0000576 assign_resources(bus);
Eric Biederman8ca8d762003-04-22 19:02:15 +0000577 }
578
Myles Watson29cc9ed2009-07-02 18:56:24 +0000579 /* Set a default latency timer. */
Eric Biederman7a5416a2003-06-12 19:23:51 +0000580 pci_write_config8(dev, PCI_LATENCY_TIMER, 0x40);
Eric Biederman8ca8d762003-04-22 19:02:15 +0000581
Myles Watson29cc9ed2009-07-02 18:56:24 +0000582 /* Set a default secondary latency timer. */
Uwe Hermanne4870472010-11-04 23:23:47 +0000583 if ((dev->hdr_type & 0x7f) == PCI_HEADER_TYPE_BRIDGE)
Eric Biederman7a5416a2003-06-12 19:23:51 +0000584 pci_write_config8(dev, PCI_SEC_LATENCY_TIMER, 0x40);
Eric Biederman8ca8d762003-04-22 19:02:15 +0000585
Myles Watson29cc9ed2009-07-02 18:56:24 +0000586 /* Zero the IRQ settings. */
Eric Biederman7a5416a2003-06-12 19:23:51 +0000587 line = pci_read_config8(dev, PCI_INTERRUPT_PIN);
Uwe Hermanne4870472010-11-04 23:23:47 +0000588 if (line)
Eric Biederman7a5416a2003-06-12 19:23:51 +0000589 pci_write_config8(dev, PCI_INTERRUPT_LINE, 0);
Uwe Hermanne4870472010-11-04 23:23:47 +0000590
Myles Watson29cc9ed2009-07-02 18:56:24 +0000591 /* Set the cache line size, so far 64 bytes is good for everyone. */
Eric Biederman7a5416a2003-06-12 19:23:51 +0000592 pci_write_config8(dev, PCI_CACHE_LINE_SIZE, 64 >> 2);
Eric Biederman8ca8d762003-04-22 19:02:15 +0000593}
594
Eric Biedermane9a271e32003-09-02 03:36:25 +0000595void pci_dev_enable_resources(struct device *dev)
596{
Eric Biedermana9e632c2004-11-18 22:38:08 +0000597 const struct pci_operations *ops;
Myles Watson29cc9ed2009-07-02 18:56:24 +0000598 u16 command;
Eric Biederman03acab62004-10-14 21:25:53 +0000599
Uwe Hermanne4870472010-11-04 23:23:47 +0000600 /* Set the subsystem vendor and device ID for mainboard devices. */
Eric Biederman03acab62004-10-14 21:25:53 +0000601 ops = ops_pci(dev);
Eric Biedermandbec2d42004-10-21 10:44:08 +0000602 if (dev->on_mainboard && ops && ops->set_subsystem) {
Sven Schnelle91321022011-03-01 19:58:47 +0000603 printk(BIOS_DEBUG, "%s subsystem <- %04x/%04x\n",
604 dev_path(dev), dev->subsystem_vendor,
605 dev->subsystem_device);
606 ops->set_subsystem(dev, dev->subsystem_vendor,
607 dev->subsystem_device);
Eric Biederman03acab62004-10-14 21:25:53 +0000608 }
Eric Biedermane9a271e32003-09-02 03:36:25 +0000609 command = pci_read_config16(dev, PCI_COMMAND);
610 command |= dev->command;
Uwe Hermanne4870472010-11-04 23:23:47 +0000611
Myles Watson29cc9ed2009-07-02 18:56:24 +0000612 /* v3 has
613 * command |= (PCI_COMMAND_PARITY + PCI_COMMAND_SERR); // Error check.
614 */
Uwe Hermanne4870472010-11-04 23:23:47 +0000615
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000616 printk(BIOS_DEBUG, "%s cmd <- %02x\n", dev_path(dev), command);
Eric Biedermane9a271e32003-09-02 03:36:25 +0000617 pci_write_config16(dev, PCI_COMMAND, command);
Eric Biedermane9a271e32003-09-02 03:36:25 +0000618}
619
620void pci_bus_enable_resources(struct device *dev)
621{
Myles Watson29cc9ed2009-07-02 18:56:24 +0000622 u16 ctrl;
623
Uwe Hermanne4870472010-11-04 23:23:47 +0000624 /*
625 * Enable I/O in command register if there is VGA card
Myles Watson29cc9ed2009-07-02 18:56:24 +0000626 * connected with (even it does not claim I/O resource).
627 */
Myles Watson894a3472010-06-09 22:41:35 +0000628 if (dev->link_list->bridge_ctrl & PCI_BRIDGE_CTL_VGA)
Li-Ta Lo515f6c72005-01-11 22:48:54 +0000629 dev->command |= PCI_COMMAND_IO;
Eric Biedermane9a271e32003-09-02 03:36:25 +0000630 ctrl = pci_read_config16(dev, PCI_BRIDGE_CONTROL);
Myles Watson894a3472010-06-09 22:41:35 +0000631 ctrl |= dev->link_list->bridge_ctrl;
Uwe Hermanne4870472010-11-04 23:23:47 +0000632 ctrl |= (PCI_BRIDGE_CTL_PARITY + PCI_BRIDGE_CTL_SERR); /* Error check. */
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000633 printk(BIOS_DEBUG, "%s bridge ctrl <- %04x\n", dev_path(dev), ctrl);
Eric Biedermane9a271e32003-09-02 03:36:25 +0000634 pci_write_config16(dev, PCI_BRIDGE_CONTROL, ctrl);
635
636 pci_dev_enable_resources(dev);
637}
638
Yinghai Lu13f1c2a2005-07-08 02:49:49 +0000639void pci_bus_reset(struct bus *bus)
640{
Uwe Hermanne4870472010-11-04 23:23:47 +0000641 u16 ctl;
642
Yinghai Lu13f1c2a2005-07-08 02:49:49 +0000643 ctl = pci_read_config16(bus->dev, PCI_BRIDGE_CONTROL);
644 ctl |= PCI_BRIDGE_CTL_BUS_RESET;
645 pci_write_config16(bus->dev, PCI_BRIDGE_CONTROL, ctl);
646 mdelay(10);
Uwe Hermanne4870472010-11-04 23:23:47 +0000647
Yinghai Lu13f1c2a2005-07-08 02:49:49 +0000648 ctl &= ~PCI_BRIDGE_CTL_BUS_RESET;
649 pci_write_config16(bus->dev, PCI_BRIDGE_CONTROL, ctl);
650 delay(1);
651}
652
Myles Watson29cc9ed2009-07-02 18:56:24 +0000653void pci_dev_set_subsystem(struct device *dev, unsigned vendor, unsigned device)
Eric Biederman03acab62004-10-14 21:25:53 +0000654{
Myles Watson032a9652009-05-11 22:24:53 +0000655 pci_write_config32(dev, PCI_SUBSYSTEM_VENDOR_ID,
Myles Watson29cc9ed2009-07-02 18:56:24 +0000656 ((device & 0xffff) << 16) | (vendor & 0xffff));
Eric Biederman03acab62004-10-14 21:25:53 +0000657}
658
Uwe Hermanne4870472010-11-04 23:23:47 +0000659/** Default handler: only runs the relevant PCI BIOS. */
Li-Ta Lo883b8792005-01-10 23:16:22 +0000660void pci_dev_init(struct device *dev)
661{
Torsten Duwe1f2f8002008-01-06 01:10:54 +0000662#if CONFIG_PCI_ROM_RUN == 1 || CONFIG_VGA_ROM_RUN == 1
Li-Ta Lo883b8792005-01-10 23:16:22 +0000663 struct rom_header *rom, *ram;
664
Myles Watson17aeeca2009-10-07 18:41:08 +0000665 if (CONFIG_PCI_ROM_RUN != 1 && /* Only execute VGA ROMs. */
666 ((dev->class >> 8) != PCI_CLASS_DISPLAY_VGA))
Roman Kononov778a42b2007-04-06 18:34:39 +0000667 return;
Myles Watson17aeeca2009-10-07 18:41:08 +0000668
669 if (CONFIG_VGA_ROM_RUN != 1 && /* Only execute non-VGA ROMs. */
670 ((dev->class >> 8) == PCI_CLASS_DISPLAY_VGA))
671 return;
Roman Kononov778a42b2007-04-06 18:34:39 +0000672
Stefan Reinauer74a0efe2012-03-30 17:10:49 -0700673#if CONFIG_CHROMEOS
674 /* In ChromeOS we want to boot blazingly fast. Therefore
675 * we don't run (VGA) option ROMs, unless we have to print
676 * something on the screen before the kernel is loaded.
677 */
678 if (!developer_mode_enabled() && !recovery_mode_enabled())
679 return;
680#endif
681
Li-Ta Lo883b8792005-01-10 23:16:22 +0000682 rom = pci_rom_probe(dev);
683 if (rom == NULL)
684 return;
Roman Kononov778a42b2007-04-06 18:34:39 +0000685
Li-Ta Lo883b8792005-01-10 23:16:22 +0000686 ram = pci_rom_load(dev, rom);
Yinghai Lu9e4faef2005-01-14 22:04:49 +0000687 if (ram == NULL)
688 return;
Li-Ta Lo883b8792005-01-10 23:16:22 +0000689
Stefan Reinauer0a500842011-09-23 10:33:58 -0700690#if CONFIG_HAVE_ACPI_RESUME && !CONFIG_S3_VGA_ROM_RUN
691 /* If S3_VGA_ROM_RUN is disabled, skip running VGA option
692 * ROMs when coming out of an S3 resume.
693 */
694 if ((acpi_slp_type == 3) &&
695 ((dev->class >> 8) == PCI_CLASS_DISPLAY_VGA))
696 return;
697#endif
Stefan Reinauerd98cf5b2008-08-01 11:25:41 +0000698 run_bios(dev, (unsigned long)ram);
Torsten Duwe1f2f8002008-01-06 01:10:54 +0000699#endif /* CONFIG_PCI_ROM_RUN || CONFIG_VGA_ROM_RUN */
Yinghai Lu13f1c2a2005-07-08 02:49:49 +0000700}
Li-Ta Lo883b8792005-01-10 23:16:22 +0000701
Li-Ta Loe5266692004-03-23 21:28:05 +0000702/** Default device operation for PCI devices */
Eric Biedermana9e632c2004-11-18 22:38:08 +0000703static struct pci_operations pci_dev_ops_pci = {
Eric Biederman03acab62004-10-14 21:25:53 +0000704 .set_subsystem = pci_dev_set_subsystem,
705};
706
Eric Biederman8ca8d762003-04-22 19:02:15 +0000707struct device_operations default_pci_ops_dev = {
Uwe Hermanne4870472010-11-04 23:23:47 +0000708 .read_resources = pci_dev_read_resources,
709 .set_resources = pci_dev_set_resources,
Eric Biedermane9a271e32003-09-02 03:36:25 +0000710 .enable_resources = pci_dev_enable_resources,
Uwe Hermanne4870472010-11-04 23:23:47 +0000711 .init = pci_dev_init,
712 .scan_bus = 0,
713 .enable = 0,
714 .ops_pci = &pci_dev_ops_pci,
Eric Biederman8ca8d762003-04-22 19:02:15 +0000715};
Li-Ta Loe5266692004-03-23 21:28:05 +0000716
717/** Default device operations for PCI bridges */
Eric Biedermana9e632c2004-11-18 22:38:08 +0000718static struct pci_operations pci_bus_ops_pci = {
Eric Biederman03acab62004-10-14 21:25:53 +0000719 .set_subsystem = 0,
720};
Li-Ta Lo883b8792005-01-10 23:16:22 +0000721
Eric Biederman8ca8d762003-04-22 19:02:15 +0000722struct device_operations default_pci_ops_bus = {
Uwe Hermanne4870472010-11-04 23:23:47 +0000723 .read_resources = pci_bus_read_resources,
724 .set_resources = pci_dev_set_resources,
Eric Biedermane9a271e32003-09-02 03:36:25 +0000725 .enable_resources = pci_bus_enable_resources,
Uwe Hermanne4870472010-11-04 23:23:47 +0000726 .init = 0,
727 .scan_bus = pci_scan_bridge,
728 .enable = 0,
729 .reset_bus = pci_bus_reset,
730 .ops_pci = &pci_bus_ops_pci,
Eric Biederman8ca8d762003-04-22 19:02:15 +0000731};
Li-Ta Loe5266692004-03-23 21:28:05 +0000732
733/**
Uwe Hermannc1ee4292010-10-17 19:01:48 +0000734 * Detect the type of downstream bridge.
Yinghai Lu13f1c2a2005-07-08 02:49:49 +0000735 *
Myles Watson29cc9ed2009-07-02 18:56:24 +0000736 * This function is a heuristic to detect which type of bus is downstream
737 * of a PCI-to-PCI bridge. This functions by looking for various capability
738 * blocks to figure out the type of downstream bridge. PCI-X, PCI-E, and
739 * Hypertransport all seem to have appropriate capabilities.
Myles Watson032a9652009-05-11 22:24:53 +0000740 *
Uwe Hermanne4870472010-11-04 23:23:47 +0000741 * When only a PCI-Express capability is found the type is examined to see
742 * which type of bridge we have.
Yinghai Lu13f1c2a2005-07-08 02:49:49 +0000743 *
Myles Watson29cc9ed2009-07-02 18:56:24 +0000744 * @param dev Pointer to the device structure of the bridge.
745 * @return Appropriate bridge operations.
Yinghai Lu13f1c2a2005-07-08 02:49:49 +0000746 */
747static struct device_operations *get_pci_bridge_ops(device_t dev)
748{
Uwe Hermanne4870472010-11-04 23:23:47 +0000749 unsigned int pos;
Yinghai Lu13f1c2a2005-07-08 02:49:49 +0000750
751#if CONFIG_PCIX_PLUGIN_SUPPORT == 1
752 pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
753 if (pos) {
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000754 printk(BIOS_DEBUG, "%s subordinate bus PCI-X\n", dev_path(dev));
Yinghai Lu13f1c2a2005-07-08 02:49:49 +0000755 return &default_pcix_ops_bus;
756 }
757#endif
758#if CONFIG_AGP_PLUGIN_SUPPORT == 1
Uwe Hermanne4870472010-11-04 23:23:47 +0000759 /* How do I detect a PCI to AGP bridge? */
Yinghai Lu13f1c2a2005-07-08 02:49:49 +0000760#endif
761#if CONFIG_HYPERTRANSPORT_PLUGIN_SUPPORT == 1
762 pos = 0;
Myles Watson29cc9ed2009-07-02 18:56:24 +0000763 while ((pos = pci_find_next_capability(dev, PCI_CAP_ID_HT, pos))) {
Uwe Hermanne4870472010-11-04 23:23:47 +0000764 u16 flags;
Yinghai Lu13f1c2a2005-07-08 02:49:49 +0000765 flags = pci_read_config16(dev, pos + PCI_CAP_FLAGS);
766 if ((flags >> 13) == 1) {
767 /* Host or Secondary Interface */
Uwe Hermanne4870472010-11-04 23:23:47 +0000768 printk(BIOS_DEBUG, "%s subordinate bus HT\n",
769 dev_path(dev));
Yinghai Lu13f1c2a2005-07-08 02:49:49 +0000770 return &default_ht_ops_bus;
771 }
772 }
773#endif
774#if CONFIG_PCIEXP_PLUGIN_SUPPORT == 1
775 pos = pci_find_capability(dev, PCI_CAP_ID_PCIE);
776 if (pos) {
Uwe Hermanne4870472010-11-04 23:23:47 +0000777 u16 flags;
Yinghai Lu13f1c2a2005-07-08 02:49:49 +0000778 flags = pci_read_config16(dev, pos + PCI_EXP_FLAGS);
Myles Watson29cc9ed2009-07-02 18:56:24 +0000779 switch ((flags & PCI_EXP_FLAGS_TYPE) >> 4) {
Yinghai Lu13f1c2a2005-07-08 02:49:49 +0000780 case PCI_EXP_TYPE_ROOT_PORT:
781 case PCI_EXP_TYPE_UPSTREAM:
782 case PCI_EXP_TYPE_DOWNSTREAM:
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000783 printk(BIOS_DEBUG, "%s subordinate bus PCI Express\n",
Uwe Hermanne4870472010-11-04 23:23:47 +0000784 dev_path(dev));
Yinghai Lu13f1c2a2005-07-08 02:49:49 +0000785 return &default_pciexp_ops_bus;
786 case PCI_EXP_TYPE_PCI_BRIDGE:
Uwe Hermanne4870472010-11-04 23:23:47 +0000787 printk(BIOS_DEBUG, "%s subordinate PCI\n",
788 dev_path(dev));
Yinghai Lu13f1c2a2005-07-08 02:49:49 +0000789 return &default_pci_ops_bus;
790 default:
791 break;
792 }
793 }
794#endif
795 return &default_pci_ops_bus;
796}
797
798/**
Vadim Bendebury8049fc92012-04-24 12:53:19 -0700799 * Check if a device id matches a PCI driver entry.
800 *
801 * The driver entry can either point at a zero terminated array of acceptable
802 * device IDs, or include a single device ID.
803 *
804 * @driver pointer to the PCI driver entry being checked
805 * @device_id PCI device ID of the device being matched
806 */
807static int device_id_match(struct pci_driver *driver, unsigned short device_id)
808{
809 if (driver->devices) {
810 unsigned short check_id;
811 const unsigned short *device_list = driver->devices;
812 while ((check_id = *device_list++) != 0)
813 if (check_id == device_id)
814 return 1;
815 }
816
817 return (driver->device == device_id);
818}
819
820/**
Uwe Hermannc1ee4292010-10-17 19:01:48 +0000821 * Set up PCI device operation.
822 *
823 * Check if it already has a driver. If not, use find_device_operations(),
824 * or set to a default based on type.
Li-Ta Loe5266692004-03-23 21:28:05 +0000825 *
Myles Watson29cc9ed2009-07-02 18:56:24 +0000826 * @param dev Pointer to the device whose pci_ops you want to set.
Li-Ta Loe5266692004-03-23 21:28:05 +0000827 * @see pci_drivers
828 */
Eric Biederman8ca8d762003-04-22 19:02:15 +0000829static void set_pci_ops(struct device *dev)
830{
831 struct pci_driver *driver;
Li-Ta Loe5266692004-03-23 21:28:05 +0000832
Uwe Hermanne4870472010-11-04 23:23:47 +0000833 if (dev->ops)
834 return;
835
836 /*
837 * Look through the list of setup drivers and find one for
Myles Watson29cc9ed2009-07-02 18:56:24 +0000838 * this PCI device.
Eric Biedermanb78c1972004-10-14 20:54:17 +0000839 */
Myles Watson29cc9ed2009-07-02 18:56:24 +0000840 for (driver = &pci_drivers[0]; driver != &epci_drivers[0]; driver++) {
Eric Biederman8ca8d762003-04-22 19:02:15 +0000841 if ((driver->vendor == dev->vendor) &&
Vadim Bendebury8049fc92012-04-24 12:53:19 -0700842 device_id_match(driver, dev->device)) {
Uwe Hermann312673c2009-10-27 21:49:33 +0000843 dev->ops = (struct device_operations *)driver->ops;
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000844 printk(BIOS_SPEW, "%s [%04x/%04x] %sops\n",
Uwe Hermanne4870472010-11-04 23:23:47 +0000845 dev_path(dev), driver->vendor, driver->device,
846 (driver->ops->scan_bus ? "bus " : ""));
Eric Biederman5899fd82003-04-24 06:25:08 +0000847 return;
Eric Biederman8ca8d762003-04-22 19:02:15 +0000848 }
849 }
Li-Ta Loe5266692004-03-23 21:28:05 +0000850
Uwe Hermanne4870472010-11-04 23:23:47 +0000851 /* If I don't have a specific driver use the default operations. */
852 switch (dev->hdr_type & 0x7f) { /* Header type */
853 case PCI_HEADER_TYPE_NORMAL:
Eric Biederman8ca8d762003-04-22 19:02:15 +0000854 if ((dev->class >> 8) == PCI_CLASS_BRIDGE_PCI)
855 goto bad;
856 dev->ops = &default_pci_ops_dev;
857 break;
858 case PCI_HEADER_TYPE_BRIDGE:
859 if ((dev->class >> 8) != PCI_CLASS_BRIDGE_PCI)
860 goto bad;
Yinghai Lu13f1c2a2005-07-08 02:49:49 +0000861 dev->ops = get_pci_bridge_ops(dev);
Eric Biederman8ca8d762003-04-22 19:02:15 +0000862 break;
Yinghai Lu13f1c2a2005-07-08 02:49:49 +0000863#if CONFIG_CARDBUS_PLUGIN_SUPPORT == 1
864 case PCI_HEADER_TYPE_CARDBUS:
865 dev->ops = &default_cardbus_ops_bus;
866 break;
867#endif
Uwe Hermanne4870472010-11-04 23:23:47 +0000868default:
869bad:
Li-Ta Lo69c5a902004-04-29 20:08:54 +0000870 if (dev->enabled) {
Uwe Hermanne4870472010-11-04 23:23:47 +0000871 printk(BIOS_ERR, "%s [%04x/%04x/%06x] has unknown "
872 "header type %02x, ignoring.\n", dev_path(dev),
873 dev->vendor, dev->device,
874 dev->class >> 8, dev->hdr_type);
Eric Biederman83b991a2003-10-11 06:20:25 +0000875 }
Eric Biederman8ca8d762003-04-22 19:02:15 +0000876 }
Eric Biederman8ca8d762003-04-22 19:02:15 +0000877}
878
879/**
Uwe Hermannc1ee4292010-10-17 19:01:48 +0000880 * See if we have already allocated a device structure for a given devfn.
Li-Ta Loe5266692004-03-23 21:28:05 +0000881 *
882 * Given a linked list of PCI device structures and a devfn number, find the
Li-Ta Lo3a812852004-12-03 22:39:34 +0000883 * device structure correspond to the devfn, if present. This function also
884 * removes the device structure from the linked list.
Li-Ta Loe5266692004-03-23 21:28:05 +0000885 *
Myles Watson29cc9ed2009-07-02 18:56:24 +0000886 * @param list The device structure list.
887 * @param devfn A device/function number.
Myles Watson29cc9ed2009-07-02 18:56:24 +0000888 * @return Pointer to the device structure found or NULL if we have not
Li-Ta Lo3a812852004-12-03 22:39:34 +0000889 * allocated a device for this devfn yet.
Eric Biederman8ca8d762003-04-22 19:02:15 +0000890 */
Eric Biedermanb78c1972004-10-14 20:54:17 +0000891static struct device *pci_scan_get_dev(struct device **list, unsigned int devfn)
Eric Biederman8ca8d762003-04-22 19:02:15 +0000892{
Eric Biedermanb78c1972004-10-14 20:54:17 +0000893 struct device *dev;
Uwe Hermanne4870472010-11-04 23:23:47 +0000894
Eric Biedermanb78c1972004-10-14 20:54:17 +0000895 dev = 0;
Myles Watson29cc9ed2009-07-02 18:56:24 +0000896 for (; *list; list = &(*list)->sibling) {
Eric Biedermanad1b35a2003-10-14 02:36:51 +0000897 if ((*list)->path.type != DEVICE_PATH_PCI) {
Uwe Hermanne4870472010-11-04 23:23:47 +0000898 printk(BIOS_ERR, "child %s not a PCI device\n",
899 dev_path(*list));
Eric Biedermanad1b35a2003-10-14 02:36:51 +0000900 continue;
901 }
Stefan Reinauer2b34db82009-02-28 20:10:20 +0000902 if ((*list)->path.pci.devfn == devfn) {
Myles Watson29cc9ed2009-07-02 18:56:24 +0000903 /* Unlink from the list. */
Eric Biederman8ca8d762003-04-22 19:02:15 +0000904 dev = *list;
905 *list = (*list)->sibling;
Myles Watson29cc9ed2009-07-02 18:56:24 +0000906 dev->sibling = NULL;
Eric Biederman8ca8d762003-04-22 19:02:15 +0000907 break;
908 }
909 }
Myles Watson29cc9ed2009-07-02 18:56:24 +0000910
Uwe Hermanne4870472010-11-04 23:23:47 +0000911 /*
912 * Just like alloc_dev() add the device to the list of devices on the
Myles Watson29cc9ed2009-07-02 18:56:24 +0000913 * bus. When the list of devices was formed we removed all of the
914 * parents children, and now we are interleaving static and dynamic
915 * devices in order on the bus.
Eric Biedermanb78c1972004-10-14 20:54:17 +0000916 */
Eric Biedermane9a271e32003-09-02 03:36:25 +0000917 if (dev) {
Myles Watson29cc9ed2009-07-02 18:56:24 +0000918 struct device *child;
Uwe Hermanne4870472010-11-04 23:23:47 +0000919
Myles Watson29cc9ed2009-07-02 18:56:24 +0000920 /* Find the last child of our parent. */
Uwe Hermanne4870472010-11-04 23:23:47 +0000921 for (child = dev->bus->children; child && child->sibling;)
Eric Biedermane9a271e32003-09-02 03:36:25 +0000922 child = child->sibling;
Uwe Hermanne4870472010-11-04 23:23:47 +0000923
Myles Watson29cc9ed2009-07-02 18:56:24 +0000924 /* Place the device on the list of children of its parent. */
Uwe Hermanne4870472010-11-04 23:23:47 +0000925 if (child)
Eric Biedermane9a271e32003-09-02 03:36:25 +0000926 child->sibling = dev;
Uwe Hermanne4870472010-11-04 23:23:47 +0000927 else
Eric Biedermane9a271e32003-09-02 03:36:25 +0000928 dev->bus->children = dev;
Eric Biedermane9a271e32003-09-02 03:36:25 +0000929 }
930
Eric Biederman8ca8d762003-04-22 19:02:15 +0000931 return dev;
932}
933
Myles Watson032a9652009-05-11 22:24:53 +0000934/**
Uwe Hermannc1ee4292010-10-17 19:01:48 +0000935 * Scan a PCI bus.
Li-Ta Loe5266692004-03-23 21:28:05 +0000936 *
Myles Watson29cc9ed2009-07-02 18:56:24 +0000937 * Determine the existence of a given PCI device. Allocate a new struct device
938 * if dev==NULL was passed in and the device exists in hardware.
Yinghai Lu13f1c2a2005-07-08 02:49:49 +0000939 *
Uwe Hermannc1ee4292010-10-17 19:01:48 +0000940 * @param dev Pointer to the dev structure.
941 * @param bus Pointer to the bus structure.
942 * @param devfn A device/function number to look at.
943 * @return The device structure for the device (if found), NULL otherwise.
Yinghai Lu13f1c2a2005-07-08 02:49:49 +0000944 */
Uwe Hermannc1ee4292010-10-17 19:01:48 +0000945device_t pci_probe_dev(device_t dev, struct bus *bus, unsigned devfn)
Yinghai Lu13f1c2a2005-07-08 02:49:49 +0000946{
Myles Watson29cc9ed2009-07-02 18:56:24 +0000947 u32 id, class;
948 u8 hdr_type;
Yinghai Lu13f1c2a2005-07-08 02:49:49 +0000949
Myles Watson29cc9ed2009-07-02 18:56:24 +0000950 /* Detect if a device is present. */
Yinghai Lu13f1c2a2005-07-08 02:49:49 +0000951 if (!dev) {
952 struct device dummy;
Uwe Hermanne4870472010-11-04 23:23:47 +0000953
Myles Watson29cc9ed2009-07-02 18:56:24 +0000954 dummy.bus = bus;
955 dummy.path.type = DEVICE_PATH_PCI;
Stefan Reinauer2b34db82009-02-28 20:10:20 +0000956 dummy.path.pci.devfn = devfn;
Uwe Hermanne4870472010-11-04 23:23:47 +0000957
Yinghai Lu13f1c2a2005-07-08 02:49:49 +0000958 id = pci_read_config32(&dummy, PCI_VENDOR_ID);
Uwe Hermanne4870472010-11-04 23:23:47 +0000959 /*
960 * Have we found something? Some broken boards return 0 if a
961 * slot is empty, but the expected answer is 0xffffffff.
Yinghai Lu13f1c2a2005-07-08 02:49:49 +0000962 */
Uwe Hermanne4870472010-11-04 23:23:47 +0000963 if (id == 0xffffffff)
Stefan Reinauer7355c752010-04-02 16:30:25 +0000964 return NULL;
Uwe Hermanne4870472010-11-04 23:23:47 +0000965
Stefan Reinauer7355c752010-04-02 16:30:25 +0000966 if ((id == 0x00000000) || (id == 0x0000ffff) ||
967 (id == 0xffff0000)) {
Uwe Hermanne4870472010-11-04 23:23:47 +0000968 printk(BIOS_SPEW, "%s, bad id 0x%x\n",
969 dev_path(&dummy), id);
Yinghai Lu13f1c2a2005-07-08 02:49:49 +0000970 return NULL;
971 }
972 dev = alloc_dev(bus, &dummy.path);
Myles Watson29cc9ed2009-07-02 18:56:24 +0000973 } else {
Uwe Hermanne4870472010-11-04 23:23:47 +0000974 /*
975 * Enable/disable the device. Once we have found the device-
Myles Watson29cc9ed2009-07-02 18:56:24 +0000976 * specific operations this operations we will disable the
977 * device with those as well.
Myles Watson032a9652009-05-11 22:24:53 +0000978 *
Yinghai Lu13f1c2a2005-07-08 02:49:49 +0000979 * This is geared toward devices that have subfunctions
980 * that do not show up by default.
Myles Watson032a9652009-05-11 22:24:53 +0000981 *
Yinghai Lu13f1c2a2005-07-08 02:49:49 +0000982 * If a device is a stuff option on the motherboard
Myles Watson29cc9ed2009-07-02 18:56:24 +0000983 * it may be absent and enable_dev() must cope.
Yinghai Lu13f1c2a2005-07-08 02:49:49 +0000984 */
Myles Watson29cc9ed2009-07-02 18:56:24 +0000985 /* Run the magic enable sequence for the device. */
Uwe Hermanne4870472010-11-04 23:23:47 +0000986 if (dev->chip_ops && dev->chip_ops->enable_dev)
Yinghai Lu13f1c2a2005-07-08 02:49:49 +0000987 dev->chip_ops->enable_dev(dev);
Uwe Hermanne4870472010-11-04 23:23:47 +0000988
Myles Watson29cc9ed2009-07-02 18:56:24 +0000989 /* Now read the vendor and device ID. */
Yinghai Lu13f1c2a2005-07-08 02:49:49 +0000990 id = pci_read_config32(dev, PCI_VENDOR_ID);
Myles Watson032a9652009-05-11 22:24:53 +0000991
Uwe Hermanne4870472010-11-04 23:23:47 +0000992 /*
993 * If the device does not have a PCI ID disable it. Possibly
Myles Watson29cc9ed2009-07-02 18:56:24 +0000994 * this is because we have already disabled the device. But
995 * this also handles optional devices that may not always
996 * show up.
Yinghai Lu13f1c2a2005-07-08 02:49:49 +0000997 */
998 /* If the chain is fully enumerated quit */
Myles Watson29cc9ed2009-07-02 18:56:24 +0000999 if ((id == 0xffffffff) || (id == 0x00000000) ||
1000 (id == 0x0000ffff) || (id == 0xffff0000)) {
Yinghai Lu13f1c2a2005-07-08 02:49:49 +00001001 if (dev->enabled) {
Uwe Hermanne4870472010-11-04 23:23:47 +00001002 printk(BIOS_INFO, "PCI: Static device %s not "
1003 "found, disabling it.\n", dev_path(dev));
Yinghai Lu13f1c2a2005-07-08 02:49:49 +00001004 dev->enabled = 0;
1005 }
1006 return dev;
1007 }
1008 }
Uwe Hermanne4870472010-11-04 23:23:47 +00001009
Myles Watson29cc9ed2009-07-02 18:56:24 +00001010 /* Read the rest of the PCI configuration information. */
Yinghai Lu13f1c2a2005-07-08 02:49:49 +00001011 hdr_type = pci_read_config8(dev, PCI_HEADER_TYPE);
1012 class = pci_read_config32(dev, PCI_CLASS_REVISION);
Myles Watson032a9652009-05-11 22:24:53 +00001013
Myles Watson29cc9ed2009-07-02 18:56:24 +00001014 /* Store the interesting information in the device structure. */
Yinghai Lu13f1c2a2005-07-08 02:49:49 +00001015 dev->vendor = id & 0xffff;
1016 dev->device = (id >> 16) & 0xffff;
1017 dev->hdr_type = hdr_type;
Myles Watson29cc9ed2009-07-02 18:56:24 +00001018
1019 /* Class code, the upper 3 bytes of PCI_CLASS_REVISION. */
Yinghai Lu13f1c2a2005-07-08 02:49:49 +00001020 dev->class = class >> 8;
Myles Watson032a9652009-05-11 22:24:53 +00001021
Myles Watson29cc9ed2009-07-02 18:56:24 +00001022 /* Architectural/System devices always need to be bus masters. */
Uwe Hermanne4870472010-11-04 23:23:47 +00001023 if ((dev->class >> 16) == PCI_BASE_CLASS_SYSTEM)
Yinghai Lu13f1c2a2005-07-08 02:49:49 +00001024 dev->command |= PCI_COMMAND_MASTER;
Uwe Hermanne4870472010-11-04 23:23:47 +00001025
1026 /*
1027 * Look at the vendor and device ID, or at least the header type and
Myles Watson29cc9ed2009-07-02 18:56:24 +00001028 * class and figure out which set of configuration methods to use.
1029 * Unless we already have some PCI ops.
Yinghai Lu13f1c2a2005-07-08 02:49:49 +00001030 */
1031 set_pci_ops(dev);
1032
Myles Watson29cc9ed2009-07-02 18:56:24 +00001033 /* Now run the magic enable/disable sequence for the device. */
Uwe Hermanne4870472010-11-04 23:23:47 +00001034 if (dev->ops && dev->ops->enable)
Yinghai Lu13f1c2a2005-07-08 02:49:49 +00001035 dev->ops->enable(dev);
Myles Watson032a9652009-05-11 22:24:53 +00001036
Myles Watson29cc9ed2009-07-02 18:56:24 +00001037 /* Display the device. */
Uwe Hermanne4870472010-11-04 23:23:47 +00001038 printk(BIOS_DEBUG, "%s [%04x/%04x] %s%s\n", dev_path(dev),
1039 dev->vendor, dev->device, dev->enabled ? "enabled" : "disabled",
1040 dev->ops ? "" : " No operations");
Yinghai Lu13f1c2a2005-07-08 02:49:49 +00001041
1042 return dev;
1043}
1044
Myles Watson032a9652009-05-11 22:24:53 +00001045/**
Uwe Hermannc1ee4292010-10-17 19:01:48 +00001046 * Scan a PCI bus.
Yinghai Lu13f1c2a2005-07-08 02:49:49 +00001047 *
Li-Ta Loe5266692004-03-23 21:28:05 +00001048 * Determine the existence of devices and bridges on a PCI bus. If there are
1049 * bridges on the bus, recursively scan the buses behind the bridges.
1050 *
Yinghai Lu13f1c2a2005-07-08 02:49:49 +00001051 * This function is the default scan_bus() method for the root device
1052 * 'dev_root'.
1053 *
Uwe Hermannc1ee4292010-10-17 19:01:48 +00001054 * @param bus Pointer to the bus structure.
1055 * @param min_devfn Minimum devfn to look at in the scan, usually 0x00.
1056 * @param max_devfn Maximum devfn to look at in the scan, usually 0xff.
1057 * @param max Current bus number.
1058 * @return The maximum bus number found, after scanning all subordinate busses.
Eric Biederman8ca8d762003-04-22 19:02:15 +00001059 */
Uwe Hermanne4870472010-11-04 23:23:47 +00001060unsigned int pci_scan_bus(struct bus *bus, unsigned min_devfn,
1061 unsigned max_devfn, unsigned int max)
Eric Biederman8ca8d762003-04-22 19:02:15 +00001062{
1063 unsigned int devfn;
Myles Watson29cc9ed2009-07-02 18:56:24 +00001064 struct device *old_devices;
1065 struct device *child;
Eric Biederman8ca8d762003-04-22 19:02:15 +00001066
Stefan Reinauer08670622009-06-30 15:17:49 +00001067#if CONFIG_PCI_BUS_SEGN_BITS
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +00001068 printk(BIOS_DEBUG, "PCI: pci_scan_bus for bus %04x:%02x\n",
Uwe Hermanne4870472010-11-04 23:23:47 +00001069 bus->secondary >> 8, bus->secondary & 0xff);
Yinghai Lu5f9624d2006-10-04 22:56:21 +00001070#else
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +00001071 printk(BIOS_DEBUG, "PCI: pci_scan_bus for bus %02x\n", bus->secondary);
Yinghai Lu5f9624d2006-10-04 22:56:21 +00001072#endif
Eric Biederman8ca8d762003-04-22 19:02:15 +00001073
Uwe Hermanne4870472010-11-04 23:23:47 +00001074 /* Maximum sane devfn is 0xFF. */
Juhana Helovuo50b78b62010-09-13 14:43:02 +00001075 if (max_devfn > 0xff) {
Uwe Hermanne4870472010-11-04 23:23:47 +00001076 printk(BIOS_ERR, "PCI: pci_scan_bus limits devfn %x - "
1077 "devfn %x\n", min_devfn, max_devfn);
1078 printk(BIOS_ERR, "PCI: pci_scan_bus upper limit too big. "
1079 "Using 0xff.\n");
Juhana Helovuo50b78b62010-09-13 14:43:02 +00001080 max_devfn=0xff;
1081 }
1082
Eric Biederman8ca8d762003-04-22 19:02:15 +00001083 old_devices = bus->children;
Myles Watson29cc9ed2009-07-02 18:56:24 +00001084 bus->children = NULL;
Eric Biederman8ca8d762003-04-22 19:02:15 +00001085
1086 post_code(0x24);
Uwe Hermanne4870472010-11-04 23:23:47 +00001087
1088 /*
1089 * Probe all devices/functions on this bus with some optimization for
Myles Watson29cc9ed2009-07-02 18:56:24 +00001090 * non-existence and single function devices.
Eric Biedermanb78c1972004-10-14 20:54:17 +00001091 */
Eric Biedermane9a271e32003-09-02 03:36:25 +00001092 for (devfn = min_devfn; devfn <= max_devfn; devfn++) {
Myles Watson29cc9ed2009-07-02 18:56:24 +00001093 struct device *dev;
Eric Biederman8ca8d762003-04-22 19:02:15 +00001094
Uwe Hermanne4870472010-11-04 23:23:47 +00001095 /* First thing setup the device structure. */
Eric Biederman8ca8d762003-04-22 19:02:15 +00001096 dev = pci_scan_get_dev(&old_devices, devfn);
Li-Ta Lo9782f752004-05-05 21:15:42 +00001097
Myles Watson29cc9ed2009-07-02 18:56:24 +00001098 /* See if a device is present and setup the device structure. */
Myles Watson032a9652009-05-11 22:24:53 +00001099 dev = pci_probe_dev(dev, bus, devfn);
Eric Biederman03acab62004-10-14 21:25:53 +00001100
Uwe Hermanne4870472010-11-04 23:23:47 +00001101 /*
1102 * If this is not a multi function device, or the device is
Myles Watson29cc9ed2009-07-02 18:56:24 +00001103 * not present don't waste time probing another function.
Myles Watson032a9652009-05-11 22:24:53 +00001104 * Skip to next device.
Eric Biederman8ca8d762003-04-22 19:02:15 +00001105 */
Uwe Hermanne4870472010-11-04 23:23:47 +00001106 if ((PCI_FUNC(devfn) == 0x00) && (!dev
Myles Watson29cc9ed2009-07-02 18:56:24 +00001107 || (dev->enabled && ((dev->hdr_type & 0x80) != 0x80)))) {
Eric Biederman8ca8d762003-04-22 19:02:15 +00001108 devfn += 0x07;
1109 }
1110 }
Uwe Hermanne4870472010-11-04 23:23:47 +00001111
Eric Biederman8ca8d762003-04-22 19:02:15 +00001112 post_code(0x25);
1113
Uwe Hermanne4870472010-11-04 23:23:47 +00001114 /*
1115 * Warn if any leftover static devices are are found.
1116 * There's probably a problem in devicetree.cb.
Myles Watson29cc9ed2009-07-02 18:56:24 +00001117 */
1118 if (old_devices) {
Yinghai Lu13f1c2a2005-07-08 02:49:49 +00001119 device_t left;
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +00001120 printk(BIOS_WARNING, "PCI: Left over static devices:\n");
Uwe Hermanne4870472010-11-04 23:23:47 +00001121 for (left = old_devices; left; left = left->sibling)
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +00001122 printk(BIOS_WARNING, "%s\n", dev_path(left));
Uwe Hermanne4870472010-11-04 23:23:47 +00001123
1124 printk(BIOS_WARNING, "PCI: Check your devicetree.cb.\n");
Yinghai Lu13f1c2a2005-07-08 02:49:49 +00001125 }
1126
Uwe Hermanne4870472010-11-04 23:23:47 +00001127 /*
1128 * For all children that implement scan_bus() (i.e. bridges)
Eric Biedermanb78c1972004-10-14 20:54:17 +00001129 * scan the bus behind that child.
1130 */
Uwe Hermanne4870472010-11-04 23:23:47 +00001131 for (child = bus->children; child; child = child->sibling)
Yinghai Lu13f1c2a2005-07-08 02:49:49 +00001132 max = scan_bus(child, max);
Li-Ta Loe5266692004-03-23 21:28:05 +00001133
Uwe Hermanne4870472010-11-04 23:23:47 +00001134 /*
1135 * We've scanned the bus and so we know all about what's on the other
Myles Watson29cc9ed2009-07-02 18:56:24 +00001136 * side of any bridges that may be on this bus plus any devices.
Eric Biederman8ca8d762003-04-22 19:02:15 +00001137 * Return how far we've got finding sub-buses.
1138 */
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +00001139 printk(BIOS_DEBUG, "PCI: pci_scan_bus returning with max=%03x\n", max);
Eric Biederman8ca8d762003-04-22 19:02:15 +00001140 post_code(0x55);
1141 return max;
1142}
1143
Li-Ta Loe5266692004-03-23 21:28:05 +00001144/**
Uwe Hermannc1ee4292010-10-17 19:01:48 +00001145 * Scan a PCI bridge and the buses behind the bridge.
Li-Ta Loe5266692004-03-23 21:28:05 +00001146 *
1147 * Determine the existence of buses behind the bridge. Set up the bridge
1148 * according to the result of the scan.
1149 *
1150 * This function is the default scan_bus() method for PCI bridge devices.
1151 *
Myles Watson29cc9ed2009-07-02 18:56:24 +00001152 * @param dev Pointer to the bridge device.
1153 * @param max The highest bus number assigned up to now.
Uwe Hermannc1ee4292010-10-17 19:01:48 +00001154 * @param do_scan_bus TODO
Myles Watson29cc9ed2009-07-02 18:56:24 +00001155 * @return The maximum bus number found, after scanning all subordinate buses.
Eric Biederman8ca8d762003-04-22 19:02:15 +00001156 */
Myles Watson032a9652009-05-11 22:24:53 +00001157unsigned int do_pci_scan_bridge(struct device *dev, unsigned int max,
Myles Watson29cc9ed2009-07-02 18:56:24 +00001158 unsigned int (*do_scan_bus) (struct bus * bus,
1159 unsigned min_devfn,
1160 unsigned max_devfn,
1161 unsigned int max))
Eric Biederman8ca8d762003-04-22 19:02:15 +00001162{
Eric Biedermane9a271e32003-09-02 03:36:25 +00001163 struct bus *bus;
Myles Watson29cc9ed2009-07-02 18:56:24 +00001164 u32 buses;
1165 u16 cr;
Eric Biederman83b991a2003-10-11 06:20:25 +00001166
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +00001167 printk(BIOS_SPEW, "%s for %s\n", __func__, dev_path(dev));
Li-Ta Lo3a812852004-12-03 22:39:34 +00001168
Myles Watson894a3472010-06-09 22:41:35 +00001169 if (dev->link_list == NULL) {
1170 struct bus *link;
1171 link = malloc(sizeof(*link));
1172 if (link == NULL)
1173 die("Couldn't allocate a link!\n");
1174 memset(link, 0, sizeof(*link));
1175 link->dev = dev;
1176 dev->link_list = link;
1177 }
1178
1179 bus = dev->link_list;
Eric Biedermane9a271e32003-09-02 03:36:25 +00001180
Uwe Hermanne4870472010-11-04 23:23:47 +00001181 /*
1182 * Set up the primary, secondary and subordinate bus numbers. We have
Eric Biederman8ca8d762003-04-22 19:02:15 +00001183 * no idea how many buses are behind this bridge yet, so we set the
Myles Watson032a9652009-05-11 22:24:53 +00001184 * subordinate bus number to 0xff for the moment.
Eric Biedermanb78c1972004-10-14 20:54:17 +00001185 */
Eric Biederman8ca8d762003-04-22 19:02:15 +00001186 bus->secondary = ++max;
1187 bus->subordinate = 0xff;
Li-Ta Loe5266692004-03-23 21:28:05 +00001188
Eric Biederman8ca8d762003-04-22 19:02:15 +00001189 /* Clear all status bits and turn off memory, I/O and master enables. */
Eric Biedermane9a271e32003-09-02 03:36:25 +00001190 cr = pci_read_config16(dev, PCI_COMMAND);
1191 pci_write_config16(dev, PCI_COMMAND, 0x0000);
1192 pci_write_config16(dev, PCI_STATUS, 0xffff);
Eric Biederman8ca8d762003-04-22 19:02:15 +00001193
Uwe Hermanne4870472010-11-04 23:23:47 +00001194 /*
1195 * Read the existing primary/secondary/subordinate bus
Eric Biedermanb78c1972004-10-14 20:54:17 +00001196 * number configuration.
1197 */
Eric Biedermane9a271e32003-09-02 03:36:25 +00001198 buses = pci_read_config32(dev, PCI_PRIMARY_BUS);
Eric Biederman8ca8d762003-04-22 19:02:15 +00001199
Uwe Hermanne4870472010-11-04 23:23:47 +00001200 /*
1201 * Configure the bus numbers for this bridge: the configuration
Eric Biederman8ca8d762003-04-22 19:02:15 +00001202 * transactions will not be propagated by the bridge if it is not
Eric Biedermanb78c1972004-10-14 20:54:17 +00001203 * correctly configured.
1204 */
Eric Biederman8ca8d762003-04-22 19:02:15 +00001205 buses &= 0xff000000;
Myles Watson29cc9ed2009-07-02 18:56:24 +00001206 buses |= (((unsigned int)(dev->bus->secondary) << 0) |
1207 ((unsigned int)(bus->secondary) << 8) |
1208 ((unsigned int)(bus->subordinate) << 16));
Eric Biedermane9a271e32003-09-02 03:36:25 +00001209 pci_write_config32(dev, PCI_PRIMARY_BUS, buses);
Li-Ta Lo3a812852004-12-03 22:39:34 +00001210
Uwe Hermanne4870472010-11-04 23:23:47 +00001211 /* Now we can scan all subordinate buses (those behind the bridge). */
Yinghai Lu13f1c2a2005-07-08 02:49:49 +00001212 max = do_scan_bus(bus, 0x00, 0xff, max);
Li-Ta Lo3a812852004-12-03 22:39:34 +00001213
Uwe Hermanne4870472010-11-04 23:23:47 +00001214 /*
1215 * We know the number of buses behind this bridge. Set the subordinate
Eric Biedermanb78c1972004-10-14 20:54:17 +00001216 * bus number to its real value.
1217 */
Eric Biederman8ca8d762003-04-22 19:02:15 +00001218 bus->subordinate = max;
Myles Watson29cc9ed2009-07-02 18:56:24 +00001219 buses = (buses & 0xff00ffff) | ((unsigned int)(bus->subordinate) << 16);
Eric Biedermane9a271e32003-09-02 03:36:25 +00001220 pci_write_config32(dev, PCI_PRIMARY_BUS, buses);
1221 pci_write_config16(dev, PCI_COMMAND, cr);
Myles Watson032a9652009-05-11 22:24:53 +00001222
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +00001223 printk(BIOS_SPEW, "%s returns max %d\n", __func__, max);
Eric Biederman8ca8d762003-04-22 19:02:15 +00001224 return max;
1225}
Li-Ta Loe5266692004-03-23 21:28:05 +00001226
Yinghai Lu13f1c2a2005-07-08 02:49:49 +00001227/**
Uwe Hermannc1ee4292010-10-17 19:01:48 +00001228 * Scan a PCI bridge and the buses behind the bridge.
Yinghai Lu13f1c2a2005-07-08 02:49:49 +00001229 *
1230 * Determine the existence of buses behind the bridge. Set up the bridge
1231 * according to the result of the scan.
1232 *
1233 * This function is the default scan_bus() method for PCI bridge devices.
1234 *
Myles Watson29cc9ed2009-07-02 18:56:24 +00001235 * @param dev Pointer to the bridge device.
1236 * @param max The highest bus number assigned up to now.
1237 * @return The maximum bus number found, after scanning all subordinate buses.
Yinghai Lu13f1c2a2005-07-08 02:49:49 +00001238 */
1239unsigned int pci_scan_bridge(struct device *dev, unsigned int max)
1240{
1241 return do_pci_scan_bridge(dev, max, pci_scan_bus);
1242}
1243
Myles Watson29cc9ed2009-07-02 18:56:24 +00001244/**
Uwe Hermannc1ee4292010-10-17 19:01:48 +00001245 * Scan a PCI domain.
Myles Watson29cc9ed2009-07-02 18:56:24 +00001246 *
1247 * This function is the default scan_bus() method for PCI domains.
1248 *
Uwe Hermannc1ee4292010-10-17 19:01:48 +00001249 * @param dev Pointer to the domain.
1250 * @param max The highest bus number assigned up to now.
1251 * @return The maximum bus number found, after scanning all subordinate busses.
Myles Watson29cc9ed2009-07-02 18:56:24 +00001252 */
1253unsigned int pci_domain_scan_bus(device_t dev, unsigned int max)
1254{
Myles Watson894a3472010-06-09 22:41:35 +00001255 max = pci_scan_bus(dev->link_list, PCI_DEVFN(0, 0), 0xff, max);
Myles Watson29cc9ed2009-07-02 18:56:24 +00001256 return max;
1257}
1258
Stefan Reinauer4d933dd2009-07-21 21:36:41 +00001259#if CONFIG_PC80_SYSTEM == 1
Myles Watson29cc9ed2009-07-02 18:56:24 +00001260/**
Uwe Hermannc1ee4292010-10-17 19:01:48 +00001261 * Assign IRQ numbers.
Myles Watson29cc9ed2009-07-02 18:56:24 +00001262 *
Stefan Reinauer4d933dd2009-07-21 21:36:41 +00001263 * This function assigns IRQs for all functions contained within the indicated
Uwe Hermanne4870472010-11-04 23:23:47 +00001264 * device address. If the device does not exist or does not require interrupts
Stefan Reinauer4d933dd2009-07-21 21:36:41 +00001265 * then this function has no effect.
Myles Watson29cc9ed2009-07-02 18:56:24 +00001266 *
1267 * This function should be called for each PCI slot in your system.
1268 *
Uwe Hermannc1ee4292010-10-17 19:01:48 +00001269 * @param bus Pointer to the bus structure.
1270 * @param slot TODO
1271 * @param pIntAtoD An array of IRQ #s that are assigned to PINTA through PINTD
1272 * of this slot. The particular IRQ #s that are passed in depend on the
1273 * routing inside your southbridge and on your board.
Stefan Reinauer4d933dd2009-07-21 21:36:41 +00001274 */
Yinghai Lu13f1c2a2005-07-08 02:49:49 +00001275void pci_assign_irqs(unsigned bus, unsigned slot,
Uwe Hermanne4870472010-11-04 23:23:47 +00001276 const unsigned char pIntAtoD[4])
Ronald G. Minnich6dd6c6852003-10-02 00:08:42 +00001277{
Stefan Reinauer4d933dd2009-07-21 21:36:41 +00001278 unsigned int funct;
1279 device_t pdev;
Uwe Hermanne4870472010-11-04 23:23:47 +00001280 u8 line, irq;
Ronald G. Minnich6dd6c6852003-10-02 00:08:42 +00001281
Uwe Hermanne4870472010-11-04 23:23:47 +00001282 /* Each slot may contain up to eight functions. */
Stefan Reinauer4d933dd2009-07-21 21:36:41 +00001283 for (funct = 0; funct < 8; funct++) {
1284 pdev = dev_find_slot(bus, (slot << 3) + funct);
Ronald G. Minnich6dd6c6852003-10-02 00:08:42 +00001285
Stefan Reinauer4d933dd2009-07-21 21:36:41 +00001286 if (!pdev)
1287 continue;
Ronald G. Minnich6dd6c6852003-10-02 00:08:42 +00001288
Stefan Reinauer4d933dd2009-07-21 21:36:41 +00001289 line = pci_read_config8(pdev, PCI_INTERRUPT_PIN);
Ronald G. Minnich6dd6c6852003-10-02 00:08:42 +00001290
Uwe Hermanne4870472010-11-04 23:23:47 +00001291 /* PCI spec says all values except 1..4 are reserved. */
Stefan Reinauer4d933dd2009-07-21 21:36:41 +00001292 if ((line < 1) || (line > 4))
1293 continue;
Ronald G. Minnich6dd6c6852003-10-02 00:08:42 +00001294
Stefan Reinauer4d933dd2009-07-21 21:36:41 +00001295 irq = pIntAtoD[line - 1];
Ronald G. Minnich6dd6c6852003-10-02 00:08:42 +00001296
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +00001297 printk(BIOS_DEBUG, "Assigning IRQ %d to %d:%x.%d\n",
Uwe Hermanne4870472010-11-04 23:23:47 +00001298 irq, bus, slot, funct);
Ronald G. Minnich6dd6c6852003-10-02 00:08:42 +00001299
Stefan Reinauer14e22772010-04-27 06:56:47 +00001300 pci_write_config8(pdev, PCI_INTERRUPT_LINE,
Uwe Hermanne4870472010-11-04 23:23:47 +00001301 pIntAtoD[line - 1]);
Stefan Reinauer4d933dd2009-07-21 21:36:41 +00001302
1303#ifdef PARANOID_IRQ_ASSIGNMENTS
Myles Watson17aeeca2009-10-07 18:41:08 +00001304 irq = pci_read_config8(pdev, PCI_INTERRUPT_LINE);
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +00001305 printk(BIOS_DEBUG, " Readback = %d\n", irq);
Stefan Reinauer4d933dd2009-07-21 21:36:41 +00001306#endif
1307
Stefan Reinauer5fb62162010-12-16 23:52:04 +00001308#if CONFIG_PC80_SYSTEM == 1
Uwe Hermanne4870472010-11-04 23:23:47 +00001309 /* Change to level triggered. */
1310 i8259_configure_irq_trigger(pIntAtoD[line - 1],
1311 IRQ_LEVEL_TRIGGERED);
Stefan Reinauer5fb62162010-12-16 23:52:04 +00001312#endif
Ronald G. Minnich6dd6c6852003-10-02 00:08:42 +00001313 }
1314}
Stefan Reinauer4d933dd2009-07-21 21:36:41 +00001315#endif