blob: 05848717e2c4bcafdbffcb42d2a352cdd8b4090e [file] [log] [blame]
Angel Ponsc74dae92020-04-02 23:48:16 +02001/* SPDX-License-Identifier: GPL-2.0-only */
Uwe Hermannb80dbf02007-04-22 19:08:13 +00002
3/*
Martin Roth99f83bb2019-09-15 20:57:18 -07004 * Originally based on the Linux kernel (drivers/pci/pci.c).
Myles Watson29cc9ed2009-07-02 18:56:24 +00005 * PCI Bus Services, see include/linux/pci.h for further explanation.
Eric Biederman8ca8d762003-04-22 19:02:15 +00006 */
7
Furquan Shaikh76cedd22020-05-02 10:24:23 -07008#include <acpi/acpi.h>
Kyösti Mälkkif1b58b72019-03-01 13:43:02 +02009#include <device/pci_ops.h>
Edward O'Callaghan6c992502014-06-20 21:19:06 +100010#include <bootmode.h>
Eric Biederman8ca8d762003-04-22 19:02:15 +000011#include <console/console.h>
Furquan Shaikh871baf22020-03-12 17:51:24 -070012#include <cpu/cpu.h>
Eric Biederman8ca8d762003-04-22 19:02:15 +000013#include <stdlib.h>
14#include <stdint.h>
Eric Biederman8ca8d762003-04-22 19:02:15 +000015#include <string.h>
Edward O'Callaghan6c992502014-06-20 21:19:06 +100016#include <delay.h>
Edward O'Callaghan6c992502014-06-20 21:19:06 +100017#include <device/cardbus.h>
Eric Biederman5899fd82003-04-24 06:25:08 +000018#include <device/device.h>
19#include <device/pci.h>
20#include <device/pci_ids.h>
Yinghai Lu13f1c2a2005-07-08 02:49:49 +000021#include <device/pcix.h>
Yinghai Lu13f1c2a2005-07-08 02:49:49 +000022#include <device/pciexp.h>
Edward O'Callaghan6c992502014-06-20 21:19:06 +100023#include <device/hypertransport.h>
Stefan Reinauer4d933dd2009-07-21 21:36:41 +000024#include <pc80/i8259.h>
Philipp Deppenwiesefea24292017-10-17 17:02:29 +020025#include <security/vboot/vbnv.h>
Martin Roth5dd4a2a2018-03-06 16:10:45 -070026#include <timestamp.h>
Johanna Schanderdb7a3ae2019-07-24 10:14:26 +020027#include <types.h>
28
Eric Biederman03acab62004-10-14 21:25:53 +000029
Myles Watson29cc9ed2009-07-02 18:56:24 +000030u8 pci_moving_config8(struct device *dev, unsigned int reg)
Eric Biederman03acab62004-10-14 21:25:53 +000031{
Myles Watson29cc9ed2009-07-02 18:56:24 +000032 u8 value, ones, zeroes;
Uwe Hermanne4870472010-11-04 23:23:47 +000033
Eric Biederman03acab62004-10-14 21:25:53 +000034 value = pci_read_config8(dev, reg);
Myles Watson032a9652009-05-11 22:24:53 +000035
Eric Biederman03acab62004-10-14 21:25:53 +000036 pci_write_config8(dev, reg, 0xff);
37 ones = pci_read_config8(dev, reg);
38
39 pci_write_config8(dev, reg, 0x00);
40 zeroes = pci_read_config8(dev, reg);
41
42 pci_write_config8(dev, reg, value);
43
44 return ones ^ zeroes;
45}
Li-Ta Lo9a5b4962004-12-23 21:48:01 +000046
Uwe Hermanne4870472010-11-04 23:23:47 +000047u16 pci_moving_config16(struct device *dev, unsigned int reg)
Eric Biederman03acab62004-10-14 21:25:53 +000048{
Myles Watson29cc9ed2009-07-02 18:56:24 +000049 u16 value, ones, zeroes;
Uwe Hermanne4870472010-11-04 23:23:47 +000050
Eric Biederman03acab62004-10-14 21:25:53 +000051 value = pci_read_config16(dev, reg);
Myles Watson032a9652009-05-11 22:24:53 +000052
Eric Biederman03acab62004-10-14 21:25:53 +000053 pci_write_config16(dev, reg, 0xffff);
54 ones = pci_read_config16(dev, reg);
55
56 pci_write_config16(dev, reg, 0x0000);
57 zeroes = pci_read_config16(dev, reg);
58
59 pci_write_config16(dev, reg, value);
60
61 return ones ^ zeroes;
62}
Li-Ta Loe8b1c9d2004-12-27 04:25:41 +000063
Uwe Hermanne4870472010-11-04 23:23:47 +000064u32 pci_moving_config32(struct device *dev, unsigned int reg)
Eric Biederman03acab62004-10-14 21:25:53 +000065{
Myles Watson29cc9ed2009-07-02 18:56:24 +000066 u32 value, ones, zeroes;
Uwe Hermanne4870472010-11-04 23:23:47 +000067
Eric Biederman03acab62004-10-14 21:25:53 +000068 value = pci_read_config32(dev, reg);
Myles Watson032a9652009-05-11 22:24:53 +000069
Eric Biederman03acab62004-10-14 21:25:53 +000070 pci_write_config32(dev, reg, 0xffffffff);
71 ones = pci_read_config32(dev, reg);
72
73 pci_write_config32(dev, reg, 0x00000000);
74 zeroes = pci_read_config32(dev, reg);
75
76 pci_write_config32(dev, reg, value);
77
78 return ones ^ zeroes;
79}
80
Myles Watson29cc9ed2009-07-02 18:56:24 +000081/**
Myles Watson29cc9ed2009-07-02 18:56:24 +000082 * Given a device and register, read the size of the BAR for that register.
83 *
84 * @param dev Pointer to the device structure.
85 * @param index Address of the PCI configuration register.
Uwe Hermannc1ee4292010-10-17 19:01:48 +000086 * @return TODO
Eric Biederman8ca8d762003-04-22 19:02:15 +000087 */
Eric Biederman03acab62004-10-14 21:25:53 +000088struct resource *pci_get_resource(struct device *dev, unsigned long index)
Eric Biederman8ca8d762003-04-22 19:02:15 +000089{
Eric Biederman5cd81732004-03-11 15:01:31 +000090 struct resource *resource;
Eric Biederman03acab62004-10-14 21:25:53 +000091 unsigned long value, attr;
Myles Watson29cc9ed2009-07-02 18:56:24 +000092 resource_t moving, limit;
Eric Biederman8ca8d762003-04-22 19:02:15 +000093
Myles Watson29cc9ed2009-07-02 18:56:24 +000094 /* Initialize the resources to nothing. */
Eric Biederman03acab62004-10-14 21:25:53 +000095 resource = new_resource(dev, index);
Eric Biederman8ca8d762003-04-22 19:02:15 +000096
Myles Watson29cc9ed2009-07-02 18:56:24 +000097 /* Get the initial value. */
Eric Biederman03acab62004-10-14 21:25:53 +000098 value = pci_read_config32(dev, index);
Eric Biederman8ca8d762003-04-22 19:02:15 +000099
Myles Watson29cc9ed2009-07-02 18:56:24 +0000100 /* See which bits move. */
Eric Biederman03acab62004-10-14 21:25:53 +0000101 moving = pci_moving_config32(dev, index);
Li-Ta Lo9a5b4962004-12-23 21:48:01 +0000102
Myles Watson29cc9ed2009-07-02 18:56:24 +0000103 /* Initialize attr to the bits that do not move. */
Eric Biederman03acab62004-10-14 21:25:53 +0000104 attr = value & ~moving;
105
Myles Watson29cc9ed2009-07-02 18:56:24 +0000106 /* If it is a 64bit resource look at the high half as well. */
Eric Biederman03acab62004-10-14 21:25:53 +0000107 if (((attr & PCI_BASE_ADDRESS_SPACE_IO) == 0) &&
Myles Watson29cc9ed2009-07-02 18:56:24 +0000108 ((attr & PCI_BASE_ADDRESS_MEM_LIMIT_MASK) ==
109 PCI_BASE_ADDRESS_MEM_LIMIT_64)) {
110 /* Find the high bits that move. */
111 moving |=
112 ((resource_t) pci_moving_config32(dev, index + 4)) << 32;
Eric Biederman03acab62004-10-14 21:25:53 +0000113 }
Uwe Hermanne4870472010-11-04 23:23:47 +0000114
Myles Watson032a9652009-05-11 22:24:53 +0000115 /* Find the resource constraints.
Eric Biederman03acab62004-10-14 21:25:53 +0000116 * Start by finding the bits that move. From there:
117 * - Size is the least significant bit of the bits that move.
118 * - Limit is all of the bits that move plus all of the lower bits.
Myles Watson29cc9ed2009-07-02 18:56:24 +0000119 * See PCI Spec 6.2.5.1.
Eric Biederman8ca8d762003-04-22 19:02:15 +0000120 */
Eric Biederman03acab62004-10-14 21:25:53 +0000121 limit = 0;
122 if (moving) {
123 resource->size = 1;
124 resource->align = resource->gran = 0;
Myles Watson29cc9ed2009-07-02 18:56:24 +0000125 while (!(moving & resource->size)) {
Eric Biederman03acab62004-10-14 21:25:53 +0000126 resource->size <<= 1;
127 resource->align += 1;
Myles Watson29cc9ed2009-07-02 18:56:24 +0000128 resource->gran += 1;
Eric Biederman03acab62004-10-14 21:25:53 +0000129 }
130 resource->limit = limit = moving | (resource->size - 1);
Nico Huber8193b062015-10-21 15:43:41 +0200131
132 if (pci_base_address_is_memory_space(attr)) {
133 /* Page-align to allow individual mapping of devices. */
134 if (resource->align < 12)
135 resource->align = 12;
136 }
Eric Biederman03acab62004-10-14 21:25:53 +0000137 }
Myles Watson29cc9ed2009-07-02 18:56:24 +0000138
Uwe Hermanne4870472010-11-04 23:23:47 +0000139 /*
140 * Some broken hardware has read-only registers that do not
Eric Biederman03acab62004-10-14 21:25:53 +0000141 * really size correctly.
Uwe Hermanne4870472010-11-04 23:23:47 +0000142 *
143 * Example: the Acer M7229 has BARs 1-4 normally read-only,
Eric Biederman8ca8d762003-04-22 19:02:15 +0000144 * so BAR1 at offset 0x10 reads 0x1f1. If you size that register
Uwe Hermanne4870472010-11-04 23:23:47 +0000145 * by writing 0xffffffff to it, it will read back as 0x1f1 -- which
146 * is a violation of the spec.
147 *
148 * We catch this case and ignore it by observing which bits move.
149 *
150 * This also catches the common case of unimplemented registers
Eric Biederman03acab62004-10-14 21:25:53 +0000151 * that always read back as 0.
Eric Biederman8ca8d762003-04-22 19:02:15 +0000152 */
Eric Biederman03acab62004-10-14 21:25:53 +0000153 if (moving == 0) {
154 if (value != 0) {
Uwe Hermanne4870472010-11-04 23:23:47 +0000155 printk(BIOS_DEBUG, "%s register %02lx(%08lx), "
156 "read-only ignoring it\n",
157 dev_path(dev), index, value);
Eric Biederman8ca8d762003-04-22 19:02:15 +0000158 }
159 resource->flags = 0;
Myles Watson29cc9ed2009-07-02 18:56:24 +0000160 } else if (attr & PCI_BASE_ADDRESS_SPACE_IO) {
161 /* An I/O mapped base address. */
Eric Biederman5cd81732004-03-11 15:01:31 +0000162 resource->flags |= IORESOURCE_IO;
Myles Watson29cc9ed2009-07-02 18:56:24 +0000163 /* I don't want to deal with 32bit I/O resources. */
Eric Biederman8ca8d762003-04-22 19:02:15 +0000164 resource->limit = 0xffff;
Myles Watson29cc9ed2009-07-02 18:56:24 +0000165 } else {
166 /* A Memory mapped base address. */
Eric Biederman03acab62004-10-14 21:25:53 +0000167 attr &= PCI_BASE_ADDRESS_MEM_ATTR_MASK;
Eric Biederman5cd81732004-03-11 15:01:31 +0000168 resource->flags |= IORESOURCE_MEM;
Uwe Hermanne4870472010-11-04 23:23:47 +0000169 if (attr & PCI_BASE_ADDRESS_MEM_PREFETCH)
Eric Biederman8ca8d762003-04-22 19:02:15 +0000170 resource->flags |= IORESOURCE_PREFETCH;
Eric Biederman03acab62004-10-14 21:25:53 +0000171 attr &= PCI_BASE_ADDRESS_MEM_LIMIT_MASK;
172 if (attr == PCI_BASE_ADDRESS_MEM_LIMIT_32) {
Myles Watson29cc9ed2009-07-02 18:56:24 +0000173 /* 32bit limit. */
Eric Biederman8ca8d762003-04-22 19:02:15 +0000174 resource->limit = 0xffffffffUL;
Myles Watson29cc9ed2009-07-02 18:56:24 +0000175 } else if (attr == PCI_BASE_ADDRESS_MEM_LIMIT_1M) {
176 /* 1MB limit. */
Eric Biederman8ca8d762003-04-22 19:02:15 +0000177 resource->limit = 0x000fffffUL;
Myles Watson29cc9ed2009-07-02 18:56:24 +0000178 } else if (attr == PCI_BASE_ADDRESS_MEM_LIMIT_64) {
179 /* 64bit limit. */
Eric Biederman03acab62004-10-14 21:25:53 +0000180 resource->limit = 0xffffffffffffffffULL;
Eric Biederman8ca8d762003-04-22 19:02:15 +0000181 resource->flags |= IORESOURCE_PCI64;
Myles Watson29cc9ed2009-07-02 18:56:24 +0000182 } else {
183 /* Invalid value. */
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000184 printk(BIOS_ERR, "Broken BAR with value %lx\n", attr);
185 printk(BIOS_ERR, " on dev %s at index %02lx\n",
Myles Watson29cc9ed2009-07-02 18:56:24 +0000186 dev_path(dev), index);
Eric Biederman8ca8d762003-04-22 19:02:15 +0000187 resource->flags = 0;
188 }
189 }
Uwe Hermanne4870472010-11-04 23:23:47 +0000190
Myles Watson29cc9ed2009-07-02 18:56:24 +0000191 /* Don't let the limit exceed which bits can move. */
Uwe Hermanne4870472010-11-04 23:23:47 +0000192 if (resource->limit > limit)
Eric Biederman03acab62004-10-14 21:25:53 +0000193 resource->limit = limit;
Eric Biederman03acab62004-10-14 21:25:53 +0000194
Eric Biederman5cd81732004-03-11 15:01:31 +0000195 return resource;
Eric Biederman8ca8d762003-04-22 19:02:15 +0000196}
197
Myles Watson29cc9ed2009-07-02 18:56:24 +0000198/**
199 * Given a device and an index, read the size of the BAR for that register.
200 *
201 * @param dev Pointer to the device structure.
202 * @param index Address of the PCI configuration register.
203 */
Li-Ta Loe8b1c9d2004-12-27 04:25:41 +0000204static void pci_get_rom_resource(struct device *dev, unsigned long index)
Li-Ta Lo9a5b4962004-12-23 21:48:01 +0000205{
206 struct resource *resource;
Li-Ta Loe8b1c9d2004-12-27 04:25:41 +0000207 unsigned long value;
Myles Watson29cc9ed2009-07-02 18:56:24 +0000208 resource_t moving;
Li-Ta Lo9a5b4962004-12-23 21:48:01 +0000209
Myles Watson29cc9ed2009-07-02 18:56:24 +0000210 /* Initialize the resources to nothing. */
Li-Ta Lo9a5b4962004-12-23 21:48:01 +0000211 resource = new_resource(dev, index);
212
Myles Watson29cc9ed2009-07-02 18:56:24 +0000213 /* Get the initial value. */
Li-Ta Lo9a5b4962004-12-23 21:48:01 +0000214 value = pci_read_config32(dev, index);
215
Myles Watson29cc9ed2009-07-02 18:56:24 +0000216 /* See which bits move. */
Li-Ta Lo9a5b4962004-12-23 21:48:01 +0000217 moving = pci_moving_config32(dev, index);
Myles Watson29cc9ed2009-07-02 18:56:24 +0000218
219 /* Clear the Enable bit. */
Li-Ta Loe8b1c9d2004-12-27 04:25:41 +0000220 moving = moving & ~PCI_ROM_ADDRESS_ENABLE;
Li-Ta Lo9a5b4962004-12-23 21:48:01 +0000221
Myles Watson032a9652009-05-11 22:24:53 +0000222 /* Find the resource constraints.
Li-Ta Lo9a5b4962004-12-23 21:48:01 +0000223 * Start by finding the bits that move. From there:
224 * - Size is the least significant bit of the bits that move.
225 * - Limit is all of the bits that move plus all of the lower bits.
Myles Watson29cc9ed2009-07-02 18:56:24 +0000226 * See PCI Spec 6.2.5.1.
Li-Ta Lo9a5b4962004-12-23 21:48:01 +0000227 */
Li-Ta Lo9a5b4962004-12-23 21:48:01 +0000228 if (moving) {
229 resource->size = 1;
230 resource->align = resource->gran = 0;
Li-Ta Loe8b1c9d2004-12-27 04:25:41 +0000231 while (!(moving & resource->size)) {
Li-Ta Lo9a5b4962004-12-23 21:48:01 +0000232 resource->size <<= 1;
233 resource->align += 1;
Myles Watson29cc9ed2009-07-02 18:56:24 +0000234 resource->gran += 1;
Li-Ta Lo9a5b4962004-12-23 21:48:01 +0000235 }
Patrick Georgi16cdbb22009-04-21 20:14:31 +0000236 resource->limit = moving | (resource->size - 1);
Myles Watson29cc9ed2009-07-02 18:56:24 +0000237 resource->flags |= IORESOURCE_MEM | IORESOURCE_READONLY;
238 } else {
Li-Ta Lo9a5b4962004-12-23 21:48:01 +0000239 if (value != 0) {
Uwe Hermanne4870472010-11-04 23:23:47 +0000240 printk(BIOS_DEBUG, "%s register %02lx(%08lx), "
241 "read-only ignoring it\n",
242 dev_path(dev), index, value);
Li-Ta Lo9a5b4962004-12-23 21:48:01 +0000243 }
244 resource->flags = 0;
Li-Ta Lo9a5b4962004-12-23 21:48:01 +0000245 }
Yinghai Lu13f1c2a2005-07-08 02:49:49 +0000246 compact_resources(dev);
Li-Ta Loe8b1c9d2004-12-27 04:25:41 +0000247}
Li-Ta Lo9a5b4962004-12-23 21:48:01 +0000248
Myles Watson29cc9ed2009-07-02 18:56:24 +0000249/**
Patrick Rudolph4e2f95b2018-05-16 14:56:22 +0200250 * Given a device, read the size of the MSI-X table.
251 *
252 * @param dev Pointer to the device structure.
253 * @return MSI-X table size or 0 if not MSI-X capable device
254 */
255size_t pci_msix_table_size(struct device *dev)
256{
257 const size_t pos = pci_find_capability(dev, PCI_CAP_ID_MSIX);
258 if (!pos)
259 return 0;
260
261 const u16 control = pci_read_config16(dev, pos + PCI_MSIX_FLAGS);
262 return (control & PCI_MSIX_FLAGS_QSIZE) + 1;
263}
264
265/**
266 * Given a device, return the table offset and bar the MSI-X tables resides in.
267 *
268 * @param dev Pointer to the device structure.
269 * @param offset Returned value gives the offset in bytes inside the PCI BAR.
270 * @param idx The returned value is the index of the PCI_BASE_ADDRESS register
271 * the MSI-X table is located in.
272 * @return Zero on success
273 */
274int pci_msix_table_bar(struct device *dev, u32 *offset, u8 *idx)
275{
276 const size_t pos = pci_find_capability(dev, PCI_CAP_ID_MSIX);
277 if (!pos || !offset || !idx)
278 return 1;
279
280 *offset = pci_read_config32(dev, pos + PCI_MSIX_TABLE);
281 *idx = (u8)(*offset & PCI_MSIX_PBA_BIR);
282 *offset &= PCI_MSIX_PBA_OFFSET;
283
284 return 0;
285}
286
287/**
288 * Given a device, return a msix_entry pointer or NULL if no table was found.
289 *
290 * @param dev Pointer to the device structure.
291 *
292 * @return NULL on error
293 */
294struct msix_entry *pci_msix_get_table(struct device *dev)
295{
296 struct resource *res;
297 u32 offset;
298 u8 idx;
299
300 if (pci_msix_table_bar(dev, &offset, &idx))
301 return NULL;
302
303 if (idx > 5)
304 return NULL;
305
306 res = probe_resource(dev, idx * 4 + PCI_BASE_ADDRESS_0);
307 if (!res || !res->base || offset >= res->size)
308 return NULL;
309
310 if ((res->flags & IORESOURCE_PCI64) &&
311 (uintptr_t)res->base != res->base)
312 return NULL;
313
314 return (struct msix_entry *)((uintptr_t)res->base + offset);
315}
316
317/**
Myles Watson29cc9ed2009-07-02 18:56:24 +0000318 * Read the base address registers for a given device.
319 *
320 * @param dev Pointer to the dev structure.
321 * @param howmany How many registers to read (6 for device, 2 for bridge).
Li-Ta Loe8b1c9d2004-12-27 04:25:41 +0000322 */
Yinghai Lu13f1c2a2005-07-08 02:49:49 +0000323static void pci_read_bases(struct device *dev, unsigned int howmany)
Li-Ta Loe8b1c9d2004-12-27 04:25:41 +0000324{
325 unsigned long index;
326
Myles Watson29cc9ed2009-07-02 18:56:24 +0000327 for (index = PCI_BASE_ADDRESS_0;
328 (index < PCI_BASE_ADDRESS_0 + (howmany << 2));) {
Li-Ta Loe8b1c9d2004-12-27 04:25:41 +0000329 struct resource *resource;
330 resource = pci_get_resource(dev, index);
Myles Watson29cc9ed2009-07-02 18:56:24 +0000331 index += (resource->flags & IORESOURCE_PCI64) ? 8 : 4;
Li-Ta Loe8b1c9d2004-12-27 04:25:41 +0000332 }
Li-Ta Loe8b1c9d2004-12-27 04:25:41 +0000333
334 compact_resources(dev);
Li-Ta Lo9a5b4962004-12-23 21:48:01 +0000335}
336
Myles Watson29cc9ed2009-07-02 18:56:24 +0000337static void pci_record_bridge_resource(struct device *dev, resource_t moving,
Martin Roth38ddbfb2019-10-23 21:41:00 -0600338 unsigned int index, unsigned long type)
Eric Biederman03acab62004-10-14 21:25:53 +0000339{
Eric Biederman03acab62004-10-14 21:25:53 +0000340 struct resource *resource;
Uwe Hermanne4870472010-11-04 23:23:47 +0000341 unsigned long gran;
342 resource_t step;
343
Myles Watson29cc9ed2009-07-02 18:56:24 +0000344 resource = NULL;
Uwe Hermanne4870472010-11-04 23:23:47 +0000345
346 if (!moving)
347 return;
348
349 /* Initialize the constraints on the current bus. */
350 resource = new_resource(dev, index);
351 resource->size = 0;
352 gran = 0;
353 step = 1;
354 while ((moving & step) == 0) {
355 gran += 1;
356 step <<= 1;
Eric Biederman03acab62004-10-14 21:25:53 +0000357 }
Uwe Hermanne4870472010-11-04 23:23:47 +0000358 resource->gran = gran;
359 resource->align = gran;
360 resource->limit = moving | (step - 1);
361 resource->flags = type | IORESOURCE_PCI_BRIDGE |
362 IORESOURCE_BRIDGE;
Eric Biederman03acab62004-10-14 21:25:53 +0000363}
364
Eric Biederman8ca8d762003-04-22 19:02:15 +0000365static void pci_bridge_read_bases(struct device *dev)
366{
Eric Biederman03acab62004-10-14 21:25:53 +0000367 resource_t moving_base, moving_limit, moving;
Eric Biederman8ca8d762003-04-22 19:02:15 +0000368
Myles Watson29cc9ed2009-07-02 18:56:24 +0000369 /* See if the bridge I/O resources are implemented. */
370 moving_base = ((u32) pci_moving_config8(dev, PCI_IO_BASE)) << 8;
371 moving_base |=
Uwe Hermannc1ee4292010-10-17 19:01:48 +0000372 ((u32) pci_moving_config16(dev, PCI_IO_BASE_UPPER16)) << 16;
Eric Biederman03acab62004-10-14 21:25:53 +0000373
Myles Watson29cc9ed2009-07-02 18:56:24 +0000374 moving_limit = ((u32) pci_moving_config8(dev, PCI_IO_LIMIT)) << 8;
375 moving_limit |=
Uwe Hermannc1ee4292010-10-17 19:01:48 +0000376 ((u32) pci_moving_config16(dev, PCI_IO_LIMIT_UPPER16)) << 16;
Eric Biederman03acab62004-10-14 21:25:53 +0000377
378 moving = moving_base & moving_limit;
Eric Biederman8ca8d762003-04-22 19:02:15 +0000379
Myles Watson29cc9ed2009-07-02 18:56:24 +0000380 /* Initialize the I/O space constraints on the current bus. */
381 pci_record_bridge_resource(dev, moving, PCI_IO_BASE, IORESOURCE_IO);
Yinghai Lu13f1c2a2005-07-08 02:49:49 +0000382
Myles Watson29cc9ed2009-07-02 18:56:24 +0000383 /* See if the bridge prefmem resources are implemented. */
384 moving_base =
Uwe Hermannc1ee4292010-10-17 19:01:48 +0000385 ((resource_t) pci_moving_config16(dev, PCI_PREF_MEMORY_BASE)) << 16;
Myles Watson29cc9ed2009-07-02 18:56:24 +0000386 moving_base |=
Uwe Hermannc1ee4292010-10-17 19:01:48 +0000387 ((resource_t) pci_moving_config32(dev, PCI_PREF_BASE_UPPER32)) << 32;
Eric Biederman03acab62004-10-14 21:25:53 +0000388
Myles Watson29cc9ed2009-07-02 18:56:24 +0000389 moving_limit =
Uwe Hermannc1ee4292010-10-17 19:01:48 +0000390 ((resource_t) pci_moving_config16(dev, PCI_PREF_MEMORY_LIMIT)) << 16;
Myles Watson29cc9ed2009-07-02 18:56:24 +0000391 moving_limit |=
Uwe Hermannc1ee4292010-10-17 19:01:48 +0000392 ((resource_t) pci_moving_config32(dev, PCI_PREF_LIMIT_UPPER32)) << 32;
Myles Watson032a9652009-05-11 22:24:53 +0000393
Eric Biederman03acab62004-10-14 21:25:53 +0000394 moving = moving_base & moving_limit;
Myles Watson29cc9ed2009-07-02 18:56:24 +0000395 /* Initialize the prefetchable memory constraints on the current bus. */
396 pci_record_bridge_resource(dev, moving, PCI_PREF_MEMORY_BASE,
397 IORESOURCE_MEM | IORESOURCE_PREFETCH);
Myles Watson032a9652009-05-11 22:24:53 +0000398
Myles Watson29cc9ed2009-07-02 18:56:24 +0000399 /* See if the bridge mem resources are implemented. */
400 moving_base = ((u32) pci_moving_config16(dev, PCI_MEMORY_BASE)) << 16;
401 moving_limit = ((u32) pci_moving_config16(dev, PCI_MEMORY_LIMIT)) << 16;
Eric Biederman03acab62004-10-14 21:25:53 +0000402
403 moving = moving_base & moving_limit;
Eric Biederman8ca8d762003-04-22 19:02:15 +0000404
Myles Watson29cc9ed2009-07-02 18:56:24 +0000405 /* Initialize the memory resources on the current bus. */
406 pci_record_bridge_resource(dev, moving, PCI_MEMORY_BASE,
407 IORESOURCE_MEM);
Eric Biederman8ca8d762003-04-22 19:02:15 +0000408
Eric Biederman5cd81732004-03-11 15:01:31 +0000409 compact_resources(dev);
Eric Biederman8ca8d762003-04-22 19:02:15 +0000410}
411
Eric Biederman5899fd82003-04-24 06:25:08 +0000412void pci_dev_read_resources(struct device *dev)
Eric Biederman8ca8d762003-04-22 19:02:15 +0000413{
Yinghai Lu13f1c2a2005-07-08 02:49:49 +0000414 pci_read_bases(dev, 6);
415 pci_get_rom_resource(dev, PCI_ROM_ADDRESS);
Eric Biederman8ca8d762003-04-22 19:02:15 +0000416}
417
Eric Biederman5899fd82003-04-24 06:25:08 +0000418void pci_bus_read_resources(struct device *dev)
Eric Biederman8ca8d762003-04-22 19:02:15 +0000419{
Eric Biederman8ca8d762003-04-22 19:02:15 +0000420 pci_bridge_read_bases(dev);
Yinghai Lu13f1c2a2005-07-08 02:49:49 +0000421 pci_read_bases(dev, 2);
422 pci_get_rom_resource(dev, PCI_ROM_ADDRESS1);
Eric Biederman8ca8d762003-04-22 19:02:15 +0000423}
424
Myles Watson29cc9ed2009-07-02 18:56:24 +0000425void pci_domain_read_resources(struct device *dev)
426{
427 struct resource *res;
428
429 /* Initialize the system-wide I/O space constraints. */
430 res = new_resource(dev, IOINDEX_SUBTRACTIVE(0, 0));
431 res->limit = 0xffffUL;
432 res->flags = IORESOURCE_IO | IORESOURCE_SUBTRACTIVE |
433 IORESOURCE_ASSIGNED;
434
435 /* Initialize the system-wide memory resources constraints. */
436 res = new_resource(dev, IOINDEX_SUBTRACTIVE(1, 0));
Furquan Shaikh871baf22020-03-12 17:51:24 -0700437 res->limit = (1ULL << cpu_phys_address_size()) - 1;
Myles Watson29cc9ed2009-07-02 18:56:24 +0000438 res->flags = IORESOURCE_MEM | IORESOURCE_SUBTRACTIVE |
439 IORESOURCE_ASSIGNED;
440}
441
Raul E Rangel5cb34e22020-05-04 16:41:22 -0600442void pci_domain_set_resources(struct device *dev)
443{
444 assign_resources(dev->link_list);
445}
446
Eric Biederman8ca8d762003-04-22 19:02:15 +0000447static void pci_set_resource(struct device *dev, struct resource *resource)
448{
Eric Biederman03acab62004-10-14 21:25:53 +0000449 resource_t base, end;
Eric Biedermane9a271e32003-09-02 03:36:25 +0000450
Myles Watson29cc9ed2009-07-02 18:56:24 +0000451 /* Make certain the resource has actually been assigned a value. */
Eric Biederman5cd81732004-03-11 15:01:31 +0000452 if (!(resource->flags & IORESOURCE_ASSIGNED)) {
Uwe Hermanne4870472010-11-04 23:23:47 +0000453 printk(BIOS_ERR, "ERROR: %s %02lx %s size: 0x%010llx not "
454 "assigned\n", dev_path(dev), resource->index,
455 resource_type(resource), resource->size);
Eric Biederman8ca8d762003-04-22 19:02:15 +0000456 return;
457 }
458
Myles Watsoneb81a5b2009-11-05 20:06:19 +0000459 /* If this resource is fixed don't worry about it. */
Uwe Hermanne4870472010-11-04 23:23:47 +0000460 if (resource->flags & IORESOURCE_FIXED)
Myles Watsoneb81a5b2009-11-05 20:06:19 +0000461 return;
Myles Watsoneb81a5b2009-11-05 20:06:19 +0000462
Myles Watson29cc9ed2009-07-02 18:56:24 +0000463 /* If I have already stored this resource don't worry about it. */
Uwe Hermanne4870472010-11-04 23:23:47 +0000464 if (resource->flags & IORESOURCE_STORED)
Eric Biederman5cd81732004-03-11 15:01:31 +0000465 return;
Eric Biederman5cd81732004-03-11 15:01:31 +0000466
Myles Watson29cc9ed2009-07-02 18:56:24 +0000467 /* If the resource is subtractive don't worry about it. */
Uwe Hermanne4870472010-11-04 23:23:47 +0000468 if (resource->flags & IORESOURCE_SUBTRACTIVE)
Eric Biederman03acab62004-10-14 21:25:53 +0000469 return;
Eric Biederman03acab62004-10-14 21:25:53 +0000470
Myles Watson29cc9ed2009-07-02 18:56:24 +0000471 /* Only handle PCI memory and I/O resources for now. */
472 if (!(resource->flags & (IORESOURCE_MEM | IORESOURCE_IO)))
Eric Biederman8ca8d762003-04-22 19:02:15 +0000473 return;
Eric Biedermane9a271e32003-09-02 03:36:25 +0000474
Myles Watson29cc9ed2009-07-02 18:56:24 +0000475 /* Enable the resources in the command register. */
Eric Biederman03acab62004-10-14 21:25:53 +0000476 if (resource->size) {
Uwe Hermanne4870472010-11-04 23:23:47 +0000477 if (resource->flags & IORESOURCE_MEM)
Eric Biederman03acab62004-10-14 21:25:53 +0000478 dev->command |= PCI_COMMAND_MEMORY;
Uwe Hermanne4870472010-11-04 23:23:47 +0000479 if (resource->flags & IORESOURCE_IO)
Eric Biederman03acab62004-10-14 21:25:53 +0000480 dev->command |= PCI_COMMAND_IO;
Uwe Hermanne4870472010-11-04 23:23:47 +0000481 if (resource->flags & IORESOURCE_PCI_BRIDGE)
Eric Biederman03acab62004-10-14 21:25:53 +0000482 dev->command |= PCI_COMMAND_MASTER;
Eric Biederman8ca8d762003-04-22 19:02:15 +0000483 }
Uwe Hermanne4870472010-11-04 23:23:47 +0000484
Myles Watson29cc9ed2009-07-02 18:56:24 +0000485 /* Get the base address. */
Eric Biederman8ca8d762003-04-22 19:02:15 +0000486 base = resource->base;
Eric Biederman5cd81732004-03-11 15:01:31 +0000487
Myles Watson29cc9ed2009-07-02 18:56:24 +0000488 /* Get the end. */
Eric Biederman03acab62004-10-14 21:25:53 +0000489 end = resource_end(resource);
Myles Watson032a9652009-05-11 22:24:53 +0000490
Myles Watson29cc9ed2009-07-02 18:56:24 +0000491 /* Now store the resource. */
Eric Biederman5cd81732004-03-11 15:01:31 +0000492 resource->flags |= IORESOURCE_STORED;
Myles Watson29cc9ed2009-07-02 18:56:24 +0000493
Uwe Hermanne4870472010-11-04 23:23:47 +0000494 /*
495 * PCI bridges have no enable bit. They are disabled if the base of
496 * the range is greater than the limit. If the size is zero, disable
Myles Watson29cc9ed2009-07-02 18:56:24 +0000497 * by setting the base = limit and end = limit - 2^gran.
498 */
499 if (resource->size == 0 && (resource->flags & IORESOURCE_PCI_BRIDGE)) {
500 base = resource->limit;
501 end = resource->limit - (1 << resource->gran);
502 resource->base = base;
503 }
504
Eric Biederman8ca8d762003-04-22 19:02:15 +0000505 if (!(resource->flags & IORESOURCE_PCI_BRIDGE)) {
Eric Biederman03acab62004-10-14 21:25:53 +0000506 unsigned long base_lo, base_hi;
Uwe Hermanne4870472010-11-04 23:23:47 +0000507
508 /*
509 * Some chipsets allow us to set/clear the I/O bit
510 * (e.g. VIA 82C686A). So set it to be safe.
Eric Biedermanb78c1972004-10-14 20:54:17 +0000511 */
Eric Biederman03acab62004-10-14 21:25:53 +0000512 base_lo = base & 0xffffffff;
513 base_hi = (base >> 32) & 0xffffffff;
Uwe Hermanne4870472010-11-04 23:23:47 +0000514 if (resource->flags & IORESOURCE_IO)
Eric Biederman03acab62004-10-14 21:25:53 +0000515 base_lo |= PCI_BASE_ADDRESS_SPACE_IO;
Eric Biederman03acab62004-10-14 21:25:53 +0000516 pci_write_config32(dev, resource->index, base_lo);
Uwe Hermanne4870472010-11-04 23:23:47 +0000517 if (resource->flags & IORESOURCE_PCI64)
Eric Biederman03acab62004-10-14 21:25:53 +0000518 pci_write_config32(dev, resource->index + 4, base_hi);
Myles Watson29cc9ed2009-07-02 18:56:24 +0000519 } else if (resource->index == PCI_IO_BASE) {
520 /* Set the I/O ranges. */
521 pci_write_config8(dev, PCI_IO_BASE, base >> 8);
Eric Biederman03acab62004-10-14 21:25:53 +0000522 pci_write_config16(dev, PCI_IO_BASE_UPPER16, base >> 16);
Myles Watson29cc9ed2009-07-02 18:56:24 +0000523 pci_write_config8(dev, PCI_IO_LIMIT, end >> 8);
Eric Biederman03acab62004-10-14 21:25:53 +0000524 pci_write_config16(dev, PCI_IO_LIMIT_UPPER16, end >> 16);
Myles Watson29cc9ed2009-07-02 18:56:24 +0000525 } else if (resource->index == PCI_MEMORY_BASE) {
526 /* Set the memory range. */
Eric Biederman7a5416a2003-06-12 19:23:51 +0000527 pci_write_config16(dev, PCI_MEMORY_BASE, base >> 16);
Eric Biederman03acab62004-10-14 21:25:53 +0000528 pci_write_config16(dev, PCI_MEMORY_LIMIT, end >> 16);
Myles Watson29cc9ed2009-07-02 18:56:24 +0000529 } else if (resource->index == PCI_PREF_MEMORY_BASE) {
530 /* Set the prefetchable memory range. */
Eric Biederman03acab62004-10-14 21:25:53 +0000531 pci_write_config16(dev, PCI_PREF_MEMORY_BASE, base >> 16);
532 pci_write_config32(dev, PCI_PREF_BASE_UPPER32, base >> 32);
533 pci_write_config16(dev, PCI_PREF_MEMORY_LIMIT, end >> 16);
534 pci_write_config32(dev, PCI_PREF_LIMIT_UPPER32, end >> 32);
Myles Watson29cc9ed2009-07-02 18:56:24 +0000535 } else {
536 /* Don't let me think I stored the resource. */
Eric Biederman5cd81732004-03-11 15:01:31 +0000537 resource->flags &= ~IORESOURCE_STORED;
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000538 printk(BIOS_ERR, "ERROR: invalid resource->index %lx\n",
Uwe Hermanne4870472010-11-04 23:23:47 +0000539 resource->index);
Eric Biederman8ca8d762003-04-22 19:02:15 +0000540 }
Uwe Hermanne4870472010-11-04 23:23:47 +0000541
Eric Biederman03acab62004-10-14 21:25:53 +0000542 report_resource_stored(dev, resource, "");
Eric Biederman8ca8d762003-04-22 19:02:15 +0000543}
544
Eric Biederman5899fd82003-04-24 06:25:08 +0000545void pci_dev_set_resources(struct device *dev)
Eric Biederman8ca8d762003-04-22 19:02:15 +0000546{
Myles Watsonc25cc112010-05-21 14:33:48 +0000547 struct resource *res;
Myles Watson894a3472010-06-09 22:41:35 +0000548 struct bus *bus;
Myles Watson29cc9ed2009-07-02 18:56:24 +0000549 u8 line;
Eric Biederman8ca8d762003-04-22 19:02:15 +0000550
Uwe Hermanne4870472010-11-04 23:23:47 +0000551 for (res = dev->resource_list; res; res = res->next)
Myles Watsonc25cc112010-05-21 14:33:48 +0000552 pci_set_resource(dev, res);
Uwe Hermanne4870472010-11-04 23:23:47 +0000553
Myles Watson894a3472010-06-09 22:41:35 +0000554 for (bus = dev->link_list; bus; bus = bus->next) {
Uwe Hermanne4870472010-11-04 23:23:47 +0000555 if (bus->children)
Eric Biedermane9a271e32003-09-02 03:36:25 +0000556 assign_resources(bus);
Eric Biederman8ca8d762003-04-22 19:02:15 +0000557 }
558
Myles Watson29cc9ed2009-07-02 18:56:24 +0000559 /* Set a default latency timer. */
Eric Biederman7a5416a2003-06-12 19:23:51 +0000560 pci_write_config8(dev, PCI_LATENCY_TIMER, 0x40);
Eric Biederman8ca8d762003-04-22 19:02:15 +0000561
Myles Watson29cc9ed2009-07-02 18:56:24 +0000562 /* Set a default secondary latency timer. */
Uwe Hermanne4870472010-11-04 23:23:47 +0000563 if ((dev->hdr_type & 0x7f) == PCI_HEADER_TYPE_BRIDGE)
Eric Biederman7a5416a2003-06-12 19:23:51 +0000564 pci_write_config8(dev, PCI_SEC_LATENCY_TIMER, 0x40);
Eric Biederman8ca8d762003-04-22 19:02:15 +0000565
Myles Watson29cc9ed2009-07-02 18:56:24 +0000566 /* Zero the IRQ settings. */
Eric Biederman7a5416a2003-06-12 19:23:51 +0000567 line = pci_read_config8(dev, PCI_INTERRUPT_PIN);
Uwe Hermanne4870472010-11-04 23:23:47 +0000568 if (line)
Eric Biederman7a5416a2003-06-12 19:23:51 +0000569 pci_write_config8(dev, PCI_INTERRUPT_LINE, 0);
Uwe Hermanne4870472010-11-04 23:23:47 +0000570
Myles Watson29cc9ed2009-07-02 18:56:24 +0000571 /* Set the cache line size, so far 64 bytes is good for everyone. */
Eric Biederman7a5416a2003-06-12 19:23:51 +0000572 pci_write_config8(dev, PCI_CACHE_LINE_SIZE, 64 >> 2);
Eric Biederman8ca8d762003-04-22 19:02:15 +0000573}
574
Eric Biedermane9a271e32003-09-02 03:36:25 +0000575void pci_dev_enable_resources(struct device *dev)
576{
Kyösti Mälkkicac02312019-06-30 08:40:04 +0300577 const struct pci_operations *ops = NULL;
Myles Watson29cc9ed2009-07-02 18:56:24 +0000578 u16 command;
Eric Biederman03acab62004-10-14 21:25:53 +0000579
Uwe Hermanne4870472010-11-04 23:23:47 +0000580 /* Set the subsystem vendor and device ID for mainboard devices. */
Kyösti Mälkkicac02312019-06-30 08:40:04 +0300581 if (dev->ops)
582 ops = dev->ops->ops_pci;
Eric Biedermandbec2d42004-10-21 10:44:08 +0000583 if (dev->on_mainboard && ops && ops->set_subsystem) {
Duncan Laurie7e1c83e2013-08-09 07:55:10 -0700584 if (CONFIG_SUBSYSTEM_VENDOR_ID)
585 dev->subsystem_vendor = CONFIG_SUBSYSTEM_VENDOR_ID;
Rizwan Qureshifd891292017-04-26 21:00:37 +0530586 else if (!dev->subsystem_vendor)
587 dev->subsystem_vendor = pci_read_config16(dev,
588 PCI_VENDOR_ID);
Duncan Laurie7e1c83e2013-08-09 07:55:10 -0700589 if (CONFIG_SUBSYSTEM_DEVICE_ID)
590 dev->subsystem_device = CONFIG_SUBSYSTEM_DEVICE_ID;
Rizwan Qureshifd891292017-04-26 21:00:37 +0530591 else if (!dev->subsystem_device)
592 dev->subsystem_device = pci_read_config16(dev,
593 PCI_DEVICE_ID);
594
Sven Schnelle91321022011-03-01 19:58:47 +0000595 printk(BIOS_DEBUG, "%s subsystem <- %04x/%04x\n",
596 dev_path(dev), dev->subsystem_vendor,
597 dev->subsystem_device);
598 ops->set_subsystem(dev, dev->subsystem_vendor,
599 dev->subsystem_device);
Eric Biederman03acab62004-10-14 21:25:53 +0000600 }
Eric Biedermane9a271e32003-09-02 03:36:25 +0000601 command = pci_read_config16(dev, PCI_COMMAND);
602 command |= dev->command;
Uwe Hermanne4870472010-11-04 23:23:47 +0000603
Myles Watson29cc9ed2009-07-02 18:56:24 +0000604 /* v3 has
605 * command |= (PCI_COMMAND_PARITY + PCI_COMMAND_SERR); // Error check.
606 */
Uwe Hermanne4870472010-11-04 23:23:47 +0000607
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000608 printk(BIOS_DEBUG, "%s cmd <- %02x\n", dev_path(dev), command);
Eric Biedermane9a271e32003-09-02 03:36:25 +0000609 pci_write_config16(dev, PCI_COMMAND, command);
Eric Biedermane9a271e32003-09-02 03:36:25 +0000610}
611
612void pci_bus_enable_resources(struct device *dev)
613{
Myles Watson29cc9ed2009-07-02 18:56:24 +0000614 u16 ctrl;
615
Uwe Hermanne4870472010-11-04 23:23:47 +0000616 /*
617 * Enable I/O in command register if there is VGA card
Myles Watson29cc9ed2009-07-02 18:56:24 +0000618 * connected with (even it does not claim I/O resource).
619 */
Myles Watson894a3472010-06-09 22:41:35 +0000620 if (dev->link_list->bridge_ctrl & PCI_BRIDGE_CTL_VGA)
Li-Ta Lo515f6c72005-01-11 22:48:54 +0000621 dev->command |= PCI_COMMAND_IO;
Eric Biedermane9a271e32003-09-02 03:36:25 +0000622 ctrl = pci_read_config16(dev, PCI_BRIDGE_CONTROL);
Myles Watson894a3472010-06-09 22:41:35 +0000623 ctrl |= dev->link_list->bridge_ctrl;
Kyösti Mälkki382e2162019-09-21 16:19:32 +0300624 ctrl |= (PCI_BRIDGE_CTL_PARITY | PCI_BRIDGE_CTL_SERR); /* Error check. */
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000625 printk(BIOS_DEBUG, "%s bridge ctrl <- %04x\n", dev_path(dev), ctrl);
Eric Biedermane9a271e32003-09-02 03:36:25 +0000626 pci_write_config16(dev, PCI_BRIDGE_CONTROL, ctrl);
627
628 pci_dev_enable_resources(dev);
629}
630
Yinghai Lu13f1c2a2005-07-08 02:49:49 +0000631void pci_bus_reset(struct bus *bus)
632{
Uwe Hermanne4870472010-11-04 23:23:47 +0000633 u16 ctl;
634
Yinghai Lu13f1c2a2005-07-08 02:49:49 +0000635 ctl = pci_read_config16(bus->dev, PCI_BRIDGE_CONTROL);
636 ctl |= PCI_BRIDGE_CTL_BUS_RESET;
637 pci_write_config16(bus->dev, PCI_BRIDGE_CONTROL, ctl);
638 mdelay(10);
Uwe Hermanne4870472010-11-04 23:23:47 +0000639
Yinghai Lu13f1c2a2005-07-08 02:49:49 +0000640 ctl &= ~PCI_BRIDGE_CTL_BUS_RESET;
641 pci_write_config16(bus->dev, PCI_BRIDGE_CONTROL, ctl);
642 delay(1);
643}
644
Elyes HAOUAS88030b72018-09-20 17:26:10 +0200645void pci_dev_set_subsystem(struct device *dev, unsigned int vendor,
646 unsigned int device)
Eric Biederman03acab62004-10-14 21:25:53 +0000647{
Subrata Banik9514d472019-03-20 14:56:27 +0530648 uint8_t offset;
649
650 /* Header type */
651 switch (dev->hdr_type & 0x7f) {
652 case PCI_HEADER_TYPE_NORMAL:
653 offset = PCI_SUBSYSTEM_VENDOR_ID;
654 break;
655 case PCI_HEADER_TYPE_BRIDGE:
656 offset = pci_find_capability(dev, PCI_CAP_ID_SSVID);
657 if (!offset)
658 return;
659 offset += 4; /* Vendor ID at offset 4 */
660 break;
661 case PCI_HEADER_TYPE_CARDBUS:
662 offset = PCI_CB_SUBSYSTEM_VENDOR_ID;
663 break;
664 default:
665 return;
666 }
667
Subrata Banik4a0f0712019-03-20 14:29:47 +0530668 if (!vendor || !device) {
Subrata Banik9514d472019-03-20 14:56:27 +0530669 pci_write_config32(dev, offset,
Subrata Banik4a0f0712019-03-20 14:29:47 +0530670 pci_read_config32(dev, PCI_VENDOR_ID));
671 } else {
Subrata Banik9514d472019-03-20 14:56:27 +0530672 pci_write_config32(dev, offset,
Subrata Banik4a0f0712019-03-20 14:29:47 +0530673 ((device & 0xffff) << 16) | (vendor & 0xffff));
674 }
Eric Biederman03acab62004-10-14 21:25:53 +0000675}
676
Frans Hendriksb71181a2019-10-04 14:06:33 +0200677static int should_run_oprom(struct device *dev, struct rom_header *rom)
Kyösti Mälkki580e5642014-05-01 16:31:34 +0300678{
679 static int should_run = -1;
680
Frans Hendriksb71181a2019-10-04 14:06:33 +0200681 if (CONFIG(VENDORCODE_ELTAN_VBOOT))
682 if (rom != NULL)
683 if (!verified_boot_should_run_oprom(rom))
684 return 0;
685
Kyösti Mälkki580e5642014-05-01 16:31:34 +0300686 if (should_run >= 0)
687 return should_run;
688
Julius Wernercd49cce2019-03-05 16:53:33 -0800689 if (CONFIG(ALWAYS_RUN_OPROM)) {
Aaron Durbin10510252018-01-30 10:04:02 -0700690 should_run = 1;
691 return should_run;
692 }
693
Kyösti Mälkki9ab1c102013-12-22 00:22:49 +0200694 /* Don't run VGA option ROMs, unless we have to print
Kyösti Mälkki580e5642014-05-01 16:31:34 +0300695 * something on the screen before the kernel is loaded.
696 */
Furquan Shaikh0325dc62016-07-25 13:02:36 -0700697 should_run = display_init_required();
Kyösti Mälkki580e5642014-05-01 16:31:34 +0300698
Kyösti Mälkki9ab1c102013-12-22 00:22:49 +0200699 if (!should_run)
700 printk(BIOS_DEBUG, "Not running VGA Option ROM\n");
Kyösti Mälkki580e5642014-05-01 16:31:34 +0300701 return should_run;
702}
703
704static int should_load_oprom(struct device *dev)
705{
Kyösti Mälkki580e5642014-05-01 16:31:34 +0300706 /* If S3_VGA_ROM_RUN is disabled, skip running VGA option
707 * ROMs when coming out of an S3 resume.
708 */
Julius Wernercd49cce2019-03-05 16:53:33 -0800709 if (!CONFIG(S3_VGA_ROM_RUN) && acpi_is_wakeup_s3() &&
Kyösti Mälkki580e5642014-05-01 16:31:34 +0300710 ((dev->class >> 8) == PCI_CLASS_DISPLAY_VGA))
711 return 0;
Julius Wernercd49cce2019-03-05 16:53:33 -0800712 if (CONFIG(ALWAYS_LOAD_OPROM))
Kyösti Mälkki580e5642014-05-01 16:31:34 +0300713 return 1;
Frans Hendriksb71181a2019-10-04 14:06:33 +0200714 if (should_run_oprom(dev, NULL))
Kyösti Mälkki580e5642014-05-01 16:31:34 +0300715 return 1;
716
717 return 0;
718}
Kyösti Mälkki580e5642014-05-01 16:31:34 +0300719
Uwe Hermanne4870472010-11-04 23:23:47 +0000720/** Default handler: only runs the relevant PCI BIOS. */
Li-Ta Lo883b8792005-01-10 23:16:22 +0000721void pci_dev_init(struct device *dev)
722{
723 struct rom_header *rom, *ram;
724
Julius Wernercd49cce2019-03-05 16:53:33 -0800725 if (!CONFIG(VGA_ROM_RUN))
Aaron Durbinfbed9a52018-01-30 09:58:51 -0700726 return;
727
Vladimir Serbinenkob32816e2013-12-20 17:47:19 +0100728 /* Only execute VGA ROMs. */
729 if (((dev->class >> 8) != PCI_CLASS_DISPLAY_VGA))
Myles Watson17aeeca2009-10-07 18:41:08 +0000730 return;
Roman Kononov778a42b2007-04-06 18:34:39 +0000731
Kyösti Mälkki580e5642014-05-01 16:31:34 +0300732 if (!should_load_oprom(dev))
Stefan Reinauer74a0efe2012-03-30 17:10:49 -0700733 return;
Martin Roth5dd4a2a2018-03-06 16:10:45 -0700734 timestamp_add_now(TS_OPROM_INITIALIZE);
Aaron Durbince872cb2013-03-28 15:59:19 -0500735
736 rom = pci_rom_probe(dev);
737 if (rom == NULL)
738 return;
739
740 ram = pci_rom_load(dev, rom);
741 if (ram == NULL)
742 return;
Martin Roth5dd4a2a2018-03-06 16:10:45 -0700743 timestamp_add_now(TS_OPROM_COPY_END);
Aaron Durbince872cb2013-03-28 15:59:19 -0500744
Frans Hendriksb71181a2019-10-04 14:06:33 +0200745 if (!should_run_oprom(dev, rom))
Kyösti Mälkki580e5642014-05-01 16:31:34 +0300746 return;
747
Stefan Reinauerd98cf5b2008-08-01 11:25:41 +0000748 run_bios(dev, (unsigned long)ram);
Johanna Schanderdb7a3ae2019-07-24 10:14:26 +0200749
Kyösti Mälkkiab56b3b2013-11-28 16:44:51 +0200750 gfx_set_init_done(1);
751 printk(BIOS_DEBUG, "VGA Option ROM was run\n");
Martin Roth5dd4a2a2018-03-06 16:10:45 -0700752 timestamp_add_now(TS_OPROM_END);
Yinghai Lu13f1c2a2005-07-08 02:49:49 +0000753}
Li-Ta Lo883b8792005-01-10 23:16:22 +0000754
Li-Ta Loe5266692004-03-23 21:28:05 +0000755/** Default device operation for PCI devices */
Subrata Banikffc790b2017-12-11 10:29:49 +0530756struct pci_operations pci_dev_ops_pci = {
Eric Biederman03acab62004-10-14 21:25:53 +0000757 .set_subsystem = pci_dev_set_subsystem,
758};
759
Eric Biederman8ca8d762003-04-22 19:02:15 +0000760struct device_operations default_pci_ops_dev = {
Uwe Hermanne4870472010-11-04 23:23:47 +0000761 .read_resources = pci_dev_read_resources,
762 .set_resources = pci_dev_set_resources,
Eric Biedermane9a271e32003-09-02 03:36:25 +0000763 .enable_resources = pci_dev_enable_resources,
Julius Wernercd49cce2019-03-05 16:53:33 -0800764#if CONFIG(HAVE_ACPI_TABLES)
Patrick Rudolpha5c2ac62016-03-31 20:04:23 +0200765 .write_acpi_tables = pci_rom_write_acpi_tables,
Nico Huber68680dd2020-03-31 17:34:52 +0200766 .acpi_fill_ssdt = pci_rom_ssdt,
Patrick Rudolpha5c2ac62016-03-31 20:04:23 +0200767#endif
Uwe Hermanne4870472010-11-04 23:23:47 +0000768 .init = pci_dev_init,
Uwe Hermanne4870472010-11-04 23:23:47 +0000769 .ops_pci = &pci_dev_ops_pci,
Eric Biederman8ca8d762003-04-22 19:02:15 +0000770};
Li-Ta Loe5266692004-03-23 21:28:05 +0000771
772/** Default device operations for PCI bridges */
Eric Biedermana9e632c2004-11-18 22:38:08 +0000773static struct pci_operations pci_bus_ops_pci = {
Eric Biederman03acab62004-10-14 21:25:53 +0000774 .set_subsystem = 0,
775};
Li-Ta Lo883b8792005-01-10 23:16:22 +0000776
Eric Biederman8ca8d762003-04-22 19:02:15 +0000777struct device_operations default_pci_ops_bus = {
Uwe Hermanne4870472010-11-04 23:23:47 +0000778 .read_resources = pci_bus_read_resources,
779 .set_resources = pci_dev_set_resources,
Eric Biedermane9a271e32003-09-02 03:36:25 +0000780 .enable_resources = pci_bus_enable_resources,
Uwe Hermanne4870472010-11-04 23:23:47 +0000781 .scan_bus = pci_scan_bridge,
Uwe Hermanne4870472010-11-04 23:23:47 +0000782 .reset_bus = pci_bus_reset,
783 .ops_pci = &pci_bus_ops_pci,
Eric Biederman8ca8d762003-04-22 19:02:15 +0000784};
Li-Ta Loe5266692004-03-23 21:28:05 +0000785
786/**
Nico Huber061b9052019-09-21 15:58:23 +0200787 * Check for compatibility to route legacy VGA cycles through a bridge.
788 *
789 * Originally, when decoding i/o ports for legacy VGA cycles, bridges
790 * should only consider the 10 least significant bits of the port address.
791 * This means all VGA registers were aliased every 1024 ports!
792 * e.g. 0x3b0 was also decoded as 0x7b0, 0xbb0 etc.
793 *
794 * To avoid this mess, a bridge control bit (VGA16) was introduced in
795 * 2003 to enable decoding of 16-bit port addresses. As we don't want
796 * to make this any more complex for now, we use this bit if possible
797 * and only warn if it's not supported (in set_vga_bridge_bits()).
798 */
799static void pci_bridge_vga_compat(struct bus *const bus)
800{
801 uint16_t bridge_ctrl;
802
803 bridge_ctrl = pci_read_config16(bus->dev, PCI_BRIDGE_CONTROL);
804
805 /* Ensure VGA decoding is disabled during probing (it should
806 be by default, but we run blobs nowadays) */
807 bridge_ctrl &= ~PCI_BRIDGE_CTL_VGA;
808 pci_write_config16(bus->dev, PCI_BRIDGE_CONTROL, bridge_ctrl);
809
810 /* If the upstream bridge doesn't support VGA16, we don't have to check */
811 bus->no_vga16 |= bus->dev->bus->no_vga16;
812 if (bus->no_vga16)
813 return;
814
815 /* Test if we can enable 16-bit decoding */
816 bridge_ctrl |= PCI_BRIDGE_CTL_VGA16;
817 pci_write_config16(bus->dev, PCI_BRIDGE_CONTROL, bridge_ctrl);
818 bridge_ctrl = pci_read_config16(bus->dev, PCI_BRIDGE_CONTROL);
819
820 bus->no_vga16 = !(bridge_ctrl & PCI_BRIDGE_CTL_VGA16);
821}
822
823/**
Uwe Hermannc1ee4292010-10-17 19:01:48 +0000824 * Detect the type of downstream bridge.
Yinghai Lu13f1c2a2005-07-08 02:49:49 +0000825 *
Myles Watson29cc9ed2009-07-02 18:56:24 +0000826 * This function is a heuristic to detect which type of bus is downstream
827 * of a PCI-to-PCI bridge. This functions by looking for various capability
828 * blocks to figure out the type of downstream bridge. PCI-X, PCI-E, and
829 * Hypertransport all seem to have appropriate capabilities.
Myles Watson032a9652009-05-11 22:24:53 +0000830 *
Uwe Hermanne4870472010-11-04 23:23:47 +0000831 * When only a PCI-Express capability is found the type is examined to see
832 * which type of bridge we have.
Yinghai Lu13f1c2a2005-07-08 02:49:49 +0000833 *
Myles Watson29cc9ed2009-07-02 18:56:24 +0000834 * @param dev Pointer to the device structure of the bridge.
835 * @return Appropriate bridge operations.
Yinghai Lu13f1c2a2005-07-08 02:49:49 +0000836 */
Aaron Durbinc30d9132017-08-07 16:55:43 -0600837static struct device_operations *get_pci_bridge_ops(struct device *dev)
Yinghai Lu13f1c2a2005-07-08 02:49:49 +0000838{
Julius Wernercd49cce2019-03-05 16:53:33 -0800839#if CONFIG(PCIX_PLUGIN_SUPPORT)
Ronald G. Minnich78a16672012-11-29 16:28:21 -0800840 unsigned int pcixpos;
841 pcixpos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
842 if (pcixpos) {
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000843 printk(BIOS_DEBUG, "%s subordinate bus PCI-X\n", dev_path(dev));
Yinghai Lu13f1c2a2005-07-08 02:49:49 +0000844 return &default_pcix_ops_bus;
845 }
846#endif
Julius Wernercd49cce2019-03-05 16:53:33 -0800847#if CONFIG(HYPERTRANSPORT_PLUGIN_SUPPORT)
Ronald G. Minnich78a16672012-11-29 16:28:21 -0800848 unsigned int htpos = 0;
849 while ((htpos = pci_find_next_capability(dev, PCI_CAP_ID_HT, htpos))) {
Uwe Hermanne4870472010-11-04 23:23:47 +0000850 u16 flags;
Ronald G. Minnich78a16672012-11-29 16:28:21 -0800851 flags = pci_read_config16(dev, htpos + PCI_CAP_FLAGS);
Yinghai Lu13f1c2a2005-07-08 02:49:49 +0000852 if ((flags >> 13) == 1) {
853 /* Host or Secondary Interface */
Uwe Hermanne4870472010-11-04 23:23:47 +0000854 printk(BIOS_DEBUG, "%s subordinate bus HT\n",
855 dev_path(dev));
Yinghai Lu13f1c2a2005-07-08 02:49:49 +0000856 return &default_ht_ops_bus;
857 }
858 }
859#endif
Julius Wernercd49cce2019-03-05 16:53:33 -0800860#if CONFIG(PCIEXP_PLUGIN_SUPPORT)
Ronald G. Minnich78a16672012-11-29 16:28:21 -0800861 unsigned int pciexpos;
862 pciexpos = pci_find_capability(dev, PCI_CAP_ID_PCIE);
863 if (pciexpos) {
Uwe Hermanne4870472010-11-04 23:23:47 +0000864 u16 flags;
Ronald G. Minnich78a16672012-11-29 16:28:21 -0800865 flags = pci_read_config16(dev, pciexpos + PCI_EXP_FLAGS);
Myles Watson29cc9ed2009-07-02 18:56:24 +0000866 switch ((flags & PCI_EXP_FLAGS_TYPE) >> 4) {
Yinghai Lu13f1c2a2005-07-08 02:49:49 +0000867 case PCI_EXP_TYPE_ROOT_PORT:
868 case PCI_EXP_TYPE_UPSTREAM:
869 case PCI_EXP_TYPE_DOWNSTREAM:
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000870 printk(BIOS_DEBUG, "%s subordinate bus PCI Express\n",
Uwe Hermanne4870472010-11-04 23:23:47 +0000871 dev_path(dev));
Jeremy Sollercf2ac542019-10-09 21:40:36 -0600872#if CONFIG(PCIEXP_HOTPLUG)
873 u16 sltcap;
874 sltcap = pci_read_config16(dev, pciexpos + PCI_EXP_SLTCAP);
875 if (sltcap & PCI_EXP_SLTCAP_HPC) {
876 printk(BIOS_DEBUG, "%s hot-plug capable\n", dev_path(dev));
877 return &default_pciexp_hotplug_ops_bus;
878 }
879#endif /* CONFIG(PCIEXP_HOTPLUG) */
Yinghai Lu13f1c2a2005-07-08 02:49:49 +0000880 return &default_pciexp_ops_bus;
881 case PCI_EXP_TYPE_PCI_BRIDGE:
Uwe Hermanne4870472010-11-04 23:23:47 +0000882 printk(BIOS_DEBUG, "%s subordinate PCI\n",
883 dev_path(dev));
Yinghai Lu13f1c2a2005-07-08 02:49:49 +0000884 return &default_pci_ops_bus;
885 default:
886 break;
887 }
888 }
889#endif
890 return &default_pci_ops_bus;
891}
892
893/**
Vadim Bendebury8049fc92012-04-24 12:53:19 -0700894 * Check if a device id matches a PCI driver entry.
895 *
896 * The driver entry can either point at a zero terminated array of acceptable
897 * device IDs, or include a single device ID.
898 *
Martin Roth98b698c2015-01-06 21:02:52 -0700899 * @param driver pointer to the PCI driver entry being checked
900 * @param device_id PCI device ID of the device being matched
Vadim Bendebury8049fc92012-04-24 12:53:19 -0700901 */
902static int device_id_match(struct pci_driver *driver, unsigned short device_id)
903{
904 if (driver->devices) {
905 unsigned short check_id;
906 const unsigned short *device_list = driver->devices;
907 while ((check_id = *device_list++) != 0)
908 if (check_id == device_id)
909 return 1;
910 }
911
912 return (driver->device == device_id);
913}
914
915/**
Uwe Hermannc1ee4292010-10-17 19:01:48 +0000916 * Set up PCI device operation.
917 *
918 * Check if it already has a driver. If not, use find_device_operations(),
919 * or set to a default based on type.
Li-Ta Loe5266692004-03-23 21:28:05 +0000920 *
Myles Watson29cc9ed2009-07-02 18:56:24 +0000921 * @param dev Pointer to the device whose pci_ops you want to set.
Li-Ta Loe5266692004-03-23 21:28:05 +0000922 * @see pci_drivers
923 */
Eric Biederman8ca8d762003-04-22 19:02:15 +0000924static void set_pci_ops(struct device *dev)
925{
926 struct pci_driver *driver;
Li-Ta Loe5266692004-03-23 21:28:05 +0000927
Uwe Hermanne4870472010-11-04 23:23:47 +0000928 if (dev->ops)
929 return;
930
931 /*
932 * Look through the list of setup drivers and find one for
Myles Watson29cc9ed2009-07-02 18:56:24 +0000933 * this PCI device.
Eric Biedermanb78c1972004-10-14 20:54:17 +0000934 */
Aaron Durbin03758152015-09-03 17:23:08 -0500935 for (driver = &_pci_drivers[0]; driver != &_epci_drivers[0]; driver++) {
Eric Biederman8ca8d762003-04-22 19:02:15 +0000936 if ((driver->vendor == dev->vendor) &&
Vadim Bendebury8049fc92012-04-24 12:53:19 -0700937 device_id_match(driver, dev->device)) {
Uwe Hermann312673c2009-10-27 21:49:33 +0000938 dev->ops = (struct device_operations *)driver->ops;
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000939 printk(BIOS_SPEW, "%s [%04x/%04x] %sops\n",
Uwe Hermanne4870472010-11-04 23:23:47 +0000940 dev_path(dev), driver->vendor, driver->device,
941 (driver->ops->scan_bus ? "bus " : ""));
Eric Biederman5899fd82003-04-24 06:25:08 +0000942 return;
Eric Biederman8ca8d762003-04-22 19:02:15 +0000943 }
944 }
Li-Ta Loe5266692004-03-23 21:28:05 +0000945
Uwe Hermanne4870472010-11-04 23:23:47 +0000946 /* If I don't have a specific driver use the default operations. */
947 switch (dev->hdr_type & 0x7f) { /* Header type */
948 case PCI_HEADER_TYPE_NORMAL:
Eric Biederman8ca8d762003-04-22 19:02:15 +0000949 if ((dev->class >> 8) == PCI_CLASS_BRIDGE_PCI)
950 goto bad;
951 dev->ops = &default_pci_ops_dev;
952 break;
953 case PCI_HEADER_TYPE_BRIDGE:
954 if ((dev->class >> 8) != PCI_CLASS_BRIDGE_PCI)
955 goto bad;
Yinghai Lu13f1c2a2005-07-08 02:49:49 +0000956 dev->ops = get_pci_bridge_ops(dev);
Eric Biederman8ca8d762003-04-22 19:02:15 +0000957 break;
Julius Wernercd49cce2019-03-05 16:53:33 -0800958#if CONFIG(CARDBUS_PLUGIN_SUPPORT)
Yinghai Lu13f1c2a2005-07-08 02:49:49 +0000959 case PCI_HEADER_TYPE_CARDBUS:
960 dev->ops = &default_cardbus_ops_bus;
961 break;
962#endif
Uwe Hermanne4870472010-11-04 23:23:47 +0000963default:
964bad:
Li-Ta Lo69c5a902004-04-29 20:08:54 +0000965 if (dev->enabled) {
Uwe Hermanne4870472010-11-04 23:23:47 +0000966 printk(BIOS_ERR, "%s [%04x/%04x/%06x] has unknown "
967 "header type %02x, ignoring.\n", dev_path(dev),
968 dev->vendor, dev->device,
969 dev->class >> 8, dev->hdr_type);
Eric Biederman83b991a2003-10-11 06:20:25 +0000970 }
Eric Biederman8ca8d762003-04-22 19:02:15 +0000971 }
Eric Biederman8ca8d762003-04-22 19:02:15 +0000972}
973
974/**
Uwe Hermannc1ee4292010-10-17 19:01:48 +0000975 * See if we have already allocated a device structure for a given devfn.
Li-Ta Loe5266692004-03-23 21:28:05 +0000976 *
Kyösti Mälkki8712aa12019-01-09 11:31:25 +0200977 * Given a PCI bus structure and a devfn number, find the device structure
978 * corresponding to the devfn, if present. Then move the device structure
979 * as the last child on the bus.
Li-Ta Loe5266692004-03-23 21:28:05 +0000980 *
Kyösti Mälkki8712aa12019-01-09 11:31:25 +0200981 * @param bus Pointer to the bus structure.
Myles Watson29cc9ed2009-07-02 18:56:24 +0000982 * @param devfn A device/function number.
Myles Watson29cc9ed2009-07-02 18:56:24 +0000983 * @return Pointer to the device structure found or NULL if we have not
Li-Ta Lo3a812852004-12-03 22:39:34 +0000984 * allocated a device for this devfn yet.
Eric Biederman8ca8d762003-04-22 19:02:15 +0000985 */
Kyösti Mälkki8712aa12019-01-09 11:31:25 +0200986static struct device *pci_scan_get_dev(struct bus *bus, unsigned int devfn)
Eric Biederman8ca8d762003-04-22 19:02:15 +0000987{
Kyösti Mälkki8712aa12019-01-09 11:31:25 +0200988 struct device *dev, **prev;
Uwe Hermanne4870472010-11-04 23:23:47 +0000989
Kyösti Mälkki8712aa12019-01-09 11:31:25 +0200990 prev = &bus->children;
991 for (dev = bus->children; dev; dev = dev->sibling) {
992 if (dev->path.type == DEVICE_PATH_PCI) {
993 if (dev->path.pci.devfn == devfn) {
994 /* Unlink from the list. */
995 *prev = dev->sibling;
996 dev->sibling = NULL;
997 break;
998 }
999 } else {
Uwe Hermanne4870472010-11-04 23:23:47 +00001000 printk(BIOS_ERR, "child %s not a PCI device\n",
Kyösti Mälkki8712aa12019-01-09 11:31:25 +02001001 dev_path(dev));
Eric Biedermanad1b35a2003-10-14 02:36:51 +00001002 }
Kyösti Mälkki8712aa12019-01-09 11:31:25 +02001003 prev = &dev->sibling;
Eric Biederman8ca8d762003-04-22 19:02:15 +00001004 }
Myles Watson29cc9ed2009-07-02 18:56:24 +00001005
Uwe Hermanne4870472010-11-04 23:23:47 +00001006 /*
1007 * Just like alloc_dev() add the device to the list of devices on the
Myles Watson29cc9ed2009-07-02 18:56:24 +00001008 * bus. When the list of devices was formed we removed all of the
1009 * parents children, and now we are interleaving static and dynamic
1010 * devices in order on the bus.
Eric Biedermanb78c1972004-10-14 20:54:17 +00001011 */
Eric Biedermane9a271e32003-09-02 03:36:25 +00001012 if (dev) {
Myles Watson29cc9ed2009-07-02 18:56:24 +00001013 struct device *child;
Uwe Hermanne4870472010-11-04 23:23:47 +00001014
Kyösti Mälkki8712aa12019-01-09 11:31:25 +02001015 /* Find the last child on the bus. */
1016 for (child = bus->children; child && child->sibling;)
Eric Biedermane9a271e32003-09-02 03:36:25 +00001017 child = child->sibling;
Uwe Hermanne4870472010-11-04 23:23:47 +00001018
Kyösti Mälkki8712aa12019-01-09 11:31:25 +02001019 /* Place the device as last on the bus. */
Uwe Hermanne4870472010-11-04 23:23:47 +00001020 if (child)
Eric Biedermane9a271e32003-09-02 03:36:25 +00001021 child->sibling = dev;
Uwe Hermanne4870472010-11-04 23:23:47 +00001022 else
Kyösti Mälkki8712aa12019-01-09 11:31:25 +02001023 bus->children = dev;
Eric Biedermane9a271e32003-09-02 03:36:25 +00001024 }
1025
Eric Biederman8ca8d762003-04-22 19:02:15 +00001026 return dev;
1027}
1028
Myles Watson032a9652009-05-11 22:24:53 +00001029/**
Uwe Hermannc1ee4292010-10-17 19:01:48 +00001030 * Scan a PCI bus.
Li-Ta Loe5266692004-03-23 21:28:05 +00001031 *
Myles Watson29cc9ed2009-07-02 18:56:24 +00001032 * Determine the existence of a given PCI device. Allocate a new struct device
1033 * if dev==NULL was passed in and the device exists in hardware.
Yinghai Lu13f1c2a2005-07-08 02:49:49 +00001034 *
Uwe Hermannc1ee4292010-10-17 19:01:48 +00001035 * @param dev Pointer to the dev structure.
1036 * @param bus Pointer to the bus structure.
1037 * @param devfn A device/function number to look at.
1038 * @return The device structure for the device (if found), NULL otherwise.
Yinghai Lu13f1c2a2005-07-08 02:49:49 +00001039 */
Aaron Durbinc30d9132017-08-07 16:55:43 -06001040struct device *pci_probe_dev(struct device *dev, struct bus *bus,
1041 unsigned int devfn)
Yinghai Lu13f1c2a2005-07-08 02:49:49 +00001042{
Myles Watson29cc9ed2009-07-02 18:56:24 +00001043 u32 id, class;
1044 u8 hdr_type;
Yinghai Lu13f1c2a2005-07-08 02:49:49 +00001045
Myles Watson29cc9ed2009-07-02 18:56:24 +00001046 /* Detect if a device is present. */
Yinghai Lu13f1c2a2005-07-08 02:49:49 +00001047 if (!dev) {
1048 struct device dummy;
Uwe Hermanne4870472010-11-04 23:23:47 +00001049
Myles Watson29cc9ed2009-07-02 18:56:24 +00001050 dummy.bus = bus;
1051 dummy.path.type = DEVICE_PATH_PCI;
Stefan Reinauer2b34db82009-02-28 20:10:20 +00001052 dummy.path.pci.devfn = devfn;
Uwe Hermanne4870472010-11-04 23:23:47 +00001053
Yinghai Lu13f1c2a2005-07-08 02:49:49 +00001054 id = pci_read_config32(&dummy, PCI_VENDOR_ID);
Uwe Hermanne4870472010-11-04 23:23:47 +00001055 /*
1056 * Have we found something? Some broken boards return 0 if a
1057 * slot is empty, but the expected answer is 0xffffffff.
Yinghai Lu13f1c2a2005-07-08 02:49:49 +00001058 */
Uwe Hermanne4870472010-11-04 23:23:47 +00001059 if (id == 0xffffffff)
Stefan Reinauer7355c752010-04-02 16:30:25 +00001060 return NULL;
Uwe Hermanne4870472010-11-04 23:23:47 +00001061
Stefan Reinauer7355c752010-04-02 16:30:25 +00001062 if ((id == 0x00000000) || (id == 0x0000ffff) ||
1063 (id == 0xffff0000)) {
Uwe Hermanne4870472010-11-04 23:23:47 +00001064 printk(BIOS_SPEW, "%s, bad id 0x%x\n",
1065 dev_path(&dummy), id);
Yinghai Lu13f1c2a2005-07-08 02:49:49 +00001066 return NULL;
1067 }
1068 dev = alloc_dev(bus, &dummy.path);
Myles Watson29cc9ed2009-07-02 18:56:24 +00001069 } else {
Uwe Hermanne4870472010-11-04 23:23:47 +00001070 /*
1071 * Enable/disable the device. Once we have found the device-
Myles Watson29cc9ed2009-07-02 18:56:24 +00001072 * specific operations this operations we will disable the
1073 * device with those as well.
Myles Watson032a9652009-05-11 22:24:53 +00001074 *
Yinghai Lu13f1c2a2005-07-08 02:49:49 +00001075 * This is geared toward devices that have subfunctions
1076 * that do not show up by default.
Myles Watson032a9652009-05-11 22:24:53 +00001077 *
Yinghai Lu13f1c2a2005-07-08 02:49:49 +00001078 * If a device is a stuff option on the motherboard
Myles Watson29cc9ed2009-07-02 18:56:24 +00001079 * it may be absent and enable_dev() must cope.
Yinghai Lu13f1c2a2005-07-08 02:49:49 +00001080 */
Myles Watson29cc9ed2009-07-02 18:56:24 +00001081 /* Run the magic enable sequence for the device. */
Uwe Hermanne4870472010-11-04 23:23:47 +00001082 if (dev->chip_ops && dev->chip_ops->enable_dev)
Yinghai Lu13f1c2a2005-07-08 02:49:49 +00001083 dev->chip_ops->enable_dev(dev);
Uwe Hermanne4870472010-11-04 23:23:47 +00001084
Myles Watson29cc9ed2009-07-02 18:56:24 +00001085 /* Now read the vendor and device ID. */
Yinghai Lu13f1c2a2005-07-08 02:49:49 +00001086 id = pci_read_config32(dev, PCI_VENDOR_ID);
Myles Watson032a9652009-05-11 22:24:53 +00001087
Uwe Hermanne4870472010-11-04 23:23:47 +00001088 /*
1089 * If the device does not have a PCI ID disable it. Possibly
Myles Watson29cc9ed2009-07-02 18:56:24 +00001090 * this is because we have already disabled the device. But
1091 * this also handles optional devices that may not always
1092 * show up.
Yinghai Lu13f1c2a2005-07-08 02:49:49 +00001093 */
1094 /* If the chain is fully enumerated quit */
Myles Watson29cc9ed2009-07-02 18:56:24 +00001095 if ((id == 0xffffffff) || (id == 0x00000000) ||
1096 (id == 0x0000ffff) || (id == 0xffff0000)) {
Yinghai Lu13f1c2a2005-07-08 02:49:49 +00001097 if (dev->enabled) {
Uwe Hermanne4870472010-11-04 23:23:47 +00001098 printk(BIOS_INFO, "PCI: Static device %s not "
1099 "found, disabling it.\n", dev_path(dev));
Yinghai Lu13f1c2a2005-07-08 02:49:49 +00001100 dev->enabled = 0;
1101 }
1102 return dev;
1103 }
1104 }
Uwe Hermanne4870472010-11-04 23:23:47 +00001105
Myles Watson29cc9ed2009-07-02 18:56:24 +00001106 /* Read the rest of the PCI configuration information. */
Yinghai Lu13f1c2a2005-07-08 02:49:49 +00001107 hdr_type = pci_read_config8(dev, PCI_HEADER_TYPE);
1108 class = pci_read_config32(dev, PCI_CLASS_REVISION);
Myles Watson032a9652009-05-11 22:24:53 +00001109
Myles Watson29cc9ed2009-07-02 18:56:24 +00001110 /* Store the interesting information in the device structure. */
Yinghai Lu13f1c2a2005-07-08 02:49:49 +00001111 dev->vendor = id & 0xffff;
1112 dev->device = (id >> 16) & 0xffff;
1113 dev->hdr_type = hdr_type;
Myles Watson29cc9ed2009-07-02 18:56:24 +00001114
1115 /* Class code, the upper 3 bytes of PCI_CLASS_REVISION. */
Yinghai Lu13f1c2a2005-07-08 02:49:49 +00001116 dev->class = class >> 8;
Myles Watson032a9652009-05-11 22:24:53 +00001117
Myles Watson29cc9ed2009-07-02 18:56:24 +00001118 /* Architectural/System devices always need to be bus masters. */
Uwe Hermanne4870472010-11-04 23:23:47 +00001119 if ((dev->class >> 16) == PCI_BASE_CLASS_SYSTEM)
Yinghai Lu13f1c2a2005-07-08 02:49:49 +00001120 dev->command |= PCI_COMMAND_MASTER;
Uwe Hermanne4870472010-11-04 23:23:47 +00001121
1122 /*
1123 * Look at the vendor and device ID, or at least the header type and
Myles Watson29cc9ed2009-07-02 18:56:24 +00001124 * class and figure out which set of configuration methods to use.
1125 * Unless we already have some PCI ops.
Yinghai Lu13f1c2a2005-07-08 02:49:49 +00001126 */
1127 set_pci_ops(dev);
1128
Myles Watson29cc9ed2009-07-02 18:56:24 +00001129 /* Now run the magic enable/disable sequence for the device. */
Uwe Hermanne4870472010-11-04 23:23:47 +00001130 if (dev->ops && dev->ops->enable)
Yinghai Lu13f1c2a2005-07-08 02:49:49 +00001131 dev->ops->enable(dev);
Myles Watson032a9652009-05-11 22:24:53 +00001132
Myles Watson29cc9ed2009-07-02 18:56:24 +00001133 /* Display the device. */
Uwe Hermanne4870472010-11-04 23:23:47 +00001134 printk(BIOS_DEBUG, "%s [%04x/%04x] %s%s\n", dev_path(dev),
1135 dev->vendor, dev->device, dev->enabled ? "enabled" : "disabled",
1136 dev->ops ? "" : " No operations");
Yinghai Lu13f1c2a2005-07-08 02:49:49 +00001137
1138 return dev;
1139}
1140
Myles Watson032a9652009-05-11 22:24:53 +00001141/**
Kyösti Mälkkic73acdb2013-06-15 17:16:56 +03001142 * Test for match between romstage and ramstage device instance.
1143 *
1144 * @param dev Pointer to the device structure.
1145 * @param sdev Simple device model identifier, created with PCI_DEV().
1146 * @return Non-zero if bus:dev.fn of device matches.
1147 */
Aaron Durbinc30d9132017-08-07 16:55:43 -06001148unsigned int pci_match_simple_dev(struct device *dev, pci_devfn_t sdev)
Kyösti Mälkkic73acdb2013-06-15 17:16:56 +03001149{
1150 return dev->bus->secondary == PCI_DEV2SEGBUS(sdev) &&
1151 dev->path.pci.devfn == PCI_DEV2DEVFN(sdev);
1152}
1153
1154/**
Uwe Hermannc1ee4292010-10-17 19:01:48 +00001155 * Scan a PCI bus.
Yinghai Lu13f1c2a2005-07-08 02:49:49 +00001156 *
Li-Ta Loe5266692004-03-23 21:28:05 +00001157 * Determine the existence of devices and bridges on a PCI bus. If there are
1158 * bridges on the bus, recursively scan the buses behind the bridges.
1159 *
Uwe Hermannc1ee4292010-10-17 19:01:48 +00001160 * @param bus Pointer to the bus structure.
1161 * @param min_devfn Minimum devfn to look at in the scan, usually 0x00.
1162 * @param max_devfn Maximum devfn to look at in the scan, usually 0xff.
Eric Biederman8ca8d762003-04-22 19:02:15 +00001163 */
Martin Roth38ddbfb2019-10-23 21:41:00 -06001164void pci_scan_bus(struct bus *bus, unsigned int min_devfn,
1165 unsigned int max_devfn)
Eric Biederman8ca8d762003-04-22 19:02:15 +00001166{
1167 unsigned int devfn;
Kyösti Mälkki8712aa12019-01-09 11:31:25 +02001168 struct device *dev, **prev;
1169 int once = 0;
Eric Biederman8ca8d762003-04-22 19:02:15 +00001170
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +00001171 printk(BIOS_DEBUG, "PCI: pci_scan_bus for bus %02x\n", bus->secondary);
Eric Biederman8ca8d762003-04-22 19:02:15 +00001172
Uwe Hermanne4870472010-11-04 23:23:47 +00001173 /* Maximum sane devfn is 0xFF. */
Juhana Helovuo50b78b62010-09-13 14:43:02 +00001174 if (max_devfn > 0xff) {
Uwe Hermanne4870472010-11-04 23:23:47 +00001175 printk(BIOS_ERR, "PCI: pci_scan_bus limits devfn %x - "
1176 "devfn %x\n", min_devfn, max_devfn);
1177 printk(BIOS_ERR, "PCI: pci_scan_bus upper limit too big. "
1178 "Using 0xff.\n");
Juhana Helovuo50b78b62010-09-13 14:43:02 +00001179 max_devfn=0xff;
1180 }
1181
Eric Biederman8ca8d762003-04-22 19:02:15 +00001182 post_code(0x24);
Uwe Hermanne4870472010-11-04 23:23:47 +00001183
1184 /*
1185 * Probe all devices/functions on this bus with some optimization for
Myles Watson29cc9ed2009-07-02 18:56:24 +00001186 * non-existence and single function devices.
Eric Biedermanb78c1972004-10-14 20:54:17 +00001187 */
Eric Biedermane9a271e32003-09-02 03:36:25 +00001188 for (devfn = min_devfn; devfn <= max_devfn; devfn++) {
Ronald G. Minnich466ca2c2019-10-22 02:02:24 +00001189 if (CONFIG(MINIMAL_PCI_SCANNING)) {
1190 dev = pcidev_path_behind(bus, devfn);
1191 if (!dev || !dev->mandatory)
1192 continue;
1193 }
1194
Uwe Hermanne4870472010-11-04 23:23:47 +00001195 /* First thing setup the device structure. */
Kyösti Mälkki8712aa12019-01-09 11:31:25 +02001196 dev = pci_scan_get_dev(bus, devfn);
Li-Ta Lo9782f752004-05-05 21:15:42 +00001197
Myles Watson29cc9ed2009-07-02 18:56:24 +00001198 /* See if a device is present and setup the device structure. */
Myles Watson032a9652009-05-11 22:24:53 +00001199 dev = pci_probe_dev(dev, bus, devfn);
Eric Biederman03acab62004-10-14 21:25:53 +00001200
Uwe Hermanne4870472010-11-04 23:23:47 +00001201 /*
1202 * If this is not a multi function device, or the device is
Myles Watson29cc9ed2009-07-02 18:56:24 +00001203 * not present don't waste time probing another function.
Myles Watson032a9652009-05-11 22:24:53 +00001204 * Skip to next device.
Eric Biederman8ca8d762003-04-22 19:02:15 +00001205 */
Uwe Hermanne4870472010-11-04 23:23:47 +00001206 if ((PCI_FUNC(devfn) == 0x00) && (!dev
Myles Watson29cc9ed2009-07-02 18:56:24 +00001207 || (dev->enabled && ((dev->hdr_type & 0x80) != 0x80)))) {
Eric Biederman8ca8d762003-04-22 19:02:15 +00001208 devfn += 0x07;
1209 }
1210 }
Uwe Hermanne4870472010-11-04 23:23:47 +00001211
Eric Biederman8ca8d762003-04-22 19:02:15 +00001212 post_code(0x25);
1213
Uwe Hermanne4870472010-11-04 23:23:47 +00001214 /*
1215 * Warn if any leftover static devices are are found.
1216 * There's probably a problem in devicetree.cb.
Myles Watson29cc9ed2009-07-02 18:56:24 +00001217 */
Uwe Hermanne4870472010-11-04 23:23:47 +00001218
Kyösti Mälkki8712aa12019-01-09 11:31:25 +02001219 prev = &bus->children;
1220 for (dev = bus->children; dev; dev = dev->sibling) {
1221 /* If we read valid vendor id, it is not leftover device. */
1222 if (dev->vendor != 0) {
1223 prev = &dev->sibling;
1224 continue;
1225 }
1226
1227 /* Unlink it from list. */
1228 *prev = dev->sibling;
1229
1230 if (!once++)
1231 printk(BIOS_WARNING, "PCI: Leftover static devices:\n");
1232 printk(BIOS_WARNING, "%s\n", dev_path(dev));
Yinghai Lu13f1c2a2005-07-08 02:49:49 +00001233 }
1234
Kyösti Mälkki8712aa12019-01-09 11:31:25 +02001235 if (once)
1236 printk(BIOS_WARNING, "PCI: Check your devicetree.cb.\n");
1237
Uwe Hermanne4870472010-11-04 23:23:47 +00001238 /*
1239 * For all children that implement scan_bus() (i.e. bridges)
Eric Biedermanb78c1972004-10-14 20:54:17 +00001240 * scan the bus behind that child.
1241 */
Kyösti Mälkkide271a82015-03-18 13:09:47 +02001242
Kyösti Mälkki2d2367c2015-02-20 21:28:31 +02001243 scan_bridges(bus);
Kyösti Mälkkide271a82015-03-18 13:09:47 +02001244
Uwe Hermanne4870472010-11-04 23:23:47 +00001245 /*
1246 * We've scanned the bus and so we know all about what's on the other
Myles Watson29cc9ed2009-07-02 18:56:24 +00001247 * side of any bridges that may be on this bus plus any devices.
Eric Biederman8ca8d762003-04-22 19:02:15 +00001248 * Return how far we've got finding sub-buses.
1249 */
Eric Biederman8ca8d762003-04-22 19:02:15 +00001250 post_code(0x55);
Eric Biederman8ca8d762003-04-22 19:02:15 +00001251}
1252
Kyösti Mälkki33452402015-02-23 06:58:26 +02001253typedef enum {
1254 PCI_ROUTE_CLOSE,
1255 PCI_ROUTE_SCAN,
1256 PCI_ROUTE_FINAL,
1257} scan_state;
1258
1259static void pci_bridge_route(struct bus *link, scan_state state)
1260{
1261 struct device *dev = link->dev;
1262 struct bus *parent = dev->bus;
1263 u32 reg, buses = 0;
1264
Kyösti Mälkki757c8b42015-02-23 06:58:26 +02001265 if (state == PCI_ROUTE_SCAN) {
1266 link->secondary = parent->subordinate + 1;
Jeremy Sollercf2ac542019-10-09 21:40:36 -06001267 link->subordinate = link->secondary + dev->hotplug_buses;
Kyösti Mälkki757c8b42015-02-23 06:58:26 +02001268 }
1269
Kyösti Mälkki33452402015-02-23 06:58:26 +02001270 if (state == PCI_ROUTE_CLOSE) {
1271 buses |= 0xfeff << 8;
1272 } else if (state == PCI_ROUTE_SCAN) {
Timothy Pearson7d8a4782015-10-24 20:34:57 -05001273 buses |= parent->secondary & 0xff;
Kyösti Mälkki33452402015-02-23 06:58:26 +02001274 buses |= ((u32) link->secondary & 0xff) << 8;
Kyösti Mälkki757c8b42015-02-23 06:58:26 +02001275 buses |= 0xff << 16; /* MAX PCI_BUS number here */
Kyösti Mälkki33452402015-02-23 06:58:26 +02001276 } else if (state == PCI_ROUTE_FINAL) {
1277 buses |= parent->secondary & 0xff;
1278 buses |= ((u32) link->secondary & 0xff) << 8;
1279 buses |= ((u32) link->subordinate & 0xff) << 16;
1280 }
1281
1282 if (state == PCI_ROUTE_SCAN) {
1283 /* Clear all status bits and turn off memory, I/O and master enables. */
1284 link->bridge_cmd = pci_read_config16(dev, PCI_COMMAND);
1285 pci_write_config16(dev, PCI_COMMAND, 0x0000);
1286 pci_write_config16(dev, PCI_STATUS, 0xffff);
1287 }
1288
1289 /*
1290 * Configure the bus numbers for this bridge: the configuration
1291 * transactions will not be propagated by the bridge if it is not
1292 * correctly configured.
1293 */
1294
1295 reg = pci_read_config32(dev, PCI_PRIMARY_BUS);
1296 reg &= 0xff000000;
1297 reg |= buses;
1298 pci_write_config32(dev, PCI_PRIMARY_BUS, reg);
1299
1300 if (state == PCI_ROUTE_FINAL) {
1301 pci_write_config16(dev, PCI_COMMAND, link->bridge_cmd);
Kyösti Mälkki757c8b42015-02-23 06:58:26 +02001302 parent->subordinate = link->subordinate;
Kyösti Mälkki33452402015-02-23 06:58:26 +02001303 }
1304}
1305
Li-Ta Loe5266692004-03-23 21:28:05 +00001306/**
Uwe Hermannc1ee4292010-10-17 19:01:48 +00001307 * Scan a PCI bridge and the buses behind the bridge.
Li-Ta Loe5266692004-03-23 21:28:05 +00001308 *
1309 * Determine the existence of buses behind the bridge. Set up the bridge
1310 * according to the result of the scan.
1311 *
1312 * This function is the default scan_bus() method for PCI bridge devices.
1313 *
Myles Watson29cc9ed2009-07-02 18:56:24 +00001314 * @param dev Pointer to the bridge device.
Uwe Hermannc1ee4292010-10-17 19:01:48 +00001315 * @param do_scan_bus TODO
Eric Biederman8ca8d762003-04-22 19:02:15 +00001316 */
Kyösti Mälkki580e7222015-03-19 21:04:23 +02001317void do_pci_scan_bridge(struct device *dev,
Kyösti Mälkkide271a82015-03-18 13:09:47 +02001318 void (*do_scan_bus) (struct bus * bus,
Martin Roth38ddbfb2019-10-23 21:41:00 -06001319 unsigned int min_devfn,
1320 unsigned int max_devfn))
Eric Biederman8ca8d762003-04-22 19:02:15 +00001321{
Eric Biedermane9a271e32003-09-02 03:36:25 +00001322 struct bus *bus;
Eric Biederman83b991a2003-10-11 06:20:25 +00001323
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +00001324 printk(BIOS_SPEW, "%s for %s\n", __func__, dev_path(dev));
Li-Ta Lo3a812852004-12-03 22:39:34 +00001325
Myles Watson894a3472010-06-09 22:41:35 +00001326 if (dev->link_list == NULL) {
1327 struct bus *link;
1328 link = malloc(sizeof(*link));
1329 if (link == NULL)
1330 die("Couldn't allocate a link!\n");
1331 memset(link, 0, sizeof(*link));
1332 link->dev = dev;
1333 dev->link_list = link;
1334 }
1335
1336 bus = dev->link_list;
Eric Biedermane9a271e32003-09-02 03:36:25 +00001337
Nico Huber061b9052019-09-21 15:58:23 +02001338 pci_bridge_vga_compat(bus);
1339
Kyösti Mälkki33452402015-02-23 06:58:26 +02001340 pci_bridge_route(bus, PCI_ROUTE_SCAN);
Li-Ta Lo3a812852004-12-03 22:39:34 +00001341
Kyösti Mälkkide271a82015-03-18 13:09:47 +02001342 do_scan_bus(bus, 0x00, 0xff);
Kyösti Mälkki33452402015-02-23 06:58:26 +02001343
1344 pci_bridge_route(bus, PCI_ROUTE_FINAL);
Eric Biederman8ca8d762003-04-22 19:02:15 +00001345}
Li-Ta Loe5266692004-03-23 21:28:05 +00001346
Yinghai Lu13f1c2a2005-07-08 02:49:49 +00001347/**
Uwe Hermannc1ee4292010-10-17 19:01:48 +00001348 * Scan a PCI bridge and the buses behind the bridge.
Yinghai Lu13f1c2a2005-07-08 02:49:49 +00001349 *
1350 * Determine the existence of buses behind the bridge. Set up the bridge
1351 * according to the result of the scan.
1352 *
1353 * This function is the default scan_bus() method for PCI bridge devices.
1354 *
Myles Watson29cc9ed2009-07-02 18:56:24 +00001355 * @param dev Pointer to the bridge device.
Yinghai Lu13f1c2a2005-07-08 02:49:49 +00001356 */
Kyösti Mälkki580e7222015-03-19 21:04:23 +02001357void pci_scan_bridge(struct device *dev)
Yinghai Lu13f1c2a2005-07-08 02:49:49 +00001358{
Kyösti Mälkki580e7222015-03-19 21:04:23 +02001359 do_pci_scan_bridge(dev, pci_scan_bus);
Yinghai Lu13f1c2a2005-07-08 02:49:49 +00001360}
1361
Myles Watson29cc9ed2009-07-02 18:56:24 +00001362/**
Uwe Hermannc1ee4292010-10-17 19:01:48 +00001363 * Scan a PCI domain.
Myles Watson29cc9ed2009-07-02 18:56:24 +00001364 *
1365 * This function is the default scan_bus() method for PCI domains.
1366 *
Uwe Hermannc1ee4292010-10-17 19:01:48 +00001367 * @param dev Pointer to the domain.
Myles Watson29cc9ed2009-07-02 18:56:24 +00001368 */
Aaron Durbinc30d9132017-08-07 16:55:43 -06001369void pci_domain_scan_bus(struct device *dev)
Myles Watson29cc9ed2009-07-02 18:56:24 +00001370{
Kyösti Mälkki6f370172015-03-19 15:26:52 +02001371 struct bus *link = dev->link_list;
Kyösti Mälkkide271a82015-03-18 13:09:47 +02001372 pci_scan_bus(link, PCI_DEVFN(0, 0), 0xff);
Myles Watson29cc9ed2009-07-02 18:56:24 +00001373}
1374
Mike Loptien0f5cf5e2014-05-12 21:46:31 -06001375/**
1376 * Take an INT_PIN number (0, 1 - 4) and convert
1377 * it to a string ("NO PIN", "PIN A" - "PIN D")
1378 *
1379 * @param pin PCI Interrupt Pin number (0, 1 - 4)
1380 * @return A string corresponding to the pin number or "Invalid"
1381 */
1382const char *pin_to_str(int pin)
1383{
1384 const char *str[5] = {
1385 "NO PIN",
1386 "PIN A",
1387 "PIN B",
1388 "PIN C",
1389 "PIN D",
1390 };
1391
1392 if (pin >= 0 && pin <= 4)
1393 return str[pin];
1394 else
1395 return "Invalid PIN, not 0 - 4";
1396}
1397
1398/**
1399 * Get the PCI INT_PIN swizzle for a device defined as:
1400 * pin_parent = (pin_child + devn_child) % 4 + 1
1401 * where PIN A = 1 ... PIN_D = 4
1402 *
1403 * Given a PCI device structure 'dev', find the interrupt pin
1404 * that will be triggered on its parent bridge device when
1405 * generating an interrupt. For example: Device 1:3.2 may
1406 * use INT_PIN A but will trigger PIN D on its parent bridge
1407 * device. In this case, this function will return 4 (PIN D).
1408 *
1409 * @param dev A PCI device structure to swizzle interrupt pins for
Martin Roth32bc6b62015-01-04 16:54:35 -07001410 * @param *parent_bridge The PCI device structure for the bridge
Mike Loptien0f5cf5e2014-05-12 21:46:31 -06001411 * device 'dev' is attached to
1412 * @return The interrupt pin number (1 - 4) that 'dev' will
1413 * trigger when generating an interrupt
1414 */
Aaron Durbinc30d9132017-08-07 16:55:43 -06001415static int swizzle_irq_pins(struct device *dev, struct device **parent_bridge)
Mike Loptien0f5cf5e2014-05-12 21:46:31 -06001416{
Aaron Durbinc30d9132017-08-07 16:55:43 -06001417 struct device *parent; /* Our current device's parent device */
1418 struct device *child; /* The child device of the parent */
Mike Loptien0f5cf5e2014-05-12 21:46:31 -06001419 uint8_t parent_bus = 0; /* Parent Bus number */
1420 uint16_t parent_devfn = 0; /* Parent Device and Function number */
1421 uint16_t child_devfn = 0; /* Child Device and Function number */
1422 uint8_t swizzled_pin = 0; /* Pin swizzled across a bridge */
1423
1424 /* Start with PIN A = 0 ... D = 3 */
1425 swizzled_pin = pci_read_config8(dev, PCI_INTERRUPT_PIN) - 1;
1426
1427 /* While our current device has parent devices */
1428 child = dev;
1429 for (parent = child->bus->dev; parent; parent = parent->bus->dev) {
1430 parent_bus = parent->bus->secondary;
1431 parent_devfn = parent->path.pci.devfn;
1432 child_devfn = child->path.pci.devfn;
1433
1434 /* Swizzle the INT_PIN for any bridges not on root bus */
1435 swizzled_pin = (PCI_SLOT(child_devfn) + swizzled_pin) % 4;
1436 printk(BIOS_SPEW, "\tWith INT_PIN swizzled to %s\n"
1437 "\tAttached to bridge device %01X:%02Xh.%02Xh\n",
1438 pin_to_str(swizzled_pin + 1), parent_bus,
1439 PCI_SLOT(parent_devfn), PCI_FUNC(parent_devfn));
1440
1441 /* Continue until we find the root bus */
1442 if (parent_bus > 0) {
1443 /*
1444 * We will go on to the next parent so this parent
1445 * becomes the child
1446 */
1447 child = parent;
1448 continue;
1449 } else {
1450 /*
1451 * Found the root bridge device,
1452 * fill in the structure and exit
1453 */
1454 *parent_bridge = parent;
1455 break;
1456 }
1457 }
1458
1459 /* End with PIN A = 1 ... D = 4 */
1460 return swizzled_pin + 1;
1461}
1462
1463/**
1464 * Given a device structure 'dev', find its interrupt pin
1465 * and its parent bridge 'parent_bdg' device structure.
1466 * If it is behind a bridge, it will return the interrupt
1467 * pin number (1 - 4) of the parent bridge that the device
1468 * interrupt pin has been swizzled to, otherwise it will
1469 * return the interrupt pin that is programmed into the
1470 * PCI config space of the target device. If 'dev' is
1471 * behind a bridge, it will fill in 'parent_bdg' with the
1472 * device structure of the bridge it is behind, otherwise
1473 * it will copy 'dev' into 'parent_bdg'.
1474 *
1475 * @param dev A PCI device structure to get interrupt pins for.
1476 * @param *parent_bdg The PCI device structure for the bridge
1477 * device 'dev' is attached to.
1478 * @return The interrupt pin number (1 - 4) that 'dev' will
1479 * trigger when generating an interrupt.
1480 * Errors: -1 is returned if the device is not enabled
1481 * -2 is returned if a parent bridge could not be found.
1482 */
Aaron Durbinc30d9132017-08-07 16:55:43 -06001483int get_pci_irq_pins(struct device *dev, struct device **parent_bdg)
Mike Loptien0f5cf5e2014-05-12 21:46:31 -06001484{
1485 uint8_t bus = 0; /* The bus this device is on */
1486 uint16_t devfn = 0; /* This device's device and function numbers */
1487 uint8_t int_pin = 0; /* Interrupt pin used by the device */
1488 uint8_t target_pin = 0; /* Interrupt pin we want to assign an IRQ to */
1489
1490 /* Make sure this device is enabled */
1491 if (!(dev->enabled && (dev->path.type == DEVICE_PATH_PCI)))
1492 return -1;
1493
1494 bus = dev->bus->secondary;
1495 devfn = dev->path.pci.devfn;
1496
1497 /* Get and validate the interrupt pin used. Only 1-4 are allowed */
1498 int_pin = pci_read_config8(dev, PCI_INTERRUPT_PIN);
1499 if (int_pin < 1 || int_pin > 4)
1500 return -1;
1501
1502 printk(BIOS_SPEW, "PCI IRQ: Found device %01X:%02X.%02X using %s\n",
1503 bus, PCI_SLOT(devfn), PCI_FUNC(devfn), pin_to_str(int_pin));
1504
1505 /* If this device is on a bridge, swizzle its INT_PIN */
1506 if (bus) {
1507 /* Swizzle its INT_PINs */
1508 target_pin = swizzle_irq_pins(dev, parent_bdg);
1509
1510 /* Make sure the swizzle returned valid structures */
1511 if (parent_bdg == NULL) {
1512 printk(BIOS_WARNING,
1513 "Warning: Could not find parent bridge for this device!\n");
1514 return -2;
1515 }
1516 } else { /* Device is not behind a bridge */
1517 target_pin = int_pin; /* Return its own interrupt pin */
1518 *parent_bdg = dev; /* Return its own structure */
1519 }
1520
1521 /* Target pin is the interrupt pin we want to assign an IRQ to */
1522 return target_pin;
1523}
1524
Julius Wernercd49cce2019-03-05 16:53:33 -08001525#if CONFIG(PC80_SYSTEM)
Myles Watson29cc9ed2009-07-02 18:56:24 +00001526/**
Uwe Hermannc1ee4292010-10-17 19:01:48 +00001527 * Assign IRQ numbers.
Myles Watson29cc9ed2009-07-02 18:56:24 +00001528 *
Stefan Reinauer4d933dd2009-07-21 21:36:41 +00001529 * This function assigns IRQs for all functions contained within the indicated
Uwe Hermanne4870472010-11-04 23:23:47 +00001530 * device address. If the device does not exist or does not require interrupts
Stefan Reinauer4d933dd2009-07-21 21:36:41 +00001531 * then this function has no effect.
Myles Watson29cc9ed2009-07-02 18:56:24 +00001532 *
1533 * This function should be called for each PCI slot in your system.
1534 *
Kyösti Mälkkic19d6a62019-07-04 21:39:28 +03001535 * @param dev Pointer to dev structure.
Uwe Hermannc1ee4292010-10-17 19:01:48 +00001536 * @param pIntAtoD An array of IRQ #s that are assigned to PINTA through PINTD
1537 * of this slot. The particular IRQ #s that are passed in depend on the
1538 * routing inside your southbridge and on your board.
Stefan Reinauer4d933dd2009-07-21 21:36:41 +00001539 */
Kyösti Mälkkic19d6a62019-07-04 21:39:28 +03001540void pci_assign_irqs(struct device *dev, const unsigned char pIntAtoD[4])
Ronald G. Minnich6dd6c6852003-10-02 00:08:42 +00001541{
Kyösti Mälkkic19d6a62019-07-04 21:39:28 +03001542 u8 slot, line, irq;
Ronald G. Minnich6dd6c6852003-10-02 00:08:42 +00001543
Kyösti Mälkkic19d6a62019-07-04 21:39:28 +03001544 /* Each device may contain up to eight functions. */
1545 slot = dev->path.pci.devfn >> 3;
Ronald G. Minnich6dd6c6852003-10-02 00:08:42 +00001546
Kyösti Mälkkic19d6a62019-07-04 21:39:28 +03001547 for (; dev ; dev = dev->sibling) {
Ronald G. Minnich6dd6c6852003-10-02 00:08:42 +00001548
Kyösti Mälkkic19d6a62019-07-04 21:39:28 +03001549 if (dev->path.pci.devfn >> 3 != slot)
1550 break;
1551
1552 line = pci_read_config8(dev, PCI_INTERRUPT_PIN);
Ronald G. Minnich6dd6c6852003-10-02 00:08:42 +00001553
Uwe Hermanne4870472010-11-04 23:23:47 +00001554 /* PCI spec says all values except 1..4 are reserved. */
Stefan Reinauer4d933dd2009-07-21 21:36:41 +00001555 if ((line < 1) || (line > 4))
1556 continue;
Ronald G. Minnich6dd6c6852003-10-02 00:08:42 +00001557
Stefan Reinauer4d933dd2009-07-21 21:36:41 +00001558 irq = pIntAtoD[line - 1];
Ronald G. Minnich6dd6c6852003-10-02 00:08:42 +00001559
Kyösti Mälkkic19d6a62019-07-04 21:39:28 +03001560 printk(BIOS_DEBUG, "Assigning IRQ %d to %s\n", irq, dev_path(dev));
Ronald G. Minnich6dd6c6852003-10-02 00:08:42 +00001561
Kyösti Mälkkic19d6a62019-07-04 21:39:28 +03001562 pci_write_config8(dev, PCI_INTERRUPT_LINE, pIntAtoD[line - 1]);
Stefan Reinauer4d933dd2009-07-21 21:36:41 +00001563
1564#ifdef PARANOID_IRQ_ASSIGNMENTS
Myles Watson17aeeca2009-10-07 18:41:08 +00001565 irq = pci_read_config8(pdev, PCI_INTERRUPT_LINE);
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +00001566 printk(BIOS_DEBUG, " Readback = %d\n", irq);
Stefan Reinauer4d933dd2009-07-21 21:36:41 +00001567#endif
1568
Julius Wernercd49cce2019-03-05 16:53:33 -08001569#if CONFIG(PC80_SYSTEM)
Uwe Hermanne4870472010-11-04 23:23:47 +00001570 /* Change to level triggered. */
1571 i8259_configure_irq_trigger(pIntAtoD[line - 1],
1572 IRQ_LEVEL_TRIGGERED);
Stefan Reinauer5fb62162010-12-16 23:52:04 +00001573#endif
Ronald G. Minnich6dd6c6852003-10-02 00:08:42 +00001574 }
1575}
Stefan Reinauer4d933dd2009-07-21 21:36:41 +00001576#endif