blob: f41689e24aa774a0dfdf5b96c1b5c71dbb807628 [file] [log] [blame]
Angel Ponsc74dae92020-04-02 23:48:16 +02001/* SPDX-License-Identifier: GPL-2.0-only */
Uwe Hermannb80dbf02007-04-22 19:08:13 +00002
3/*
Martin Roth99f83bb2019-09-15 20:57:18 -07004 * Originally based on the Linux kernel (drivers/pci/pci.c).
Myles Watson29cc9ed2009-07-02 18:56:24 +00005 * PCI Bus Services, see include/linux/pci.h for further explanation.
Eric Biederman8ca8d762003-04-22 19:02:15 +00006 */
7
Furquan Shaikh76cedd22020-05-02 10:24:23 -07008#include <acpi/acpi.h>
Kyösti Mälkkif1b58b72019-03-01 13:43:02 +02009#include <device/pci_ops.h>
Edward O'Callaghan6c992502014-06-20 21:19:06 +100010#include <bootmode.h>
Eric Biederman8ca8d762003-04-22 19:02:15 +000011#include <console/console.h>
Furquan Shaikh871baf22020-03-12 17:51:24 -070012#include <cpu/cpu.h>
Eric Biederman8ca8d762003-04-22 19:02:15 +000013#include <stdlib.h>
Eric Biederman8ca8d762003-04-22 19:02:15 +000014#include <string.h>
Edward O'Callaghan6c992502014-06-20 21:19:06 +100015#include <delay.h>
Edward O'Callaghan6c992502014-06-20 21:19:06 +100016#include <device/cardbus.h>
Eric Biederman5899fd82003-04-24 06:25:08 +000017#include <device/device.h>
18#include <device/pci.h>
19#include <device/pci_ids.h>
Yinghai Lu13f1c2a2005-07-08 02:49:49 +000020#include <device/pcix.h>
Yinghai Lu13f1c2a2005-07-08 02:49:49 +000021#include <device/pciexp.h>
Stefan Reinauer4d933dd2009-07-21 21:36:41 +000022#include <pc80/i8259.h>
Philipp Deppenwiesefea24292017-10-17 17:02:29 +020023#include <security/vboot/vbnv.h>
Martin Roth5dd4a2a2018-03-06 16:10:45 -070024#include <timestamp.h>
Johanna Schanderdb7a3ae2019-07-24 10:14:26 +020025#include <types.h>
26
Myles Watson29cc9ed2009-07-02 18:56:24 +000027u8 pci_moving_config8(struct device *dev, unsigned int reg)
Eric Biederman03acab62004-10-14 21:25:53 +000028{
Myles Watson29cc9ed2009-07-02 18:56:24 +000029 u8 value, ones, zeroes;
Uwe Hermanne4870472010-11-04 23:23:47 +000030
Eric Biederman03acab62004-10-14 21:25:53 +000031 value = pci_read_config8(dev, reg);
Myles Watson032a9652009-05-11 22:24:53 +000032
Eric Biederman03acab62004-10-14 21:25:53 +000033 pci_write_config8(dev, reg, 0xff);
34 ones = pci_read_config8(dev, reg);
35
36 pci_write_config8(dev, reg, 0x00);
37 zeroes = pci_read_config8(dev, reg);
38
39 pci_write_config8(dev, reg, value);
40
41 return ones ^ zeroes;
42}
Li-Ta Lo9a5b4962004-12-23 21:48:01 +000043
Uwe Hermanne4870472010-11-04 23:23:47 +000044u16 pci_moving_config16(struct device *dev, unsigned int reg)
Eric Biederman03acab62004-10-14 21:25:53 +000045{
Myles Watson29cc9ed2009-07-02 18:56:24 +000046 u16 value, ones, zeroes;
Uwe Hermanne4870472010-11-04 23:23:47 +000047
Eric Biederman03acab62004-10-14 21:25:53 +000048 value = pci_read_config16(dev, reg);
Myles Watson032a9652009-05-11 22:24:53 +000049
Eric Biederman03acab62004-10-14 21:25:53 +000050 pci_write_config16(dev, reg, 0xffff);
51 ones = pci_read_config16(dev, reg);
52
53 pci_write_config16(dev, reg, 0x0000);
54 zeroes = pci_read_config16(dev, reg);
55
56 pci_write_config16(dev, reg, value);
57
58 return ones ^ zeroes;
59}
Li-Ta Loe8b1c9d2004-12-27 04:25:41 +000060
Uwe Hermanne4870472010-11-04 23:23:47 +000061u32 pci_moving_config32(struct device *dev, unsigned int reg)
Eric Biederman03acab62004-10-14 21:25:53 +000062{
Myles Watson29cc9ed2009-07-02 18:56:24 +000063 u32 value, ones, zeroes;
Uwe Hermanne4870472010-11-04 23:23:47 +000064
Eric Biederman03acab62004-10-14 21:25:53 +000065 value = pci_read_config32(dev, reg);
Myles Watson032a9652009-05-11 22:24:53 +000066
Eric Biederman03acab62004-10-14 21:25:53 +000067 pci_write_config32(dev, reg, 0xffffffff);
68 ones = pci_read_config32(dev, reg);
69
70 pci_write_config32(dev, reg, 0x00000000);
71 zeroes = pci_read_config32(dev, reg);
72
73 pci_write_config32(dev, reg, value);
74
75 return ones ^ zeroes;
76}
77
Myles Watson29cc9ed2009-07-02 18:56:24 +000078/**
Myles Watson29cc9ed2009-07-02 18:56:24 +000079 * Given a device and register, read the size of the BAR for that register.
80 *
81 * @param dev Pointer to the device structure.
82 * @param index Address of the PCI configuration register.
Uwe Hermannc1ee4292010-10-17 19:01:48 +000083 * @return TODO
Eric Biederman8ca8d762003-04-22 19:02:15 +000084 */
Eric Biederman03acab62004-10-14 21:25:53 +000085struct resource *pci_get_resource(struct device *dev, unsigned long index)
Eric Biederman8ca8d762003-04-22 19:02:15 +000086{
Eric Biederman5cd81732004-03-11 15:01:31 +000087 struct resource *resource;
Eric Biederman03acab62004-10-14 21:25:53 +000088 unsigned long value, attr;
Myles Watson29cc9ed2009-07-02 18:56:24 +000089 resource_t moving, limit;
Eric Biederman8ca8d762003-04-22 19:02:15 +000090
Myles Watson29cc9ed2009-07-02 18:56:24 +000091 /* Initialize the resources to nothing. */
Eric Biederman03acab62004-10-14 21:25:53 +000092 resource = new_resource(dev, index);
Eric Biederman8ca8d762003-04-22 19:02:15 +000093
Myles Watson29cc9ed2009-07-02 18:56:24 +000094 /* Get the initial value. */
Eric Biederman03acab62004-10-14 21:25:53 +000095 value = pci_read_config32(dev, index);
Eric Biederman8ca8d762003-04-22 19:02:15 +000096
Myles Watson29cc9ed2009-07-02 18:56:24 +000097 /* See which bits move. */
Eric Biederman03acab62004-10-14 21:25:53 +000098 moving = pci_moving_config32(dev, index);
Li-Ta Lo9a5b4962004-12-23 21:48:01 +000099
Myles Watson29cc9ed2009-07-02 18:56:24 +0000100 /* Initialize attr to the bits that do not move. */
Eric Biederman03acab62004-10-14 21:25:53 +0000101 attr = value & ~moving;
102
Myles Watson29cc9ed2009-07-02 18:56:24 +0000103 /* If it is a 64bit resource look at the high half as well. */
Eric Biederman03acab62004-10-14 21:25:53 +0000104 if (((attr & PCI_BASE_ADDRESS_SPACE_IO) == 0) &&
Myles Watson29cc9ed2009-07-02 18:56:24 +0000105 ((attr & PCI_BASE_ADDRESS_MEM_LIMIT_MASK) ==
106 PCI_BASE_ADDRESS_MEM_LIMIT_64)) {
107 /* Find the high bits that move. */
108 moving |=
109 ((resource_t) pci_moving_config32(dev, index + 4)) << 32;
Eric Biederman03acab62004-10-14 21:25:53 +0000110 }
Uwe Hermanne4870472010-11-04 23:23:47 +0000111
Myles Watson032a9652009-05-11 22:24:53 +0000112 /* Find the resource constraints.
Eric Biederman03acab62004-10-14 21:25:53 +0000113 * Start by finding the bits that move. From there:
114 * - Size is the least significant bit of the bits that move.
115 * - Limit is all of the bits that move plus all of the lower bits.
Myles Watson29cc9ed2009-07-02 18:56:24 +0000116 * See PCI Spec 6.2.5.1.
Eric Biederman8ca8d762003-04-22 19:02:15 +0000117 */
Eric Biederman03acab62004-10-14 21:25:53 +0000118 limit = 0;
119 if (moving) {
120 resource->size = 1;
121 resource->align = resource->gran = 0;
Myles Watson29cc9ed2009-07-02 18:56:24 +0000122 while (!(moving & resource->size)) {
Eric Biederman03acab62004-10-14 21:25:53 +0000123 resource->size <<= 1;
124 resource->align += 1;
Myles Watson29cc9ed2009-07-02 18:56:24 +0000125 resource->gran += 1;
Eric Biederman03acab62004-10-14 21:25:53 +0000126 }
127 resource->limit = limit = moving | (resource->size - 1);
Nico Huber8193b062015-10-21 15:43:41 +0200128
129 if (pci_base_address_is_memory_space(attr)) {
130 /* Page-align to allow individual mapping of devices. */
131 if (resource->align < 12)
132 resource->align = 12;
133 }
Eric Biederman03acab62004-10-14 21:25:53 +0000134 }
Myles Watson29cc9ed2009-07-02 18:56:24 +0000135
Uwe Hermanne4870472010-11-04 23:23:47 +0000136 /*
137 * Some broken hardware has read-only registers that do not
Eric Biederman03acab62004-10-14 21:25:53 +0000138 * really size correctly.
Uwe Hermanne4870472010-11-04 23:23:47 +0000139 *
140 * Example: the Acer M7229 has BARs 1-4 normally read-only,
Eric Biederman8ca8d762003-04-22 19:02:15 +0000141 * so BAR1 at offset 0x10 reads 0x1f1. If you size that register
Uwe Hermanne4870472010-11-04 23:23:47 +0000142 * by writing 0xffffffff to it, it will read back as 0x1f1 -- which
143 * is a violation of the spec.
144 *
145 * We catch this case and ignore it by observing which bits move.
146 *
147 * This also catches the common case of unimplemented registers
Eric Biederman03acab62004-10-14 21:25:53 +0000148 * that always read back as 0.
Eric Biederman8ca8d762003-04-22 19:02:15 +0000149 */
Eric Biederman03acab62004-10-14 21:25:53 +0000150 if (moving == 0) {
151 if (value != 0) {
Uwe Hermanne4870472010-11-04 23:23:47 +0000152 printk(BIOS_DEBUG, "%s register %02lx(%08lx), "
153 "read-only ignoring it\n",
154 dev_path(dev), index, value);
Eric Biederman8ca8d762003-04-22 19:02:15 +0000155 }
156 resource->flags = 0;
Myles Watson29cc9ed2009-07-02 18:56:24 +0000157 } else if (attr & PCI_BASE_ADDRESS_SPACE_IO) {
158 /* An I/O mapped base address. */
Eric Biederman5cd81732004-03-11 15:01:31 +0000159 resource->flags |= IORESOURCE_IO;
Myles Watson29cc9ed2009-07-02 18:56:24 +0000160 /* I don't want to deal with 32bit I/O resources. */
Eric Biederman8ca8d762003-04-22 19:02:15 +0000161 resource->limit = 0xffff;
Myles Watson29cc9ed2009-07-02 18:56:24 +0000162 } else {
163 /* A Memory mapped base address. */
Eric Biederman03acab62004-10-14 21:25:53 +0000164 attr &= PCI_BASE_ADDRESS_MEM_ATTR_MASK;
Eric Biederman5cd81732004-03-11 15:01:31 +0000165 resource->flags |= IORESOURCE_MEM;
Uwe Hermanne4870472010-11-04 23:23:47 +0000166 if (attr & PCI_BASE_ADDRESS_MEM_PREFETCH)
Eric Biederman8ca8d762003-04-22 19:02:15 +0000167 resource->flags |= IORESOURCE_PREFETCH;
Eric Biederman03acab62004-10-14 21:25:53 +0000168 attr &= PCI_BASE_ADDRESS_MEM_LIMIT_MASK;
169 if (attr == PCI_BASE_ADDRESS_MEM_LIMIT_32) {
Myles Watson29cc9ed2009-07-02 18:56:24 +0000170 /* 32bit limit. */
Eric Biederman8ca8d762003-04-22 19:02:15 +0000171 resource->limit = 0xffffffffUL;
Myles Watson29cc9ed2009-07-02 18:56:24 +0000172 } else if (attr == PCI_BASE_ADDRESS_MEM_LIMIT_1M) {
173 /* 1MB limit. */
Eric Biederman8ca8d762003-04-22 19:02:15 +0000174 resource->limit = 0x000fffffUL;
Myles Watson29cc9ed2009-07-02 18:56:24 +0000175 } else if (attr == PCI_BASE_ADDRESS_MEM_LIMIT_64) {
176 /* 64bit limit. */
Eric Biederman03acab62004-10-14 21:25:53 +0000177 resource->limit = 0xffffffffffffffffULL;
Eric Biederman8ca8d762003-04-22 19:02:15 +0000178 resource->flags |= IORESOURCE_PCI64;
Myles Watson29cc9ed2009-07-02 18:56:24 +0000179 } else {
180 /* Invalid value. */
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000181 printk(BIOS_ERR, "Broken BAR with value %lx\n", attr);
182 printk(BIOS_ERR, " on dev %s at index %02lx\n",
Myles Watson29cc9ed2009-07-02 18:56:24 +0000183 dev_path(dev), index);
Eric Biederman8ca8d762003-04-22 19:02:15 +0000184 resource->flags = 0;
185 }
186 }
Uwe Hermanne4870472010-11-04 23:23:47 +0000187
Myles Watson29cc9ed2009-07-02 18:56:24 +0000188 /* Don't let the limit exceed which bits can move. */
Uwe Hermanne4870472010-11-04 23:23:47 +0000189 if (resource->limit > limit)
Eric Biederman03acab62004-10-14 21:25:53 +0000190 resource->limit = limit;
Eric Biederman03acab62004-10-14 21:25:53 +0000191
Eric Biederman5cd81732004-03-11 15:01:31 +0000192 return resource;
Eric Biederman8ca8d762003-04-22 19:02:15 +0000193}
194
Myles Watson29cc9ed2009-07-02 18:56:24 +0000195/**
196 * Given a device and an index, read the size of the BAR for that register.
197 *
198 * @param dev Pointer to the device structure.
199 * @param index Address of the PCI configuration register.
200 */
Li-Ta Loe8b1c9d2004-12-27 04:25:41 +0000201static void pci_get_rom_resource(struct device *dev, unsigned long index)
Li-Ta Lo9a5b4962004-12-23 21:48:01 +0000202{
203 struct resource *resource;
Li-Ta Loe8b1c9d2004-12-27 04:25:41 +0000204 unsigned long value;
Myles Watson29cc9ed2009-07-02 18:56:24 +0000205 resource_t moving;
Li-Ta Lo9a5b4962004-12-23 21:48:01 +0000206
Myles Watson29cc9ed2009-07-02 18:56:24 +0000207 /* Initialize the resources to nothing. */
Li-Ta Lo9a5b4962004-12-23 21:48:01 +0000208 resource = new_resource(dev, index);
209
Myles Watson29cc9ed2009-07-02 18:56:24 +0000210 /* Get the initial value. */
Li-Ta Lo9a5b4962004-12-23 21:48:01 +0000211 value = pci_read_config32(dev, index);
212
Myles Watson29cc9ed2009-07-02 18:56:24 +0000213 /* See which bits move. */
Li-Ta Lo9a5b4962004-12-23 21:48:01 +0000214 moving = pci_moving_config32(dev, index);
Myles Watson29cc9ed2009-07-02 18:56:24 +0000215
216 /* Clear the Enable bit. */
Li-Ta Loe8b1c9d2004-12-27 04:25:41 +0000217 moving = moving & ~PCI_ROM_ADDRESS_ENABLE;
Li-Ta Lo9a5b4962004-12-23 21:48:01 +0000218
Myles Watson032a9652009-05-11 22:24:53 +0000219 /* Find the resource constraints.
Li-Ta Lo9a5b4962004-12-23 21:48:01 +0000220 * Start by finding the bits that move. From there:
221 * - Size is the least significant bit of the bits that move.
222 * - Limit is all of the bits that move plus all of the lower bits.
Myles Watson29cc9ed2009-07-02 18:56:24 +0000223 * See PCI Spec 6.2.5.1.
Li-Ta Lo9a5b4962004-12-23 21:48:01 +0000224 */
Li-Ta Lo9a5b4962004-12-23 21:48:01 +0000225 if (moving) {
226 resource->size = 1;
227 resource->align = resource->gran = 0;
Li-Ta Loe8b1c9d2004-12-27 04:25:41 +0000228 while (!(moving & resource->size)) {
Li-Ta Lo9a5b4962004-12-23 21:48:01 +0000229 resource->size <<= 1;
230 resource->align += 1;
Myles Watson29cc9ed2009-07-02 18:56:24 +0000231 resource->gran += 1;
Li-Ta Lo9a5b4962004-12-23 21:48:01 +0000232 }
Patrick Georgi16cdbb22009-04-21 20:14:31 +0000233 resource->limit = moving | (resource->size - 1);
Myles Watson29cc9ed2009-07-02 18:56:24 +0000234 resource->flags |= IORESOURCE_MEM | IORESOURCE_READONLY;
235 } else {
Li-Ta Lo9a5b4962004-12-23 21:48:01 +0000236 if (value != 0) {
Uwe Hermanne4870472010-11-04 23:23:47 +0000237 printk(BIOS_DEBUG, "%s register %02lx(%08lx), "
238 "read-only ignoring it\n",
239 dev_path(dev), index, value);
Li-Ta Lo9a5b4962004-12-23 21:48:01 +0000240 }
241 resource->flags = 0;
Li-Ta Lo9a5b4962004-12-23 21:48:01 +0000242 }
Yinghai Lu13f1c2a2005-07-08 02:49:49 +0000243 compact_resources(dev);
Li-Ta Loe8b1c9d2004-12-27 04:25:41 +0000244}
Li-Ta Lo9a5b4962004-12-23 21:48:01 +0000245
Myles Watson29cc9ed2009-07-02 18:56:24 +0000246/**
Patrick Rudolph4e2f95b2018-05-16 14:56:22 +0200247 * Given a device, read the size of the MSI-X table.
248 *
249 * @param dev Pointer to the device structure.
250 * @return MSI-X table size or 0 if not MSI-X capable device
251 */
252size_t pci_msix_table_size(struct device *dev)
253{
254 const size_t pos = pci_find_capability(dev, PCI_CAP_ID_MSIX);
255 if (!pos)
256 return 0;
257
258 const u16 control = pci_read_config16(dev, pos + PCI_MSIX_FLAGS);
259 return (control & PCI_MSIX_FLAGS_QSIZE) + 1;
260}
261
262/**
263 * Given a device, return the table offset and bar the MSI-X tables resides in.
264 *
265 * @param dev Pointer to the device structure.
266 * @param offset Returned value gives the offset in bytes inside the PCI BAR.
267 * @param idx The returned value is the index of the PCI_BASE_ADDRESS register
268 * the MSI-X table is located in.
269 * @return Zero on success
270 */
271int pci_msix_table_bar(struct device *dev, u32 *offset, u8 *idx)
272{
273 const size_t pos = pci_find_capability(dev, PCI_CAP_ID_MSIX);
274 if (!pos || !offset || !idx)
275 return 1;
276
277 *offset = pci_read_config32(dev, pos + PCI_MSIX_TABLE);
278 *idx = (u8)(*offset & PCI_MSIX_PBA_BIR);
279 *offset &= PCI_MSIX_PBA_OFFSET;
280
281 return 0;
282}
283
284/**
285 * Given a device, return a msix_entry pointer or NULL if no table was found.
286 *
287 * @param dev Pointer to the device structure.
288 *
289 * @return NULL on error
290 */
291struct msix_entry *pci_msix_get_table(struct device *dev)
292{
293 struct resource *res;
294 u32 offset;
295 u8 idx;
296
297 if (pci_msix_table_bar(dev, &offset, &idx))
298 return NULL;
299
300 if (idx > 5)
301 return NULL;
302
303 res = probe_resource(dev, idx * 4 + PCI_BASE_ADDRESS_0);
304 if (!res || !res->base || offset >= res->size)
305 return NULL;
306
307 if ((res->flags & IORESOURCE_PCI64) &&
308 (uintptr_t)res->base != res->base)
309 return NULL;
310
311 return (struct msix_entry *)((uintptr_t)res->base + offset);
312}
313
314/**
Myles Watson29cc9ed2009-07-02 18:56:24 +0000315 * Read the base address registers for a given device.
316 *
317 * @param dev Pointer to the dev structure.
318 * @param howmany How many registers to read (6 for device, 2 for bridge).
Li-Ta Loe8b1c9d2004-12-27 04:25:41 +0000319 */
Yinghai Lu13f1c2a2005-07-08 02:49:49 +0000320static void pci_read_bases(struct device *dev, unsigned int howmany)
Li-Ta Loe8b1c9d2004-12-27 04:25:41 +0000321{
322 unsigned long index;
323
Myles Watson29cc9ed2009-07-02 18:56:24 +0000324 for (index = PCI_BASE_ADDRESS_0;
325 (index < PCI_BASE_ADDRESS_0 + (howmany << 2));) {
Li-Ta Loe8b1c9d2004-12-27 04:25:41 +0000326 struct resource *resource;
327 resource = pci_get_resource(dev, index);
Myles Watson29cc9ed2009-07-02 18:56:24 +0000328 index += (resource->flags & IORESOURCE_PCI64) ? 8 : 4;
Li-Ta Loe8b1c9d2004-12-27 04:25:41 +0000329 }
Li-Ta Loe8b1c9d2004-12-27 04:25:41 +0000330
331 compact_resources(dev);
Li-Ta Lo9a5b4962004-12-23 21:48:01 +0000332}
333
Myles Watson29cc9ed2009-07-02 18:56:24 +0000334static void pci_record_bridge_resource(struct device *dev, resource_t moving,
Martin Roth38ddbfb2019-10-23 21:41:00 -0600335 unsigned int index, unsigned long type)
Eric Biederman03acab62004-10-14 21:25:53 +0000336{
Eric Biederman03acab62004-10-14 21:25:53 +0000337 struct resource *resource;
Uwe Hermanne4870472010-11-04 23:23:47 +0000338 unsigned long gran;
339 resource_t step;
340
Myles Watson29cc9ed2009-07-02 18:56:24 +0000341 resource = NULL;
Uwe Hermanne4870472010-11-04 23:23:47 +0000342
343 if (!moving)
344 return;
345
346 /* Initialize the constraints on the current bus. */
347 resource = new_resource(dev, index);
348 resource->size = 0;
349 gran = 0;
350 step = 1;
351 while ((moving & step) == 0) {
352 gran += 1;
353 step <<= 1;
Eric Biederman03acab62004-10-14 21:25:53 +0000354 }
Uwe Hermanne4870472010-11-04 23:23:47 +0000355 resource->gran = gran;
356 resource->align = gran;
357 resource->limit = moving | (step - 1);
358 resource->flags = type | IORESOURCE_PCI_BRIDGE |
359 IORESOURCE_BRIDGE;
Eric Biederman03acab62004-10-14 21:25:53 +0000360}
361
Eric Biederman8ca8d762003-04-22 19:02:15 +0000362static void pci_bridge_read_bases(struct device *dev)
363{
Eric Biederman03acab62004-10-14 21:25:53 +0000364 resource_t moving_base, moving_limit, moving;
Eric Biederman8ca8d762003-04-22 19:02:15 +0000365
Myles Watson29cc9ed2009-07-02 18:56:24 +0000366 /* See if the bridge I/O resources are implemented. */
367 moving_base = ((u32) pci_moving_config8(dev, PCI_IO_BASE)) << 8;
368 moving_base |=
Uwe Hermannc1ee4292010-10-17 19:01:48 +0000369 ((u32) pci_moving_config16(dev, PCI_IO_BASE_UPPER16)) << 16;
Eric Biederman03acab62004-10-14 21:25:53 +0000370
Myles Watson29cc9ed2009-07-02 18:56:24 +0000371 moving_limit = ((u32) pci_moving_config8(dev, PCI_IO_LIMIT)) << 8;
372 moving_limit |=
Uwe Hermannc1ee4292010-10-17 19:01:48 +0000373 ((u32) pci_moving_config16(dev, PCI_IO_LIMIT_UPPER16)) << 16;
Eric Biederman03acab62004-10-14 21:25:53 +0000374
375 moving = moving_base & moving_limit;
Eric Biederman8ca8d762003-04-22 19:02:15 +0000376
Myles Watson29cc9ed2009-07-02 18:56:24 +0000377 /* Initialize the I/O space constraints on the current bus. */
378 pci_record_bridge_resource(dev, moving, PCI_IO_BASE, IORESOURCE_IO);
Yinghai Lu13f1c2a2005-07-08 02:49:49 +0000379
Myles Watson29cc9ed2009-07-02 18:56:24 +0000380 /* See if the bridge prefmem resources are implemented. */
381 moving_base =
Uwe Hermannc1ee4292010-10-17 19:01:48 +0000382 ((resource_t) pci_moving_config16(dev, PCI_PREF_MEMORY_BASE)) << 16;
Myles Watson29cc9ed2009-07-02 18:56:24 +0000383 moving_base |=
Uwe Hermannc1ee4292010-10-17 19:01:48 +0000384 ((resource_t) pci_moving_config32(dev, PCI_PREF_BASE_UPPER32)) << 32;
Eric Biederman03acab62004-10-14 21:25:53 +0000385
Myles Watson29cc9ed2009-07-02 18:56:24 +0000386 moving_limit =
Uwe Hermannc1ee4292010-10-17 19:01:48 +0000387 ((resource_t) pci_moving_config16(dev, PCI_PREF_MEMORY_LIMIT)) << 16;
Myles Watson29cc9ed2009-07-02 18:56:24 +0000388 moving_limit |=
Uwe Hermannc1ee4292010-10-17 19:01:48 +0000389 ((resource_t) pci_moving_config32(dev, PCI_PREF_LIMIT_UPPER32)) << 32;
Myles Watson032a9652009-05-11 22:24:53 +0000390
Eric Biederman03acab62004-10-14 21:25:53 +0000391 moving = moving_base & moving_limit;
Myles Watson29cc9ed2009-07-02 18:56:24 +0000392 /* Initialize the prefetchable memory constraints on the current bus. */
393 pci_record_bridge_resource(dev, moving, PCI_PREF_MEMORY_BASE,
394 IORESOURCE_MEM | IORESOURCE_PREFETCH);
Myles Watson032a9652009-05-11 22:24:53 +0000395
Myles Watson29cc9ed2009-07-02 18:56:24 +0000396 /* See if the bridge mem resources are implemented. */
397 moving_base = ((u32) pci_moving_config16(dev, PCI_MEMORY_BASE)) << 16;
398 moving_limit = ((u32) pci_moving_config16(dev, PCI_MEMORY_LIMIT)) << 16;
Eric Biederman03acab62004-10-14 21:25:53 +0000399
400 moving = moving_base & moving_limit;
Eric Biederman8ca8d762003-04-22 19:02:15 +0000401
Myles Watson29cc9ed2009-07-02 18:56:24 +0000402 /* Initialize the memory resources on the current bus. */
403 pci_record_bridge_resource(dev, moving, PCI_MEMORY_BASE,
404 IORESOURCE_MEM);
Eric Biederman8ca8d762003-04-22 19:02:15 +0000405
Eric Biederman5cd81732004-03-11 15:01:31 +0000406 compact_resources(dev);
Eric Biederman8ca8d762003-04-22 19:02:15 +0000407}
408
Eric Biederman5899fd82003-04-24 06:25:08 +0000409void pci_dev_read_resources(struct device *dev)
Eric Biederman8ca8d762003-04-22 19:02:15 +0000410{
Yinghai Lu13f1c2a2005-07-08 02:49:49 +0000411 pci_read_bases(dev, 6);
412 pci_get_rom_resource(dev, PCI_ROM_ADDRESS);
Eric Biederman8ca8d762003-04-22 19:02:15 +0000413}
414
Eric Biederman5899fd82003-04-24 06:25:08 +0000415void pci_bus_read_resources(struct device *dev)
Eric Biederman8ca8d762003-04-22 19:02:15 +0000416{
Eric Biederman8ca8d762003-04-22 19:02:15 +0000417 pci_bridge_read_bases(dev);
Yinghai Lu13f1c2a2005-07-08 02:49:49 +0000418 pci_read_bases(dev, 2);
419 pci_get_rom_resource(dev, PCI_ROM_ADDRESS1);
Eric Biederman8ca8d762003-04-22 19:02:15 +0000420}
421
Myles Watson29cc9ed2009-07-02 18:56:24 +0000422void pci_domain_read_resources(struct device *dev)
423{
424 struct resource *res;
425
426 /* Initialize the system-wide I/O space constraints. */
427 res = new_resource(dev, IOINDEX_SUBTRACTIVE(0, 0));
428 res->limit = 0xffffUL;
429 res->flags = IORESOURCE_IO | IORESOURCE_SUBTRACTIVE |
430 IORESOURCE_ASSIGNED;
431
432 /* Initialize the system-wide memory resources constraints. */
433 res = new_resource(dev, IOINDEX_SUBTRACTIVE(1, 0));
Furquan Shaikh871baf22020-03-12 17:51:24 -0700434 res->limit = (1ULL << cpu_phys_address_size()) - 1;
Myles Watson29cc9ed2009-07-02 18:56:24 +0000435 res->flags = IORESOURCE_MEM | IORESOURCE_SUBTRACTIVE |
436 IORESOURCE_ASSIGNED;
437}
438
Raul E Rangel5cb34e22020-05-04 16:41:22 -0600439void pci_domain_set_resources(struct device *dev)
440{
441 assign_resources(dev->link_list);
442}
443
Nico Huber730b2612020-05-20 00:32:50 +0200444static void pci_store_resource(const struct device *const dev,
445 const struct resource *const resource)
446{
447 unsigned long base_lo, base_hi;
448
449 base_lo = resource->base & 0xffffffff;
450 base_hi = (resource->base >> 32) & 0xffffffff;
451
452 /*
453 * Some chipsets allow us to set/clear the I/O bit
454 * (e.g. VIA 82C686A). So set it to be safe.
455 */
456 if (resource->flags & IORESOURCE_IO)
457 base_lo |= PCI_BASE_ADDRESS_SPACE_IO;
458
459 pci_write_config32(dev, resource->index, base_lo);
460 if (resource->flags & IORESOURCE_PCI64)
461 pci_write_config32(dev, resource->index + 4, base_hi);
462}
463
464static void pci_store_bridge_resource(const struct device *const dev,
465 struct resource *const resource)
Eric Biederman8ca8d762003-04-22 19:02:15 +0000466{
Eric Biederman03acab62004-10-14 21:25:53 +0000467 resource_t base, end;
Eric Biedermane9a271e32003-09-02 03:36:25 +0000468
Nico Huber730b2612020-05-20 00:32:50 +0200469 /*
470 * PCI bridges have no enable bit. They are disabled if the base of
471 * the range is greater than the limit. If the size is zero, disable
472 * by setting the base = limit and end = limit - 2^gran.
473 */
474 if (resource->size == 0) {
475 base = resource->limit;
476 end = resource->limit - (1 << resource->gran);
477 resource->base = base;
478 } else {
479 base = resource->base;
480 end = resource_end(resource);
481 }
482
483 if (resource->index == PCI_IO_BASE) {
484 /* Set the I/O ranges. */
485 pci_write_config8(dev, PCI_IO_BASE, base >> 8);
486 pci_write_config16(dev, PCI_IO_BASE_UPPER16, base >> 16);
487 pci_write_config8(dev, PCI_IO_LIMIT, end >> 8);
488 pci_write_config16(dev, PCI_IO_LIMIT_UPPER16, end >> 16);
489 } else if (resource->index == PCI_MEMORY_BASE) {
490 /* Set the memory range. */
491 pci_write_config16(dev, PCI_MEMORY_BASE, base >> 16);
492 pci_write_config16(dev, PCI_MEMORY_LIMIT, end >> 16);
493 } else if (resource->index == PCI_PREF_MEMORY_BASE) {
494 /* Set the prefetchable memory range. */
495 pci_write_config16(dev, PCI_PREF_MEMORY_BASE, base >> 16);
496 pci_write_config32(dev, PCI_PREF_BASE_UPPER32, base >> 32);
497 pci_write_config16(dev, PCI_PREF_MEMORY_LIMIT, end >> 16);
498 pci_write_config32(dev, PCI_PREF_LIMIT_UPPER32, end >> 32);
499 } else {
500 /* Don't let me think I stored the resource. */
501 resource->flags &= ~IORESOURCE_STORED;
502 printk(BIOS_ERR, "ERROR: invalid resource->index %lx\n", resource->index);
503 }
504}
505
506static void pci_set_resource(struct device *dev, struct resource *resource)
507{
Myles Watson29cc9ed2009-07-02 18:56:24 +0000508 /* Make certain the resource has actually been assigned a value. */
Eric Biederman5cd81732004-03-11 15:01:31 +0000509 if (!(resource->flags & IORESOURCE_ASSIGNED)) {
Nico Huberf5312442020-05-20 01:02:18 +0200510 if (resource->flags & IORESOURCE_BRIDGE) {
511 /* If a bridge resource has no value assigned,
512 we can treat it like an empty resource. */
513 resource->size = 0;
514 } else {
515 printk(BIOS_ERR, "ERROR: %s %02lx %s size: 0x%010llx not "
516 "assigned\n", dev_path(dev), resource->index,
517 resource_type(resource), resource->size);
518 return;
519 }
Eric Biederman8ca8d762003-04-22 19:02:15 +0000520 }
521
Myles Watsoneb81a5b2009-11-05 20:06:19 +0000522 /* If this resource is fixed don't worry about it. */
Uwe Hermanne4870472010-11-04 23:23:47 +0000523 if (resource->flags & IORESOURCE_FIXED)
Myles Watsoneb81a5b2009-11-05 20:06:19 +0000524 return;
Myles Watsoneb81a5b2009-11-05 20:06:19 +0000525
Myles Watson29cc9ed2009-07-02 18:56:24 +0000526 /* If I have already stored this resource don't worry about it. */
Uwe Hermanne4870472010-11-04 23:23:47 +0000527 if (resource->flags & IORESOURCE_STORED)
Eric Biederman5cd81732004-03-11 15:01:31 +0000528 return;
Eric Biederman5cd81732004-03-11 15:01:31 +0000529
Myles Watson29cc9ed2009-07-02 18:56:24 +0000530 /* If the resource is subtractive don't worry about it. */
Uwe Hermanne4870472010-11-04 23:23:47 +0000531 if (resource->flags & IORESOURCE_SUBTRACTIVE)
Eric Biederman03acab62004-10-14 21:25:53 +0000532 return;
Eric Biederman03acab62004-10-14 21:25:53 +0000533
Myles Watson29cc9ed2009-07-02 18:56:24 +0000534 /* Only handle PCI memory and I/O resources for now. */
535 if (!(resource->flags & (IORESOURCE_MEM | IORESOURCE_IO)))
Eric Biederman8ca8d762003-04-22 19:02:15 +0000536 return;
Eric Biedermane9a271e32003-09-02 03:36:25 +0000537
Myles Watson29cc9ed2009-07-02 18:56:24 +0000538 /* Enable the resources in the command register. */
Eric Biederman03acab62004-10-14 21:25:53 +0000539 if (resource->size) {
Uwe Hermanne4870472010-11-04 23:23:47 +0000540 if (resource->flags & IORESOURCE_MEM)
Eric Biederman03acab62004-10-14 21:25:53 +0000541 dev->command |= PCI_COMMAND_MEMORY;
Uwe Hermanne4870472010-11-04 23:23:47 +0000542 if (resource->flags & IORESOURCE_IO)
Eric Biederman03acab62004-10-14 21:25:53 +0000543 dev->command |= PCI_COMMAND_IO;
Felix Singer205b53e2020-09-07 15:21:21 +0200544 if (resource->flags & IORESOURCE_PCI_BRIDGE &&
545 CONFIG(PCI_SET_BUS_MASTER_PCI_BRIDGES))
Eric Biederman03acab62004-10-14 21:25:53 +0000546 dev->command |= PCI_COMMAND_MASTER;
Eric Biederman8ca8d762003-04-22 19:02:15 +0000547 }
Uwe Hermanne4870472010-11-04 23:23:47 +0000548
Myles Watson29cc9ed2009-07-02 18:56:24 +0000549 /* Now store the resource. */
Eric Biederman5cd81732004-03-11 15:01:31 +0000550 resource->flags |= IORESOURCE_STORED;
Myles Watson29cc9ed2009-07-02 18:56:24 +0000551
Nico Huber730b2612020-05-20 00:32:50 +0200552 if (resource->flags & IORESOURCE_PCI_BRIDGE)
553 pci_store_bridge_resource(dev, resource);
554 else
555 pci_store_resource(dev, resource);
Uwe Hermanne4870472010-11-04 23:23:47 +0000556
Eric Biederman03acab62004-10-14 21:25:53 +0000557 report_resource_stored(dev, resource, "");
Eric Biederman8ca8d762003-04-22 19:02:15 +0000558}
559
Eric Biederman5899fd82003-04-24 06:25:08 +0000560void pci_dev_set_resources(struct device *dev)
Eric Biederman8ca8d762003-04-22 19:02:15 +0000561{
Myles Watsonc25cc112010-05-21 14:33:48 +0000562 struct resource *res;
Myles Watson894a3472010-06-09 22:41:35 +0000563 struct bus *bus;
Myles Watson29cc9ed2009-07-02 18:56:24 +0000564 u8 line;
Eric Biederman8ca8d762003-04-22 19:02:15 +0000565
Uwe Hermanne4870472010-11-04 23:23:47 +0000566 for (res = dev->resource_list; res; res = res->next)
Myles Watsonc25cc112010-05-21 14:33:48 +0000567 pci_set_resource(dev, res);
Uwe Hermanne4870472010-11-04 23:23:47 +0000568
Myles Watson894a3472010-06-09 22:41:35 +0000569 for (bus = dev->link_list; bus; bus = bus->next) {
Uwe Hermanne4870472010-11-04 23:23:47 +0000570 if (bus->children)
Eric Biedermane9a271e32003-09-02 03:36:25 +0000571 assign_resources(bus);
Eric Biederman8ca8d762003-04-22 19:02:15 +0000572 }
573
Myles Watson29cc9ed2009-07-02 18:56:24 +0000574 /* Set a default latency timer. */
Eric Biederman7a5416a2003-06-12 19:23:51 +0000575 pci_write_config8(dev, PCI_LATENCY_TIMER, 0x40);
Eric Biederman8ca8d762003-04-22 19:02:15 +0000576
Myles Watson29cc9ed2009-07-02 18:56:24 +0000577 /* Set a default secondary latency timer. */
Uwe Hermanne4870472010-11-04 23:23:47 +0000578 if ((dev->hdr_type & 0x7f) == PCI_HEADER_TYPE_BRIDGE)
Eric Biederman7a5416a2003-06-12 19:23:51 +0000579 pci_write_config8(dev, PCI_SEC_LATENCY_TIMER, 0x40);
Eric Biederman8ca8d762003-04-22 19:02:15 +0000580
Myles Watson29cc9ed2009-07-02 18:56:24 +0000581 /* Zero the IRQ settings. */
Eric Biederman7a5416a2003-06-12 19:23:51 +0000582 line = pci_read_config8(dev, PCI_INTERRUPT_PIN);
Uwe Hermanne4870472010-11-04 23:23:47 +0000583 if (line)
Eric Biederman7a5416a2003-06-12 19:23:51 +0000584 pci_write_config8(dev, PCI_INTERRUPT_LINE, 0);
Uwe Hermanne4870472010-11-04 23:23:47 +0000585
Myles Watson29cc9ed2009-07-02 18:56:24 +0000586 /* Set the cache line size, so far 64 bytes is good for everyone. */
Eric Biederman7a5416a2003-06-12 19:23:51 +0000587 pci_write_config8(dev, PCI_CACHE_LINE_SIZE, 64 >> 2);
Eric Biederman8ca8d762003-04-22 19:02:15 +0000588}
589
Eric Biedermane9a271e32003-09-02 03:36:25 +0000590void pci_dev_enable_resources(struct device *dev)
591{
Kyösti Mälkkicac02312019-06-30 08:40:04 +0300592 const struct pci_operations *ops = NULL;
Myles Watson29cc9ed2009-07-02 18:56:24 +0000593 u16 command;
Eric Biederman03acab62004-10-14 21:25:53 +0000594
Uwe Hermanne4870472010-11-04 23:23:47 +0000595 /* Set the subsystem vendor and device ID for mainboard devices. */
Kyösti Mälkkicac02312019-06-30 08:40:04 +0300596 if (dev->ops)
597 ops = dev->ops->ops_pci;
Eric Biedermandbec2d42004-10-21 10:44:08 +0000598 if (dev->on_mainboard && ops && ops->set_subsystem) {
Duncan Laurie7e1c83e2013-08-09 07:55:10 -0700599 if (CONFIG_SUBSYSTEM_VENDOR_ID)
600 dev->subsystem_vendor = CONFIG_SUBSYSTEM_VENDOR_ID;
Rizwan Qureshifd891292017-04-26 21:00:37 +0530601 else if (!dev->subsystem_vendor)
602 dev->subsystem_vendor = pci_read_config16(dev,
603 PCI_VENDOR_ID);
Duncan Laurie7e1c83e2013-08-09 07:55:10 -0700604 if (CONFIG_SUBSYSTEM_DEVICE_ID)
605 dev->subsystem_device = CONFIG_SUBSYSTEM_DEVICE_ID;
Rizwan Qureshifd891292017-04-26 21:00:37 +0530606 else if (!dev->subsystem_device)
607 dev->subsystem_device = pci_read_config16(dev,
608 PCI_DEVICE_ID);
609
Sven Schnelle91321022011-03-01 19:58:47 +0000610 printk(BIOS_DEBUG, "%s subsystem <- %04x/%04x\n",
611 dev_path(dev), dev->subsystem_vendor,
612 dev->subsystem_device);
613 ops->set_subsystem(dev, dev->subsystem_vendor,
614 dev->subsystem_device);
Eric Biederman03acab62004-10-14 21:25:53 +0000615 }
Eric Biedermane9a271e32003-09-02 03:36:25 +0000616 command = pci_read_config16(dev, PCI_COMMAND);
617 command |= dev->command;
Uwe Hermanne4870472010-11-04 23:23:47 +0000618
Myles Watson29cc9ed2009-07-02 18:56:24 +0000619 /* v3 has
620 * command |= (PCI_COMMAND_PARITY + PCI_COMMAND_SERR); // Error check.
621 */
Uwe Hermanne4870472010-11-04 23:23:47 +0000622
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000623 printk(BIOS_DEBUG, "%s cmd <- %02x\n", dev_path(dev), command);
Eric Biedermane9a271e32003-09-02 03:36:25 +0000624 pci_write_config16(dev, PCI_COMMAND, command);
Eric Biedermane9a271e32003-09-02 03:36:25 +0000625}
626
627void pci_bus_enable_resources(struct device *dev)
628{
Myles Watson29cc9ed2009-07-02 18:56:24 +0000629 u16 ctrl;
630
Uwe Hermanne4870472010-11-04 23:23:47 +0000631 /*
632 * Enable I/O in command register if there is VGA card
Myles Watson29cc9ed2009-07-02 18:56:24 +0000633 * connected with (even it does not claim I/O resource).
634 */
Myles Watson894a3472010-06-09 22:41:35 +0000635 if (dev->link_list->bridge_ctrl & PCI_BRIDGE_CTL_VGA)
Li-Ta Lo515f6c72005-01-11 22:48:54 +0000636 dev->command |= PCI_COMMAND_IO;
Eric Biedermane9a271e32003-09-02 03:36:25 +0000637 ctrl = pci_read_config16(dev, PCI_BRIDGE_CONTROL);
Myles Watson894a3472010-06-09 22:41:35 +0000638 ctrl |= dev->link_list->bridge_ctrl;
Kyösti Mälkki382e2162019-09-21 16:19:32 +0300639 ctrl |= (PCI_BRIDGE_CTL_PARITY | PCI_BRIDGE_CTL_SERR); /* Error check. */
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000640 printk(BIOS_DEBUG, "%s bridge ctrl <- %04x\n", dev_path(dev), ctrl);
Eric Biedermane9a271e32003-09-02 03:36:25 +0000641 pci_write_config16(dev, PCI_BRIDGE_CONTROL, ctrl);
642
643 pci_dev_enable_resources(dev);
644}
645
Yinghai Lu13f1c2a2005-07-08 02:49:49 +0000646void pci_bus_reset(struct bus *bus)
647{
Uwe Hermanne4870472010-11-04 23:23:47 +0000648 u16 ctl;
649
Yinghai Lu13f1c2a2005-07-08 02:49:49 +0000650 ctl = pci_read_config16(bus->dev, PCI_BRIDGE_CONTROL);
651 ctl |= PCI_BRIDGE_CTL_BUS_RESET;
652 pci_write_config16(bus->dev, PCI_BRIDGE_CONTROL, ctl);
653 mdelay(10);
Uwe Hermanne4870472010-11-04 23:23:47 +0000654
Yinghai Lu13f1c2a2005-07-08 02:49:49 +0000655 ctl &= ~PCI_BRIDGE_CTL_BUS_RESET;
656 pci_write_config16(bus->dev, PCI_BRIDGE_CONTROL, ctl);
657 delay(1);
658}
659
Elyes HAOUAS88030b72018-09-20 17:26:10 +0200660void pci_dev_set_subsystem(struct device *dev, unsigned int vendor,
661 unsigned int device)
Eric Biederman03acab62004-10-14 21:25:53 +0000662{
Subrata Banik9514d472019-03-20 14:56:27 +0530663 uint8_t offset;
664
665 /* Header type */
666 switch (dev->hdr_type & 0x7f) {
667 case PCI_HEADER_TYPE_NORMAL:
668 offset = PCI_SUBSYSTEM_VENDOR_ID;
669 break;
670 case PCI_HEADER_TYPE_BRIDGE:
671 offset = pci_find_capability(dev, PCI_CAP_ID_SSVID);
672 if (!offset)
673 return;
674 offset += 4; /* Vendor ID at offset 4 */
675 break;
676 case PCI_HEADER_TYPE_CARDBUS:
677 offset = PCI_CB_SUBSYSTEM_VENDOR_ID;
678 break;
679 default:
680 return;
681 }
682
Subrata Banik4a0f0712019-03-20 14:29:47 +0530683 if (!vendor || !device) {
Subrata Banik9514d472019-03-20 14:56:27 +0530684 pci_write_config32(dev, offset,
Subrata Banik4a0f0712019-03-20 14:29:47 +0530685 pci_read_config32(dev, PCI_VENDOR_ID));
686 } else {
Subrata Banik9514d472019-03-20 14:56:27 +0530687 pci_write_config32(dev, offset,
Subrata Banik4a0f0712019-03-20 14:29:47 +0530688 ((device & 0xffff) << 16) | (vendor & 0xffff));
689 }
Eric Biederman03acab62004-10-14 21:25:53 +0000690}
691
Frans Hendriksb71181a2019-10-04 14:06:33 +0200692static int should_run_oprom(struct device *dev, struct rom_header *rom)
Kyösti Mälkki580e5642014-05-01 16:31:34 +0300693{
694 static int should_run = -1;
695
Frans Hendriksb71181a2019-10-04 14:06:33 +0200696 if (CONFIG(VENDORCODE_ELTAN_VBOOT))
697 if (rom != NULL)
698 if (!verified_boot_should_run_oprom(rom))
699 return 0;
700
Kyösti Mälkki580e5642014-05-01 16:31:34 +0300701 if (should_run >= 0)
702 return should_run;
703
Julius Wernercd49cce2019-03-05 16:53:33 -0800704 if (CONFIG(ALWAYS_RUN_OPROM)) {
Aaron Durbin10510252018-01-30 10:04:02 -0700705 should_run = 1;
706 return should_run;
707 }
708
Kyösti Mälkki9ab1c102013-12-22 00:22:49 +0200709 /* Don't run VGA option ROMs, unless we have to print
Kyösti Mälkki580e5642014-05-01 16:31:34 +0300710 * something on the screen before the kernel is loaded.
711 */
Furquan Shaikh0325dc62016-07-25 13:02:36 -0700712 should_run = display_init_required();
Kyösti Mälkki580e5642014-05-01 16:31:34 +0300713
Kyösti Mälkki9ab1c102013-12-22 00:22:49 +0200714 if (!should_run)
715 printk(BIOS_DEBUG, "Not running VGA Option ROM\n");
Kyösti Mälkki580e5642014-05-01 16:31:34 +0300716 return should_run;
717}
718
719static int should_load_oprom(struct device *dev)
720{
Kyösti Mälkki580e5642014-05-01 16:31:34 +0300721 /* If S3_VGA_ROM_RUN is disabled, skip running VGA option
722 * ROMs when coming out of an S3 resume.
723 */
Julius Wernercd49cce2019-03-05 16:53:33 -0800724 if (!CONFIG(S3_VGA_ROM_RUN) && acpi_is_wakeup_s3() &&
Kyösti Mälkki580e5642014-05-01 16:31:34 +0300725 ((dev->class >> 8) == PCI_CLASS_DISPLAY_VGA))
726 return 0;
Julius Wernercd49cce2019-03-05 16:53:33 -0800727 if (CONFIG(ALWAYS_LOAD_OPROM))
Kyösti Mälkki580e5642014-05-01 16:31:34 +0300728 return 1;
Frans Hendriksb71181a2019-10-04 14:06:33 +0200729 if (should_run_oprom(dev, NULL))
Kyösti Mälkki580e5642014-05-01 16:31:34 +0300730 return 1;
731
732 return 0;
733}
Kyösti Mälkki580e5642014-05-01 16:31:34 +0300734
Uwe Hermanne4870472010-11-04 23:23:47 +0000735/** Default handler: only runs the relevant PCI BIOS. */
Li-Ta Lo883b8792005-01-10 23:16:22 +0000736void pci_dev_init(struct device *dev)
737{
738 struct rom_header *rom, *ram;
739
Julius Wernercd49cce2019-03-05 16:53:33 -0800740 if (!CONFIG(VGA_ROM_RUN))
Aaron Durbinfbed9a52018-01-30 09:58:51 -0700741 return;
742
Vladimir Serbinenkob32816e2013-12-20 17:47:19 +0100743 /* Only execute VGA ROMs. */
744 if (((dev->class >> 8) != PCI_CLASS_DISPLAY_VGA))
Myles Watson17aeeca2009-10-07 18:41:08 +0000745 return;
Roman Kononov778a42b2007-04-06 18:34:39 +0000746
Kyösti Mälkki580e5642014-05-01 16:31:34 +0300747 if (!should_load_oprom(dev))
Stefan Reinauer74a0efe2012-03-30 17:10:49 -0700748 return;
Martin Roth5dd4a2a2018-03-06 16:10:45 -0700749 timestamp_add_now(TS_OPROM_INITIALIZE);
Aaron Durbince872cb2013-03-28 15:59:19 -0500750
751 rom = pci_rom_probe(dev);
752 if (rom == NULL)
753 return;
754
755 ram = pci_rom_load(dev, rom);
756 if (ram == NULL)
757 return;
Martin Roth5dd4a2a2018-03-06 16:10:45 -0700758 timestamp_add_now(TS_OPROM_COPY_END);
Aaron Durbince872cb2013-03-28 15:59:19 -0500759
Frans Hendriksb71181a2019-10-04 14:06:33 +0200760 if (!should_run_oprom(dev, rom))
Kyösti Mälkki580e5642014-05-01 16:31:34 +0300761 return;
762
Stefan Reinauerd98cf5b2008-08-01 11:25:41 +0000763 run_bios(dev, (unsigned long)ram);
Johanna Schanderdb7a3ae2019-07-24 10:14:26 +0200764
Kyösti Mälkkiab56b3b2013-11-28 16:44:51 +0200765 gfx_set_init_done(1);
766 printk(BIOS_DEBUG, "VGA Option ROM was run\n");
Martin Roth5dd4a2a2018-03-06 16:10:45 -0700767 timestamp_add_now(TS_OPROM_END);
Yinghai Lu13f1c2a2005-07-08 02:49:49 +0000768}
Li-Ta Lo883b8792005-01-10 23:16:22 +0000769
Li-Ta Loe5266692004-03-23 21:28:05 +0000770/** Default device operation for PCI devices */
Subrata Banikffc790b2017-12-11 10:29:49 +0530771struct pci_operations pci_dev_ops_pci = {
Eric Biederman03acab62004-10-14 21:25:53 +0000772 .set_subsystem = pci_dev_set_subsystem,
773};
774
Eric Biederman8ca8d762003-04-22 19:02:15 +0000775struct device_operations default_pci_ops_dev = {
Uwe Hermanne4870472010-11-04 23:23:47 +0000776 .read_resources = pci_dev_read_resources,
777 .set_resources = pci_dev_set_resources,
Eric Biedermane9a271e32003-09-02 03:36:25 +0000778 .enable_resources = pci_dev_enable_resources,
Julius Wernercd49cce2019-03-05 16:53:33 -0800779#if CONFIG(HAVE_ACPI_TABLES)
Patrick Rudolpha5c2ac62016-03-31 20:04:23 +0200780 .write_acpi_tables = pci_rom_write_acpi_tables,
Nico Huber68680dd2020-03-31 17:34:52 +0200781 .acpi_fill_ssdt = pci_rom_ssdt,
Patrick Rudolpha5c2ac62016-03-31 20:04:23 +0200782#endif
Uwe Hermanne4870472010-11-04 23:23:47 +0000783 .init = pci_dev_init,
Uwe Hermanne4870472010-11-04 23:23:47 +0000784 .ops_pci = &pci_dev_ops_pci,
Eric Biederman8ca8d762003-04-22 19:02:15 +0000785};
Li-Ta Loe5266692004-03-23 21:28:05 +0000786
787/** Default device operations for PCI bridges */
Eric Biederman8ca8d762003-04-22 19:02:15 +0000788struct device_operations default_pci_ops_bus = {
Uwe Hermanne4870472010-11-04 23:23:47 +0000789 .read_resources = pci_bus_read_resources,
790 .set_resources = pci_dev_set_resources,
Eric Biedermane9a271e32003-09-02 03:36:25 +0000791 .enable_resources = pci_bus_enable_resources,
Uwe Hermanne4870472010-11-04 23:23:47 +0000792 .scan_bus = pci_scan_bridge,
Uwe Hermanne4870472010-11-04 23:23:47 +0000793 .reset_bus = pci_bus_reset,
Eric Biederman8ca8d762003-04-22 19:02:15 +0000794};
Li-Ta Loe5266692004-03-23 21:28:05 +0000795
Tim Wawrzynczakdbcf7b12020-05-13 16:15:08 -0600796/** Default device operations for PCI devices marked 'hidden' */
797static struct device_operations default_hidden_pci_ops_dev = {
798 .read_resources = noop_read_resources,
799 .set_resources = noop_set_resources,
800 .scan_bus = scan_static_bus,
801};
802
Li-Ta Loe5266692004-03-23 21:28:05 +0000803/**
Nico Huber061b9052019-09-21 15:58:23 +0200804 * Check for compatibility to route legacy VGA cycles through a bridge.
805 *
806 * Originally, when decoding i/o ports for legacy VGA cycles, bridges
807 * should only consider the 10 least significant bits of the port address.
808 * This means all VGA registers were aliased every 1024 ports!
809 * e.g. 0x3b0 was also decoded as 0x7b0, 0xbb0 etc.
810 *
811 * To avoid this mess, a bridge control bit (VGA16) was introduced in
812 * 2003 to enable decoding of 16-bit port addresses. As we don't want
813 * to make this any more complex for now, we use this bit if possible
814 * and only warn if it's not supported (in set_vga_bridge_bits()).
815 */
816static void pci_bridge_vga_compat(struct bus *const bus)
817{
818 uint16_t bridge_ctrl;
819
820 bridge_ctrl = pci_read_config16(bus->dev, PCI_BRIDGE_CONTROL);
821
822 /* Ensure VGA decoding is disabled during probing (it should
823 be by default, but we run blobs nowadays) */
824 bridge_ctrl &= ~PCI_BRIDGE_CTL_VGA;
825 pci_write_config16(bus->dev, PCI_BRIDGE_CONTROL, bridge_ctrl);
826
827 /* If the upstream bridge doesn't support VGA16, we don't have to check */
828 bus->no_vga16 |= bus->dev->bus->no_vga16;
829 if (bus->no_vga16)
830 return;
831
832 /* Test if we can enable 16-bit decoding */
833 bridge_ctrl |= PCI_BRIDGE_CTL_VGA16;
834 pci_write_config16(bus->dev, PCI_BRIDGE_CONTROL, bridge_ctrl);
835 bridge_ctrl = pci_read_config16(bus->dev, PCI_BRIDGE_CONTROL);
836
837 bus->no_vga16 = !(bridge_ctrl & PCI_BRIDGE_CTL_VGA16);
838}
839
840/**
Uwe Hermannc1ee4292010-10-17 19:01:48 +0000841 * Detect the type of downstream bridge.
Yinghai Lu13f1c2a2005-07-08 02:49:49 +0000842 *
Myles Watson29cc9ed2009-07-02 18:56:24 +0000843 * This function is a heuristic to detect which type of bus is downstream
844 * of a PCI-to-PCI bridge. This functions by looking for various capability
845 * blocks to figure out the type of downstream bridge. PCI-X, PCI-E, and
846 * Hypertransport all seem to have appropriate capabilities.
Myles Watson032a9652009-05-11 22:24:53 +0000847 *
Uwe Hermanne4870472010-11-04 23:23:47 +0000848 * When only a PCI-Express capability is found the type is examined to see
849 * which type of bridge we have.
Yinghai Lu13f1c2a2005-07-08 02:49:49 +0000850 *
Myles Watson29cc9ed2009-07-02 18:56:24 +0000851 * @param dev Pointer to the device structure of the bridge.
852 * @return Appropriate bridge operations.
Yinghai Lu13f1c2a2005-07-08 02:49:49 +0000853 */
Aaron Durbinc30d9132017-08-07 16:55:43 -0600854static struct device_operations *get_pci_bridge_ops(struct device *dev)
Yinghai Lu13f1c2a2005-07-08 02:49:49 +0000855{
Julius Wernercd49cce2019-03-05 16:53:33 -0800856#if CONFIG(PCIX_PLUGIN_SUPPORT)
Ronald G. Minnich78a16672012-11-29 16:28:21 -0800857 unsigned int pcixpos;
858 pcixpos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
859 if (pcixpos) {
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000860 printk(BIOS_DEBUG, "%s subordinate bus PCI-X\n", dev_path(dev));
Yinghai Lu13f1c2a2005-07-08 02:49:49 +0000861 return &default_pcix_ops_bus;
862 }
863#endif
Julius Wernercd49cce2019-03-05 16:53:33 -0800864#if CONFIG(PCIEXP_PLUGIN_SUPPORT)
Ronald G. Minnich78a16672012-11-29 16:28:21 -0800865 unsigned int pciexpos;
866 pciexpos = pci_find_capability(dev, PCI_CAP_ID_PCIE);
867 if (pciexpos) {
Uwe Hermanne4870472010-11-04 23:23:47 +0000868 u16 flags;
Ronald G. Minnich78a16672012-11-29 16:28:21 -0800869 flags = pci_read_config16(dev, pciexpos + PCI_EXP_FLAGS);
Myles Watson29cc9ed2009-07-02 18:56:24 +0000870 switch ((flags & PCI_EXP_FLAGS_TYPE) >> 4) {
Yinghai Lu13f1c2a2005-07-08 02:49:49 +0000871 case PCI_EXP_TYPE_ROOT_PORT:
872 case PCI_EXP_TYPE_UPSTREAM:
873 case PCI_EXP_TYPE_DOWNSTREAM:
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000874 printk(BIOS_DEBUG, "%s subordinate bus PCI Express\n",
Uwe Hermanne4870472010-11-04 23:23:47 +0000875 dev_path(dev));
Jeremy Sollercf2ac542019-10-09 21:40:36 -0600876#if CONFIG(PCIEXP_HOTPLUG)
877 u16 sltcap;
878 sltcap = pci_read_config16(dev, pciexpos + PCI_EXP_SLTCAP);
879 if (sltcap & PCI_EXP_SLTCAP_HPC) {
880 printk(BIOS_DEBUG, "%s hot-plug capable\n", dev_path(dev));
881 return &default_pciexp_hotplug_ops_bus;
882 }
883#endif /* CONFIG(PCIEXP_HOTPLUG) */
Yinghai Lu13f1c2a2005-07-08 02:49:49 +0000884 return &default_pciexp_ops_bus;
885 case PCI_EXP_TYPE_PCI_BRIDGE:
Uwe Hermanne4870472010-11-04 23:23:47 +0000886 printk(BIOS_DEBUG, "%s subordinate PCI\n",
887 dev_path(dev));
Yinghai Lu13f1c2a2005-07-08 02:49:49 +0000888 return &default_pci_ops_bus;
889 default:
890 break;
891 }
892 }
893#endif
894 return &default_pci_ops_bus;
895}
896
897/**
Vadim Bendebury8049fc92012-04-24 12:53:19 -0700898 * Check if a device id matches a PCI driver entry.
899 *
900 * The driver entry can either point at a zero terminated array of acceptable
901 * device IDs, or include a single device ID.
902 *
Martin Roth98b698c2015-01-06 21:02:52 -0700903 * @param driver pointer to the PCI driver entry being checked
904 * @param device_id PCI device ID of the device being matched
Vadim Bendebury8049fc92012-04-24 12:53:19 -0700905 */
906static int device_id_match(struct pci_driver *driver, unsigned short device_id)
907{
908 if (driver->devices) {
909 unsigned short check_id;
910 const unsigned short *device_list = driver->devices;
911 while ((check_id = *device_list++) != 0)
912 if (check_id == device_id)
913 return 1;
914 }
915
916 return (driver->device == device_id);
917}
918
919/**
Uwe Hermannc1ee4292010-10-17 19:01:48 +0000920 * Set up PCI device operation.
921 *
922 * Check if it already has a driver. If not, use find_device_operations(),
923 * or set to a default based on type.
Li-Ta Loe5266692004-03-23 21:28:05 +0000924 *
Myles Watson29cc9ed2009-07-02 18:56:24 +0000925 * @param dev Pointer to the device whose pci_ops you want to set.
Li-Ta Loe5266692004-03-23 21:28:05 +0000926 * @see pci_drivers
927 */
Eric Biederman8ca8d762003-04-22 19:02:15 +0000928static void set_pci_ops(struct device *dev)
929{
930 struct pci_driver *driver;
Li-Ta Loe5266692004-03-23 21:28:05 +0000931
Uwe Hermanne4870472010-11-04 23:23:47 +0000932 if (dev->ops)
933 return;
934
935 /*
936 * Look through the list of setup drivers and find one for
Myles Watson29cc9ed2009-07-02 18:56:24 +0000937 * this PCI device.
Eric Biedermanb78c1972004-10-14 20:54:17 +0000938 */
Aaron Durbin03758152015-09-03 17:23:08 -0500939 for (driver = &_pci_drivers[0]; driver != &_epci_drivers[0]; driver++) {
Eric Biederman8ca8d762003-04-22 19:02:15 +0000940 if ((driver->vendor == dev->vendor) &&
Vadim Bendebury8049fc92012-04-24 12:53:19 -0700941 device_id_match(driver, dev->device)) {
Uwe Hermann312673c2009-10-27 21:49:33 +0000942 dev->ops = (struct device_operations *)driver->ops;
Nico Huber7e3e1ea2020-10-12 16:25:40 +0200943 break;
Eric Biederman8ca8d762003-04-22 19:02:15 +0000944 }
945 }
Li-Ta Loe5266692004-03-23 21:28:05 +0000946
Nico Huber7e3e1ea2020-10-12 16:25:40 +0200947 if (dev->ops) {
948 printk(BIOS_SPEW, "%s [%04x/%04x] %sops\n", dev_path(dev),
949 driver->vendor, driver->device, (driver->ops->scan_bus ? "bus " : ""));
950 return;
951 }
952
Uwe Hermanne4870472010-11-04 23:23:47 +0000953 /* If I don't have a specific driver use the default operations. */
954 switch (dev->hdr_type & 0x7f) { /* Header type */
955 case PCI_HEADER_TYPE_NORMAL:
Eric Biederman8ca8d762003-04-22 19:02:15 +0000956 if ((dev->class >> 8) == PCI_CLASS_BRIDGE_PCI)
957 goto bad;
958 dev->ops = &default_pci_ops_dev;
959 break;
960 case PCI_HEADER_TYPE_BRIDGE:
961 if ((dev->class >> 8) != PCI_CLASS_BRIDGE_PCI)
962 goto bad;
Yinghai Lu13f1c2a2005-07-08 02:49:49 +0000963 dev->ops = get_pci_bridge_ops(dev);
Eric Biederman8ca8d762003-04-22 19:02:15 +0000964 break;
Julius Wernercd49cce2019-03-05 16:53:33 -0800965#if CONFIG(CARDBUS_PLUGIN_SUPPORT)
Yinghai Lu13f1c2a2005-07-08 02:49:49 +0000966 case PCI_HEADER_TYPE_CARDBUS:
967 dev->ops = &default_cardbus_ops_bus;
968 break;
969#endif
Felix Singerc96ee7e2021-01-07 06:14:27 +0000970 default:
Uwe Hermanne4870472010-11-04 23:23:47 +0000971bad:
Li-Ta Lo69c5a902004-04-29 20:08:54 +0000972 if (dev->enabled) {
Uwe Hermanne4870472010-11-04 23:23:47 +0000973 printk(BIOS_ERR, "%s [%04x/%04x/%06x] has unknown "
974 "header type %02x, ignoring.\n", dev_path(dev),
975 dev->vendor, dev->device,
976 dev->class >> 8, dev->hdr_type);
Eric Biederman83b991a2003-10-11 06:20:25 +0000977 }
Eric Biederman8ca8d762003-04-22 19:02:15 +0000978 }
Eric Biederman8ca8d762003-04-22 19:02:15 +0000979}
980
981/**
Uwe Hermannc1ee4292010-10-17 19:01:48 +0000982 * See if we have already allocated a device structure for a given devfn.
Li-Ta Loe5266692004-03-23 21:28:05 +0000983 *
Kyösti Mälkki8712aa12019-01-09 11:31:25 +0200984 * Given a PCI bus structure and a devfn number, find the device structure
985 * corresponding to the devfn, if present. Then move the device structure
986 * as the last child on the bus.
Li-Ta Loe5266692004-03-23 21:28:05 +0000987 *
Kyösti Mälkki8712aa12019-01-09 11:31:25 +0200988 * @param bus Pointer to the bus structure.
Myles Watson29cc9ed2009-07-02 18:56:24 +0000989 * @param devfn A device/function number.
Myles Watson29cc9ed2009-07-02 18:56:24 +0000990 * @return Pointer to the device structure found or NULL if we have not
Li-Ta Lo3a812852004-12-03 22:39:34 +0000991 * allocated a device for this devfn yet.
Eric Biederman8ca8d762003-04-22 19:02:15 +0000992 */
Kyösti Mälkki8712aa12019-01-09 11:31:25 +0200993static struct device *pci_scan_get_dev(struct bus *bus, unsigned int devfn)
Eric Biederman8ca8d762003-04-22 19:02:15 +0000994{
Kyösti Mälkki8712aa12019-01-09 11:31:25 +0200995 struct device *dev, **prev;
Uwe Hermanne4870472010-11-04 23:23:47 +0000996
Kyösti Mälkki8712aa12019-01-09 11:31:25 +0200997 prev = &bus->children;
998 for (dev = bus->children; dev; dev = dev->sibling) {
Duncan Lauriebf696222020-10-18 15:10:00 -0700999 if (dev->path.type == DEVICE_PATH_PCI && dev->path.pci.devfn == devfn) {
1000 /* Unlink from the list. */
1001 *prev = dev->sibling;
1002 dev->sibling = NULL;
1003 break;
Eric Biedermanad1b35a2003-10-14 02:36:51 +00001004 }
Kyösti Mälkki8712aa12019-01-09 11:31:25 +02001005 prev = &dev->sibling;
Eric Biederman8ca8d762003-04-22 19:02:15 +00001006 }
Myles Watson29cc9ed2009-07-02 18:56:24 +00001007
Uwe Hermanne4870472010-11-04 23:23:47 +00001008 /*
1009 * Just like alloc_dev() add the device to the list of devices on the
Myles Watson29cc9ed2009-07-02 18:56:24 +00001010 * bus. When the list of devices was formed we removed all of the
1011 * parents children, and now we are interleaving static and dynamic
1012 * devices in order on the bus.
Eric Biedermanb78c1972004-10-14 20:54:17 +00001013 */
Eric Biedermane9a271e32003-09-02 03:36:25 +00001014 if (dev) {
Myles Watson29cc9ed2009-07-02 18:56:24 +00001015 struct device *child;
Uwe Hermanne4870472010-11-04 23:23:47 +00001016
Kyösti Mälkki8712aa12019-01-09 11:31:25 +02001017 /* Find the last child on the bus. */
1018 for (child = bus->children; child && child->sibling;)
Eric Biedermane9a271e32003-09-02 03:36:25 +00001019 child = child->sibling;
Uwe Hermanne4870472010-11-04 23:23:47 +00001020
Kyösti Mälkki8712aa12019-01-09 11:31:25 +02001021 /* Place the device as last on the bus. */
Uwe Hermanne4870472010-11-04 23:23:47 +00001022 if (child)
Eric Biedermane9a271e32003-09-02 03:36:25 +00001023 child->sibling = dev;
Uwe Hermanne4870472010-11-04 23:23:47 +00001024 else
Kyösti Mälkki8712aa12019-01-09 11:31:25 +02001025 bus->children = dev;
Eric Biedermane9a271e32003-09-02 03:36:25 +00001026 }
1027
Eric Biederman8ca8d762003-04-22 19:02:15 +00001028 return dev;
1029}
1030
Myles Watson032a9652009-05-11 22:24:53 +00001031/**
Uwe Hermannc1ee4292010-10-17 19:01:48 +00001032 * Scan a PCI bus.
Li-Ta Loe5266692004-03-23 21:28:05 +00001033 *
Myles Watson29cc9ed2009-07-02 18:56:24 +00001034 * Determine the existence of a given PCI device. Allocate a new struct device
1035 * if dev==NULL was passed in and the device exists in hardware.
Yinghai Lu13f1c2a2005-07-08 02:49:49 +00001036 *
Uwe Hermannc1ee4292010-10-17 19:01:48 +00001037 * @param dev Pointer to the dev structure.
1038 * @param bus Pointer to the bus structure.
1039 * @param devfn A device/function number to look at.
1040 * @return The device structure for the device (if found), NULL otherwise.
Yinghai Lu13f1c2a2005-07-08 02:49:49 +00001041 */
Aaron Durbinc30d9132017-08-07 16:55:43 -06001042struct device *pci_probe_dev(struct device *dev, struct bus *bus,
1043 unsigned int devfn)
Yinghai Lu13f1c2a2005-07-08 02:49:49 +00001044{
Myles Watson29cc9ed2009-07-02 18:56:24 +00001045 u32 id, class;
1046 u8 hdr_type;
Yinghai Lu13f1c2a2005-07-08 02:49:49 +00001047
Myles Watson29cc9ed2009-07-02 18:56:24 +00001048 /* Detect if a device is present. */
Yinghai Lu13f1c2a2005-07-08 02:49:49 +00001049 if (!dev) {
1050 struct device dummy;
Uwe Hermanne4870472010-11-04 23:23:47 +00001051
Myles Watson29cc9ed2009-07-02 18:56:24 +00001052 dummy.bus = bus;
1053 dummy.path.type = DEVICE_PATH_PCI;
Stefan Reinauer2b34db82009-02-28 20:10:20 +00001054 dummy.path.pci.devfn = devfn;
Uwe Hermanne4870472010-11-04 23:23:47 +00001055
Yinghai Lu13f1c2a2005-07-08 02:49:49 +00001056 id = pci_read_config32(&dummy, PCI_VENDOR_ID);
Uwe Hermanne4870472010-11-04 23:23:47 +00001057 /*
1058 * Have we found something? Some broken boards return 0 if a
1059 * slot is empty, but the expected answer is 0xffffffff.
Yinghai Lu13f1c2a2005-07-08 02:49:49 +00001060 */
Uwe Hermanne4870472010-11-04 23:23:47 +00001061 if (id == 0xffffffff)
Stefan Reinauer7355c752010-04-02 16:30:25 +00001062 return NULL;
Uwe Hermanne4870472010-11-04 23:23:47 +00001063
Stefan Reinauer7355c752010-04-02 16:30:25 +00001064 if ((id == 0x00000000) || (id == 0x0000ffff) ||
1065 (id == 0xffff0000)) {
Uwe Hermanne4870472010-11-04 23:23:47 +00001066 printk(BIOS_SPEW, "%s, bad id 0x%x\n",
1067 dev_path(&dummy), id);
Yinghai Lu13f1c2a2005-07-08 02:49:49 +00001068 return NULL;
1069 }
1070 dev = alloc_dev(bus, &dummy.path);
Myles Watson29cc9ed2009-07-02 18:56:24 +00001071 } else {
Uwe Hermanne4870472010-11-04 23:23:47 +00001072 /*
1073 * Enable/disable the device. Once we have found the device-
Myles Watson29cc9ed2009-07-02 18:56:24 +00001074 * specific operations this operations we will disable the
1075 * device with those as well.
Myles Watson032a9652009-05-11 22:24:53 +00001076 *
Yinghai Lu13f1c2a2005-07-08 02:49:49 +00001077 * This is geared toward devices that have subfunctions
1078 * that do not show up by default.
Myles Watson032a9652009-05-11 22:24:53 +00001079 *
Yinghai Lu13f1c2a2005-07-08 02:49:49 +00001080 * If a device is a stuff option on the motherboard
Myles Watson29cc9ed2009-07-02 18:56:24 +00001081 * it may be absent and enable_dev() must cope.
Yinghai Lu13f1c2a2005-07-08 02:49:49 +00001082 */
Myles Watson29cc9ed2009-07-02 18:56:24 +00001083 /* Run the magic enable sequence for the device. */
Uwe Hermanne4870472010-11-04 23:23:47 +00001084 if (dev->chip_ops && dev->chip_ops->enable_dev)
Yinghai Lu13f1c2a2005-07-08 02:49:49 +00001085 dev->chip_ops->enable_dev(dev);
Uwe Hermanne4870472010-11-04 23:23:47 +00001086
Myles Watson29cc9ed2009-07-02 18:56:24 +00001087 /* Now read the vendor and device ID. */
Yinghai Lu13f1c2a2005-07-08 02:49:49 +00001088 id = pci_read_config32(dev, PCI_VENDOR_ID);
Myles Watson032a9652009-05-11 22:24:53 +00001089
Uwe Hermanne4870472010-11-04 23:23:47 +00001090 /*
1091 * If the device does not have a PCI ID disable it. Possibly
Myles Watson29cc9ed2009-07-02 18:56:24 +00001092 * this is because we have already disabled the device. But
1093 * this also handles optional devices that may not always
1094 * show up.
Yinghai Lu13f1c2a2005-07-08 02:49:49 +00001095 */
1096 /* If the chain is fully enumerated quit */
Myles Watson29cc9ed2009-07-02 18:56:24 +00001097 if ((id == 0xffffffff) || (id == 0x00000000) ||
1098 (id == 0x0000ffff) || (id == 0xffff0000)) {
Yinghai Lu13f1c2a2005-07-08 02:49:49 +00001099 if (dev->enabled) {
Uwe Hermanne4870472010-11-04 23:23:47 +00001100 printk(BIOS_INFO, "PCI: Static device %s not "
1101 "found, disabling it.\n", dev_path(dev));
Yinghai Lu13f1c2a2005-07-08 02:49:49 +00001102 dev->enabled = 0;
1103 }
1104 return dev;
1105 }
1106 }
Uwe Hermanne4870472010-11-04 23:23:47 +00001107
Myles Watson29cc9ed2009-07-02 18:56:24 +00001108 /* Read the rest of the PCI configuration information. */
Yinghai Lu13f1c2a2005-07-08 02:49:49 +00001109 hdr_type = pci_read_config8(dev, PCI_HEADER_TYPE);
1110 class = pci_read_config32(dev, PCI_CLASS_REVISION);
Myles Watson032a9652009-05-11 22:24:53 +00001111
Myles Watson29cc9ed2009-07-02 18:56:24 +00001112 /* Store the interesting information in the device structure. */
Yinghai Lu13f1c2a2005-07-08 02:49:49 +00001113 dev->vendor = id & 0xffff;
1114 dev->device = (id >> 16) & 0xffff;
1115 dev->hdr_type = hdr_type;
Myles Watson29cc9ed2009-07-02 18:56:24 +00001116
1117 /* Class code, the upper 3 bytes of PCI_CLASS_REVISION. */
Yinghai Lu13f1c2a2005-07-08 02:49:49 +00001118 dev->class = class >> 8;
Myles Watson032a9652009-05-11 22:24:53 +00001119
Myles Watson29cc9ed2009-07-02 18:56:24 +00001120 /* Architectural/System devices always need to be bus masters. */
Felix Singerd3d0fd72020-09-07 16:15:14 +02001121 if ((dev->class >> 16) == PCI_BASE_CLASS_SYSTEM &&
1122 CONFIG(PCI_ALLOW_BUS_MASTER_ANY_DEVICE))
Yinghai Lu13f1c2a2005-07-08 02:49:49 +00001123 dev->command |= PCI_COMMAND_MASTER;
Uwe Hermanne4870472010-11-04 23:23:47 +00001124
1125 /*
1126 * Look at the vendor and device ID, or at least the header type and
Myles Watson29cc9ed2009-07-02 18:56:24 +00001127 * class and figure out which set of configuration methods to use.
1128 * Unless we already have some PCI ops.
Yinghai Lu13f1c2a2005-07-08 02:49:49 +00001129 */
1130 set_pci_ops(dev);
1131
Myles Watson29cc9ed2009-07-02 18:56:24 +00001132 /* Now run the magic enable/disable sequence for the device. */
Uwe Hermanne4870472010-11-04 23:23:47 +00001133 if (dev->ops && dev->ops->enable)
Yinghai Lu13f1c2a2005-07-08 02:49:49 +00001134 dev->ops->enable(dev);
Myles Watson032a9652009-05-11 22:24:53 +00001135
Myles Watson29cc9ed2009-07-02 18:56:24 +00001136 /* Display the device. */
Uwe Hermanne4870472010-11-04 23:23:47 +00001137 printk(BIOS_DEBUG, "%s [%04x/%04x] %s%s\n", dev_path(dev),
1138 dev->vendor, dev->device, dev->enabled ? "enabled" : "disabled",
1139 dev->ops ? "" : " No operations");
Yinghai Lu13f1c2a2005-07-08 02:49:49 +00001140
1141 return dev;
1142}
1143
Myles Watson032a9652009-05-11 22:24:53 +00001144/**
Kyösti Mälkkic73acdb2013-06-15 17:16:56 +03001145 * Test for match between romstage and ramstage device instance.
1146 *
1147 * @param dev Pointer to the device structure.
1148 * @param sdev Simple device model identifier, created with PCI_DEV().
1149 * @return Non-zero if bus:dev.fn of device matches.
1150 */
Aaron Durbinc30d9132017-08-07 16:55:43 -06001151unsigned int pci_match_simple_dev(struct device *dev, pci_devfn_t sdev)
Kyösti Mälkkic73acdb2013-06-15 17:16:56 +03001152{
1153 return dev->bus->secondary == PCI_DEV2SEGBUS(sdev) &&
1154 dev->path.pci.devfn == PCI_DEV2DEVFN(sdev);
1155}
1156
1157/**
Tim Wawrzynczakdbcf7b12020-05-13 16:15:08 -06001158 * PCI devices that are marked as "hidden" do not get probed. However, the same
1159 * initialization logic is still performed as if it were. This is useful when
1160 * devices would like to be described in the devicetree.cb file, and/or present
1161 * static PCI resources to the allocator, but the platform firmware hides the
1162 * device (makes the device invisible to PCI enumeration) before PCI enumeration
1163 * takes place.
1164 *
1165 * The expected semantics of PCI devices marked as 'hidden':
1166 * 1) The device is actually present under the specified BDF
1167 * 2) The device config space can still be accessed somehow, but the Vendor ID
1168 * indicates there is no device there (it reads as 0xffffffff).
1169 * 3) The device may still consume PCI resources. Typically, these would have
1170 * been hardcoded elsewhere.
1171 *
1172 * @param dev Pointer to the device structure.
1173 */
1174static void pci_scan_hidden_device(struct device *dev)
1175{
1176 if (dev->chip_ops && dev->chip_ops->enable_dev)
1177 dev->chip_ops->enable_dev(dev);
1178
1179 /*
1180 * If chip_ops->enable_dev did not set dev->ops, then set to a default
1181 * .ops, because PCI enumeration is effectively being skipped, therefore
1182 * no PCI driver will bind to this device. However, children may want to
1183 * be enumerated, so this provides scan_static_bus for the .scan_bus
1184 * callback.
1185 */
1186 if (dev->ops == NULL)
1187 dev->ops = &default_hidden_pci_ops_dev;
1188
1189 if (dev->ops->enable)
1190 dev->ops->enable(dev);
1191
1192 /* Display the device almost as if it were probed normally */
1193 printk(BIOS_DEBUG, "%s [0000/%04x] hidden%s\n", dev_path(dev),
1194 dev->device, dev->ops ? "" : " No operations");
1195}
1196
1197/**
Uwe Hermannc1ee4292010-10-17 19:01:48 +00001198 * Scan a PCI bus.
Yinghai Lu13f1c2a2005-07-08 02:49:49 +00001199 *
Li-Ta Loe5266692004-03-23 21:28:05 +00001200 * Determine the existence of devices and bridges on a PCI bus. If there are
1201 * bridges on the bus, recursively scan the buses behind the bridges.
1202 *
Uwe Hermannc1ee4292010-10-17 19:01:48 +00001203 * @param bus Pointer to the bus structure.
1204 * @param min_devfn Minimum devfn to look at in the scan, usually 0x00.
1205 * @param max_devfn Maximum devfn to look at in the scan, usually 0xff.
Eric Biederman8ca8d762003-04-22 19:02:15 +00001206 */
Martin Roth38ddbfb2019-10-23 21:41:00 -06001207void pci_scan_bus(struct bus *bus, unsigned int min_devfn,
1208 unsigned int max_devfn)
Eric Biederman8ca8d762003-04-22 19:02:15 +00001209{
1210 unsigned int devfn;
Kyösti Mälkki8712aa12019-01-09 11:31:25 +02001211 struct device *dev, **prev;
1212 int once = 0;
Eric Biederman8ca8d762003-04-22 19:02:15 +00001213
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +00001214 printk(BIOS_DEBUG, "PCI: pci_scan_bus for bus %02x\n", bus->secondary);
Eric Biederman8ca8d762003-04-22 19:02:15 +00001215
Uwe Hermanne4870472010-11-04 23:23:47 +00001216 /* Maximum sane devfn is 0xFF. */
Juhana Helovuo50b78b62010-09-13 14:43:02 +00001217 if (max_devfn > 0xff) {
Uwe Hermanne4870472010-11-04 23:23:47 +00001218 printk(BIOS_ERR, "PCI: pci_scan_bus limits devfn %x - "
1219 "devfn %x\n", min_devfn, max_devfn);
1220 printk(BIOS_ERR, "PCI: pci_scan_bus upper limit too big. "
1221 "Using 0xff.\n");
Juhana Helovuo50b78b62010-09-13 14:43:02 +00001222 max_devfn=0xff;
1223 }
1224
Eric Biederman8ca8d762003-04-22 19:02:15 +00001225 post_code(0x24);
Uwe Hermanne4870472010-11-04 23:23:47 +00001226
1227 /*
1228 * Probe all devices/functions on this bus with some optimization for
Myles Watson29cc9ed2009-07-02 18:56:24 +00001229 * non-existence and single function devices.
Eric Biedermanb78c1972004-10-14 20:54:17 +00001230 */
Eric Biedermane9a271e32003-09-02 03:36:25 +00001231 for (devfn = min_devfn; devfn <= max_devfn; devfn++) {
Ronald G. Minnich466ca2c2019-10-22 02:02:24 +00001232 if (CONFIG(MINIMAL_PCI_SCANNING)) {
1233 dev = pcidev_path_behind(bus, devfn);
1234 if (!dev || !dev->mandatory)
1235 continue;
1236 }
1237
Uwe Hermanne4870472010-11-04 23:23:47 +00001238 /* First thing setup the device structure. */
Kyösti Mälkki8712aa12019-01-09 11:31:25 +02001239 dev = pci_scan_get_dev(bus, devfn);
Li-Ta Lo9782f752004-05-05 21:15:42 +00001240
Tim Wawrzynczakdbcf7b12020-05-13 16:15:08 -06001241 /* Devices marked 'hidden' do not get probed */
1242 if (dev && dev->hidden) {
1243 pci_scan_hidden_device(dev);
1244
1245 /* Skip pci_probe_dev, go to next devfn */
1246 continue;
1247 }
1248
Myles Watson29cc9ed2009-07-02 18:56:24 +00001249 /* See if a device is present and setup the device structure. */
Myles Watson032a9652009-05-11 22:24:53 +00001250 dev = pci_probe_dev(dev, bus, devfn);
Eric Biederman03acab62004-10-14 21:25:53 +00001251
Uwe Hermanne4870472010-11-04 23:23:47 +00001252 /*
1253 * If this is not a multi function device, or the device is
Myles Watson29cc9ed2009-07-02 18:56:24 +00001254 * not present don't waste time probing another function.
Myles Watson032a9652009-05-11 22:24:53 +00001255 * Skip to next device.
Eric Biederman8ca8d762003-04-22 19:02:15 +00001256 */
Uwe Hermanne4870472010-11-04 23:23:47 +00001257 if ((PCI_FUNC(devfn) == 0x00) && (!dev
Myles Watson29cc9ed2009-07-02 18:56:24 +00001258 || (dev->enabled && ((dev->hdr_type & 0x80) != 0x80)))) {
Eric Biederman8ca8d762003-04-22 19:02:15 +00001259 devfn += 0x07;
1260 }
1261 }
Uwe Hermanne4870472010-11-04 23:23:47 +00001262
Eric Biederman8ca8d762003-04-22 19:02:15 +00001263 post_code(0x25);
1264
Uwe Hermanne4870472010-11-04 23:23:47 +00001265 /*
1266 * Warn if any leftover static devices are are found.
1267 * There's probably a problem in devicetree.cb.
Myles Watson29cc9ed2009-07-02 18:56:24 +00001268 */
Uwe Hermanne4870472010-11-04 23:23:47 +00001269
Kyösti Mälkki8712aa12019-01-09 11:31:25 +02001270 prev = &bus->children;
1271 for (dev = bus->children; dev; dev = dev->sibling) {
Duncan Lauriebf696222020-10-18 15:10:00 -07001272
1273 /*
1274 * If static device is not PCI then enable it here and don't
1275 * treat it as a leftover device.
1276 */
1277 if (dev->path.type != DEVICE_PATH_PCI) {
1278 enable_static_device(dev);
1279 continue;
1280 }
1281
Tim Wawrzynczakdbcf7b12020-05-13 16:15:08 -06001282 /*
1283 * The device is only considered leftover if it is not hidden
1284 * and it has a Vendor ID of 0 (the default for a device that
1285 * could not be probed).
1286 */
1287 if (dev->vendor != 0 || dev->hidden) {
Kyösti Mälkki8712aa12019-01-09 11:31:25 +02001288 prev = &dev->sibling;
1289 continue;
1290 }
1291
1292 /* Unlink it from list. */
1293 *prev = dev->sibling;
1294
1295 if (!once++)
1296 printk(BIOS_WARNING, "PCI: Leftover static devices:\n");
1297 printk(BIOS_WARNING, "%s\n", dev_path(dev));
Yinghai Lu13f1c2a2005-07-08 02:49:49 +00001298 }
1299
Kyösti Mälkki8712aa12019-01-09 11:31:25 +02001300 if (once)
1301 printk(BIOS_WARNING, "PCI: Check your devicetree.cb.\n");
1302
Uwe Hermanne4870472010-11-04 23:23:47 +00001303 /*
1304 * For all children that implement scan_bus() (i.e. bridges)
Eric Biedermanb78c1972004-10-14 20:54:17 +00001305 * scan the bus behind that child.
1306 */
Kyösti Mälkkide271a82015-03-18 13:09:47 +02001307
Kyösti Mälkki2d2367c2015-02-20 21:28:31 +02001308 scan_bridges(bus);
Kyösti Mälkkide271a82015-03-18 13:09:47 +02001309
Uwe Hermanne4870472010-11-04 23:23:47 +00001310 /*
1311 * We've scanned the bus and so we know all about what's on the other
Myles Watson29cc9ed2009-07-02 18:56:24 +00001312 * side of any bridges that may be on this bus plus any devices.
Eric Biederman8ca8d762003-04-22 19:02:15 +00001313 * Return how far we've got finding sub-buses.
1314 */
Eric Biederman8ca8d762003-04-22 19:02:15 +00001315 post_code(0x55);
Eric Biederman8ca8d762003-04-22 19:02:15 +00001316}
1317
Kyösti Mälkki33452402015-02-23 06:58:26 +02001318typedef enum {
1319 PCI_ROUTE_CLOSE,
1320 PCI_ROUTE_SCAN,
1321 PCI_ROUTE_FINAL,
1322} scan_state;
1323
1324static void pci_bridge_route(struct bus *link, scan_state state)
1325{
1326 struct device *dev = link->dev;
1327 struct bus *parent = dev->bus;
1328 u32 reg, buses = 0;
1329
Kyösti Mälkki757c8b42015-02-23 06:58:26 +02001330 if (state == PCI_ROUTE_SCAN) {
1331 link->secondary = parent->subordinate + 1;
Jeremy Sollercf2ac542019-10-09 21:40:36 -06001332 link->subordinate = link->secondary + dev->hotplug_buses;
Kyösti Mälkki757c8b42015-02-23 06:58:26 +02001333 }
1334
Kyösti Mälkki33452402015-02-23 06:58:26 +02001335 if (state == PCI_ROUTE_CLOSE) {
1336 buses |= 0xfeff << 8;
1337 } else if (state == PCI_ROUTE_SCAN) {
Timothy Pearson7d8a4782015-10-24 20:34:57 -05001338 buses |= parent->secondary & 0xff;
Kyösti Mälkki33452402015-02-23 06:58:26 +02001339 buses |= ((u32) link->secondary & 0xff) << 8;
Kyösti Mälkki757c8b42015-02-23 06:58:26 +02001340 buses |= 0xff << 16; /* MAX PCI_BUS number here */
Kyösti Mälkki33452402015-02-23 06:58:26 +02001341 } else if (state == PCI_ROUTE_FINAL) {
1342 buses |= parent->secondary & 0xff;
1343 buses |= ((u32) link->secondary & 0xff) << 8;
1344 buses |= ((u32) link->subordinate & 0xff) << 16;
1345 }
1346
1347 if (state == PCI_ROUTE_SCAN) {
1348 /* Clear all status bits and turn off memory, I/O and master enables. */
1349 link->bridge_cmd = pci_read_config16(dev, PCI_COMMAND);
1350 pci_write_config16(dev, PCI_COMMAND, 0x0000);
1351 pci_write_config16(dev, PCI_STATUS, 0xffff);
1352 }
1353
1354 /*
1355 * Configure the bus numbers for this bridge: the configuration
1356 * transactions will not be propagated by the bridge if it is not
1357 * correctly configured.
1358 */
1359
1360 reg = pci_read_config32(dev, PCI_PRIMARY_BUS);
1361 reg &= 0xff000000;
1362 reg |= buses;
1363 pci_write_config32(dev, PCI_PRIMARY_BUS, reg);
1364
1365 if (state == PCI_ROUTE_FINAL) {
1366 pci_write_config16(dev, PCI_COMMAND, link->bridge_cmd);
Kyösti Mälkki757c8b42015-02-23 06:58:26 +02001367 parent->subordinate = link->subordinate;
Kyösti Mälkki33452402015-02-23 06:58:26 +02001368 }
1369}
1370
Li-Ta Loe5266692004-03-23 21:28:05 +00001371/**
Uwe Hermannc1ee4292010-10-17 19:01:48 +00001372 * Scan a PCI bridge and the buses behind the bridge.
Li-Ta Loe5266692004-03-23 21:28:05 +00001373 *
1374 * Determine the existence of buses behind the bridge. Set up the bridge
1375 * according to the result of the scan.
1376 *
1377 * This function is the default scan_bus() method for PCI bridge devices.
1378 *
Myles Watson29cc9ed2009-07-02 18:56:24 +00001379 * @param dev Pointer to the bridge device.
Uwe Hermannc1ee4292010-10-17 19:01:48 +00001380 * @param do_scan_bus TODO
Eric Biederman8ca8d762003-04-22 19:02:15 +00001381 */
Kyösti Mälkki580e7222015-03-19 21:04:23 +02001382void do_pci_scan_bridge(struct device *dev,
Kyösti Mälkkide271a82015-03-18 13:09:47 +02001383 void (*do_scan_bus) (struct bus * bus,
Martin Roth38ddbfb2019-10-23 21:41:00 -06001384 unsigned int min_devfn,
1385 unsigned int max_devfn))
Eric Biederman8ca8d762003-04-22 19:02:15 +00001386{
Eric Biedermane9a271e32003-09-02 03:36:25 +00001387 struct bus *bus;
Eric Biederman83b991a2003-10-11 06:20:25 +00001388
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +00001389 printk(BIOS_SPEW, "%s for %s\n", __func__, dev_path(dev));
Li-Ta Lo3a812852004-12-03 22:39:34 +00001390
Myles Watson894a3472010-06-09 22:41:35 +00001391 if (dev->link_list == NULL) {
1392 struct bus *link;
1393 link = malloc(sizeof(*link));
1394 if (link == NULL)
1395 die("Couldn't allocate a link!\n");
1396 memset(link, 0, sizeof(*link));
1397 link->dev = dev;
1398 dev->link_list = link;
1399 }
1400
1401 bus = dev->link_list;
Eric Biedermane9a271e32003-09-02 03:36:25 +00001402
Nico Huber061b9052019-09-21 15:58:23 +02001403 pci_bridge_vga_compat(bus);
1404
Kyösti Mälkki33452402015-02-23 06:58:26 +02001405 pci_bridge_route(bus, PCI_ROUTE_SCAN);
Li-Ta Lo3a812852004-12-03 22:39:34 +00001406
Kyösti Mälkkide271a82015-03-18 13:09:47 +02001407 do_scan_bus(bus, 0x00, 0xff);
Kyösti Mälkki33452402015-02-23 06:58:26 +02001408
1409 pci_bridge_route(bus, PCI_ROUTE_FINAL);
Eric Biederman8ca8d762003-04-22 19:02:15 +00001410}
Li-Ta Loe5266692004-03-23 21:28:05 +00001411
Yinghai Lu13f1c2a2005-07-08 02:49:49 +00001412/**
Uwe Hermannc1ee4292010-10-17 19:01:48 +00001413 * Scan a PCI bridge and the buses behind the bridge.
Yinghai Lu13f1c2a2005-07-08 02:49:49 +00001414 *
1415 * Determine the existence of buses behind the bridge. Set up the bridge
1416 * according to the result of the scan.
1417 *
1418 * This function is the default scan_bus() method for PCI bridge devices.
1419 *
Myles Watson29cc9ed2009-07-02 18:56:24 +00001420 * @param dev Pointer to the bridge device.
Yinghai Lu13f1c2a2005-07-08 02:49:49 +00001421 */
Kyösti Mälkki580e7222015-03-19 21:04:23 +02001422void pci_scan_bridge(struct device *dev)
Yinghai Lu13f1c2a2005-07-08 02:49:49 +00001423{
Kyösti Mälkki580e7222015-03-19 21:04:23 +02001424 do_pci_scan_bridge(dev, pci_scan_bus);
Yinghai Lu13f1c2a2005-07-08 02:49:49 +00001425}
1426
Myles Watson29cc9ed2009-07-02 18:56:24 +00001427/**
Uwe Hermannc1ee4292010-10-17 19:01:48 +00001428 * Scan a PCI domain.
Myles Watson29cc9ed2009-07-02 18:56:24 +00001429 *
1430 * This function is the default scan_bus() method for PCI domains.
1431 *
Uwe Hermannc1ee4292010-10-17 19:01:48 +00001432 * @param dev Pointer to the domain.
Myles Watson29cc9ed2009-07-02 18:56:24 +00001433 */
Aaron Durbinc30d9132017-08-07 16:55:43 -06001434void pci_domain_scan_bus(struct device *dev)
Myles Watson29cc9ed2009-07-02 18:56:24 +00001435{
Kyösti Mälkki6f370172015-03-19 15:26:52 +02001436 struct bus *link = dev->link_list;
Kyösti Mälkkide271a82015-03-18 13:09:47 +02001437 pci_scan_bus(link, PCI_DEVFN(0, 0), 0xff);
Myles Watson29cc9ed2009-07-02 18:56:24 +00001438}
1439
Mike Loptien0f5cf5e2014-05-12 21:46:31 -06001440/**
1441 * Take an INT_PIN number (0, 1 - 4) and convert
1442 * it to a string ("NO PIN", "PIN A" - "PIN D")
1443 *
1444 * @param pin PCI Interrupt Pin number (0, 1 - 4)
1445 * @return A string corresponding to the pin number or "Invalid"
1446 */
1447const char *pin_to_str(int pin)
1448{
1449 const char *str[5] = {
1450 "NO PIN",
1451 "PIN A",
1452 "PIN B",
1453 "PIN C",
1454 "PIN D",
1455 };
1456
1457 if (pin >= 0 && pin <= 4)
1458 return str[pin];
1459 else
1460 return "Invalid PIN, not 0 - 4";
1461}
1462
1463/**
1464 * Get the PCI INT_PIN swizzle for a device defined as:
1465 * pin_parent = (pin_child + devn_child) % 4 + 1
1466 * where PIN A = 1 ... PIN_D = 4
1467 *
1468 * Given a PCI device structure 'dev', find the interrupt pin
1469 * that will be triggered on its parent bridge device when
1470 * generating an interrupt. For example: Device 1:3.2 may
1471 * use INT_PIN A but will trigger PIN D on its parent bridge
1472 * device. In this case, this function will return 4 (PIN D).
1473 *
1474 * @param dev A PCI device structure to swizzle interrupt pins for
Martin Roth32bc6b62015-01-04 16:54:35 -07001475 * @param *parent_bridge The PCI device structure for the bridge
Mike Loptien0f5cf5e2014-05-12 21:46:31 -06001476 * device 'dev' is attached to
1477 * @return The interrupt pin number (1 - 4) that 'dev' will
1478 * trigger when generating an interrupt
1479 */
Aaron Durbinc30d9132017-08-07 16:55:43 -06001480static int swizzle_irq_pins(struct device *dev, struct device **parent_bridge)
Mike Loptien0f5cf5e2014-05-12 21:46:31 -06001481{
Aaron Durbinc30d9132017-08-07 16:55:43 -06001482 struct device *parent; /* Our current device's parent device */
1483 struct device *child; /* The child device of the parent */
Mike Loptien0f5cf5e2014-05-12 21:46:31 -06001484 uint8_t parent_bus = 0; /* Parent Bus number */
1485 uint16_t parent_devfn = 0; /* Parent Device and Function number */
1486 uint16_t child_devfn = 0; /* Child Device and Function number */
1487 uint8_t swizzled_pin = 0; /* Pin swizzled across a bridge */
1488
1489 /* Start with PIN A = 0 ... D = 3 */
1490 swizzled_pin = pci_read_config8(dev, PCI_INTERRUPT_PIN) - 1;
1491
1492 /* While our current device has parent devices */
1493 child = dev;
1494 for (parent = child->bus->dev; parent; parent = parent->bus->dev) {
1495 parent_bus = parent->bus->secondary;
1496 parent_devfn = parent->path.pci.devfn;
1497 child_devfn = child->path.pci.devfn;
1498
1499 /* Swizzle the INT_PIN for any bridges not on root bus */
1500 swizzled_pin = (PCI_SLOT(child_devfn) + swizzled_pin) % 4;
1501 printk(BIOS_SPEW, "\tWith INT_PIN swizzled to %s\n"
1502 "\tAttached to bridge device %01X:%02Xh.%02Xh\n",
1503 pin_to_str(swizzled_pin + 1), parent_bus,
1504 PCI_SLOT(parent_devfn), PCI_FUNC(parent_devfn));
1505
1506 /* Continue until we find the root bus */
1507 if (parent_bus > 0) {
1508 /*
1509 * We will go on to the next parent so this parent
1510 * becomes the child
1511 */
1512 child = parent;
1513 continue;
1514 } else {
1515 /*
1516 * Found the root bridge device,
1517 * fill in the structure and exit
1518 */
1519 *parent_bridge = parent;
1520 break;
1521 }
1522 }
1523
1524 /* End with PIN A = 1 ... D = 4 */
1525 return swizzled_pin + 1;
1526}
1527
1528/**
1529 * Given a device structure 'dev', find its interrupt pin
1530 * and its parent bridge 'parent_bdg' device structure.
1531 * If it is behind a bridge, it will return the interrupt
1532 * pin number (1 - 4) of the parent bridge that the device
1533 * interrupt pin has been swizzled to, otherwise it will
1534 * return the interrupt pin that is programmed into the
1535 * PCI config space of the target device. If 'dev' is
1536 * behind a bridge, it will fill in 'parent_bdg' with the
1537 * device structure of the bridge it is behind, otherwise
1538 * it will copy 'dev' into 'parent_bdg'.
1539 *
1540 * @param dev A PCI device structure to get interrupt pins for.
1541 * @param *parent_bdg The PCI device structure for the bridge
1542 * device 'dev' is attached to.
1543 * @return The interrupt pin number (1 - 4) that 'dev' will
1544 * trigger when generating an interrupt.
1545 * Errors: -1 is returned if the device is not enabled
1546 * -2 is returned if a parent bridge could not be found.
1547 */
Aaron Durbinc30d9132017-08-07 16:55:43 -06001548int get_pci_irq_pins(struct device *dev, struct device **parent_bdg)
Mike Loptien0f5cf5e2014-05-12 21:46:31 -06001549{
1550 uint8_t bus = 0; /* The bus this device is on */
1551 uint16_t devfn = 0; /* This device's device and function numbers */
1552 uint8_t int_pin = 0; /* Interrupt pin used by the device */
1553 uint8_t target_pin = 0; /* Interrupt pin we want to assign an IRQ to */
1554
1555 /* Make sure this device is enabled */
1556 if (!(dev->enabled && (dev->path.type == DEVICE_PATH_PCI)))
1557 return -1;
1558
1559 bus = dev->bus->secondary;
1560 devfn = dev->path.pci.devfn;
1561
1562 /* Get and validate the interrupt pin used. Only 1-4 are allowed */
1563 int_pin = pci_read_config8(dev, PCI_INTERRUPT_PIN);
1564 if (int_pin < 1 || int_pin > 4)
1565 return -1;
1566
1567 printk(BIOS_SPEW, "PCI IRQ: Found device %01X:%02X.%02X using %s\n",
1568 bus, PCI_SLOT(devfn), PCI_FUNC(devfn), pin_to_str(int_pin));
1569
1570 /* If this device is on a bridge, swizzle its INT_PIN */
1571 if (bus) {
1572 /* Swizzle its INT_PINs */
1573 target_pin = swizzle_irq_pins(dev, parent_bdg);
1574
1575 /* Make sure the swizzle returned valid structures */
1576 if (parent_bdg == NULL) {
1577 printk(BIOS_WARNING,
1578 "Warning: Could not find parent bridge for this device!\n");
1579 return -2;
1580 }
1581 } else { /* Device is not behind a bridge */
1582 target_pin = int_pin; /* Return its own interrupt pin */
1583 *parent_bdg = dev; /* Return its own structure */
1584 }
1585
1586 /* Target pin is the interrupt pin we want to assign an IRQ to */
1587 return target_pin;
1588}
1589
Julius Wernercd49cce2019-03-05 16:53:33 -08001590#if CONFIG(PC80_SYSTEM)
Myles Watson29cc9ed2009-07-02 18:56:24 +00001591/**
Uwe Hermannc1ee4292010-10-17 19:01:48 +00001592 * Assign IRQ numbers.
Myles Watson29cc9ed2009-07-02 18:56:24 +00001593 *
Stefan Reinauer4d933dd2009-07-21 21:36:41 +00001594 * This function assigns IRQs for all functions contained within the indicated
Uwe Hermanne4870472010-11-04 23:23:47 +00001595 * device address. If the device does not exist or does not require interrupts
Stefan Reinauer4d933dd2009-07-21 21:36:41 +00001596 * then this function has no effect.
Myles Watson29cc9ed2009-07-02 18:56:24 +00001597 *
1598 * This function should be called for each PCI slot in your system.
1599 *
Kyösti Mälkkic19d6a62019-07-04 21:39:28 +03001600 * @param dev Pointer to dev structure.
Uwe Hermannc1ee4292010-10-17 19:01:48 +00001601 * @param pIntAtoD An array of IRQ #s that are assigned to PINTA through PINTD
1602 * of this slot. The particular IRQ #s that are passed in depend on the
1603 * routing inside your southbridge and on your board.
Stefan Reinauer4d933dd2009-07-21 21:36:41 +00001604 */
Kyösti Mälkkic19d6a62019-07-04 21:39:28 +03001605void pci_assign_irqs(struct device *dev, const unsigned char pIntAtoD[4])
Ronald G. Minnich6dd6c6852003-10-02 00:08:42 +00001606{
Kyösti Mälkkic19d6a62019-07-04 21:39:28 +03001607 u8 slot, line, irq;
Ronald G. Minnich6dd6c6852003-10-02 00:08:42 +00001608
Kyösti Mälkkic19d6a62019-07-04 21:39:28 +03001609 /* Each device may contain up to eight functions. */
1610 slot = dev->path.pci.devfn >> 3;
Ronald G. Minnich6dd6c6852003-10-02 00:08:42 +00001611
Kyösti Mälkkic19d6a62019-07-04 21:39:28 +03001612 for (; dev ; dev = dev->sibling) {
Ronald G. Minnich6dd6c6852003-10-02 00:08:42 +00001613
Kyösti Mälkkic19d6a62019-07-04 21:39:28 +03001614 if (dev->path.pci.devfn >> 3 != slot)
1615 break;
1616
1617 line = pci_read_config8(dev, PCI_INTERRUPT_PIN);
Ronald G. Minnich6dd6c6852003-10-02 00:08:42 +00001618
Uwe Hermanne4870472010-11-04 23:23:47 +00001619 /* PCI spec says all values except 1..4 are reserved. */
Stefan Reinauer4d933dd2009-07-21 21:36:41 +00001620 if ((line < 1) || (line > 4))
1621 continue;
Ronald G. Minnich6dd6c6852003-10-02 00:08:42 +00001622
Stefan Reinauer4d933dd2009-07-21 21:36:41 +00001623 irq = pIntAtoD[line - 1];
Ronald G. Minnich6dd6c6852003-10-02 00:08:42 +00001624
Kyösti Mälkkic19d6a62019-07-04 21:39:28 +03001625 printk(BIOS_DEBUG, "Assigning IRQ %d to %s\n", irq, dev_path(dev));
Ronald G. Minnich6dd6c6852003-10-02 00:08:42 +00001626
Kyösti Mälkkic19d6a62019-07-04 21:39:28 +03001627 pci_write_config8(dev, PCI_INTERRUPT_LINE, pIntAtoD[line - 1]);
Stefan Reinauer4d933dd2009-07-21 21:36:41 +00001628
Julius Wernercd49cce2019-03-05 16:53:33 -08001629#if CONFIG(PC80_SYSTEM)
Uwe Hermanne4870472010-11-04 23:23:47 +00001630 /* Change to level triggered. */
1631 i8259_configure_irq_trigger(pIntAtoD[line - 1],
1632 IRQ_LEVEL_TRIGGERED);
Stefan Reinauer5fb62162010-12-16 23:52:04 +00001633#endif
Ronald G. Minnich6dd6c6852003-10-02 00:08:42 +00001634 }
1635}
John Zhao95b4ece02020-05-04 15:58:48 -07001636
1637void pci_dev_disable_bus_master(const struct device *dev)
1638{
1639 pci_update_config16(dev, PCI_COMMAND, ~PCI_COMMAND_MASTER, 0x0);
1640}
Stefan Reinauer4d933dd2009-07-21 21:36:41 +00001641#endif