blob: b2e3c9ac6448a5314fe833f8919d8fa004f2e24d [file] [log] [blame]
Eric Biederman8ca8d762003-04-22 19:02:15 +00001/*
Stefan Reinauer7e61e452008-01-18 10:35:56 +00002 * This file is part of the coreboot project.
Uwe Hermannb80dbf02007-04-22 19:08:13 +00003 *
4 * It was originally based on the Linux kernel (drivers/pci/pci.c).
Martin Rothbb5953d2016-04-11 20:53:39 -06005 * Copyright 1993 -- 1997 Drew Eckhardt, Frederic Potter,
6 * David Mosberger-Tang
Uwe Hermannb80dbf02007-04-22 19:08:13 +00007 *
Martin Rothbb5953d2016-04-11 20:53:39 -06008 * Copyright 1997 -- 1999 Martin Mares <mj@atrey.karlin.mff.cuni.cz>
9 *
Uwe Hermannb80dbf02007-04-22 19:08:13 +000010 * Copyright (C) 2003-2004 Linux Networx
11 * (Written by Eric Biederman <ebiederman@lnxi.com> for Linux Networx)
12 * Copyright (C) 2003-2006 Ronald G. Minnich <rminnich@gmail.com>
13 * Copyright (C) 2004-2005 Li-Ta Lo <ollie@lanl.gov>
14 * Copyright (C) 2005-2006 Tyan
15 * (Written by Yinghai Lu <yhlu@tyan.com> for Tyan)
Patrick Georgi16cdbb22009-04-21 20:14:31 +000016 * Copyright (C) 2005-2009 coresystems GmbH
17 * (Written by Stefan Reinauer <stepan@coresystems.de> for coresystems GmbH)
Mike Loptien0f5cf5e2014-05-12 21:46:31 -060018 * Copyright (C) 2014 Sage Electronic Engineering, LLC.
Martin Rothbb5953d2016-04-11 20:53:39 -060019 *
20 * This program is free software; you can redistribute it and/or modify
21 * it under the terms of the GNU General Public License as published by
22 * the Free Software Foundation; version 2 of the License.
23 *
24 * This program is distributed in the hope that it will be useful,
25 * but WITHOUT ANY WARRANTY; without even the implied warranty of
26 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
27 * GNU General Public License for more details.
Uwe Hermannb80dbf02007-04-22 19:08:13 +000028 */
29
30/*
Myles Watson29cc9ed2009-07-02 18:56:24 +000031 * PCI Bus Services, see include/linux/pci.h for further explanation.
Eric Biederman8ca8d762003-04-22 19:02:15 +000032 */
33
Edward O'Callaghan6c992502014-06-20 21:19:06 +100034#include <arch/acpi.h>
35#include <arch/io.h>
36#include <bootmode.h>
Eric Biederman8ca8d762003-04-22 19:02:15 +000037#include <console/console.h>
38#include <stdlib.h>
39#include <stdint.h>
Eric Biederman8ca8d762003-04-22 19:02:15 +000040#include <string.h>
Edward O'Callaghan6c992502014-06-20 21:19:06 +100041#include <delay.h>
Edward O'Callaghan6c992502014-06-20 21:19:06 +100042#include <device/cardbus.h>
Eric Biederman5899fd82003-04-24 06:25:08 +000043#include <device/device.h>
44#include <device/pci.h>
45#include <device/pci_ids.h>
Yinghai Lu13f1c2a2005-07-08 02:49:49 +000046#include <device/pcix.h>
Yinghai Lu13f1c2a2005-07-08 02:49:49 +000047#include <device/pciexp.h>
Edward O'Callaghan6c992502014-06-20 21:19:06 +100048#include <device/hypertransport.h>
Stefan Reinauer4d933dd2009-07-21 21:36:41 +000049#include <pc80/i8259.h>
Furquan Shaikh2a12e2e2016-07-25 11:48:03 -070050#include <vboot/vbnv.h>
Eric Biederman03acab62004-10-14 21:25:53 +000051
Myles Watson29cc9ed2009-07-02 18:56:24 +000052u8 pci_moving_config8(struct device *dev, unsigned int reg)
Eric Biederman03acab62004-10-14 21:25:53 +000053{
Myles Watson29cc9ed2009-07-02 18:56:24 +000054 u8 value, ones, zeroes;
Uwe Hermanne4870472010-11-04 23:23:47 +000055
Eric Biederman03acab62004-10-14 21:25:53 +000056 value = pci_read_config8(dev, reg);
Myles Watson032a9652009-05-11 22:24:53 +000057
Eric Biederman03acab62004-10-14 21:25:53 +000058 pci_write_config8(dev, reg, 0xff);
59 ones = pci_read_config8(dev, reg);
60
61 pci_write_config8(dev, reg, 0x00);
62 zeroes = pci_read_config8(dev, reg);
63
64 pci_write_config8(dev, reg, value);
65
66 return ones ^ zeroes;
67}
Li-Ta Lo9a5b4962004-12-23 21:48:01 +000068
Uwe Hermanne4870472010-11-04 23:23:47 +000069u16 pci_moving_config16(struct device *dev, unsigned int reg)
Eric Biederman03acab62004-10-14 21:25:53 +000070{
Myles Watson29cc9ed2009-07-02 18:56:24 +000071 u16 value, ones, zeroes;
Uwe Hermanne4870472010-11-04 23:23:47 +000072
Eric Biederman03acab62004-10-14 21:25:53 +000073 value = pci_read_config16(dev, reg);
Myles Watson032a9652009-05-11 22:24:53 +000074
Eric Biederman03acab62004-10-14 21:25:53 +000075 pci_write_config16(dev, reg, 0xffff);
76 ones = pci_read_config16(dev, reg);
77
78 pci_write_config16(dev, reg, 0x0000);
79 zeroes = pci_read_config16(dev, reg);
80
81 pci_write_config16(dev, reg, value);
82
83 return ones ^ zeroes;
84}
Li-Ta Loe8b1c9d2004-12-27 04:25:41 +000085
Uwe Hermanne4870472010-11-04 23:23:47 +000086u32 pci_moving_config32(struct device *dev, unsigned int reg)
Eric Biederman03acab62004-10-14 21:25:53 +000087{
Myles Watson29cc9ed2009-07-02 18:56:24 +000088 u32 value, ones, zeroes;
Uwe Hermanne4870472010-11-04 23:23:47 +000089
Eric Biederman03acab62004-10-14 21:25:53 +000090 value = pci_read_config32(dev, reg);
Myles Watson032a9652009-05-11 22:24:53 +000091
Eric Biederman03acab62004-10-14 21:25:53 +000092 pci_write_config32(dev, reg, 0xffffffff);
93 ones = pci_read_config32(dev, reg);
94
95 pci_write_config32(dev, reg, 0x00000000);
96 zeroes = pci_read_config32(dev, reg);
97
98 pci_write_config32(dev, reg, value);
99
100 return ones ^ zeroes;
101}
102
Myles Watson29cc9ed2009-07-02 18:56:24 +0000103/**
104 * Given a device, a capability type, and a last position, return the next
105 * matching capability. Always start at the head of the list.
106 *
107 * @param dev Pointer to the device structure.
Uwe Hermannc1ee4292010-10-17 19:01:48 +0000108 * @param cap PCI_CAP_LIST_ID of the PCI capability we're looking for.
Myles Watson29cc9ed2009-07-02 18:56:24 +0000109 * @param last Location of the PCI capability register to start from.
Uwe Hermannc1ee4292010-10-17 19:01:48 +0000110 * @return The next matching capability.
Myles Watson29cc9ed2009-07-02 18:56:24 +0000111 */
112unsigned pci_find_next_capability(struct device *dev, unsigned cap,
113 unsigned last)
Eric Biederman03acab62004-10-14 21:25:53 +0000114{
Stefan Reinauer4d933dd2009-07-21 21:36:41 +0000115 unsigned pos = 0;
Uwe Hermanne4870472010-11-04 23:23:47 +0000116 u16 status;
Yinghai Lu13f1c2a2005-07-08 02:49:49 +0000117 unsigned reps = 48;
Stefan Reinauer4d933dd2009-07-21 21:36:41 +0000118
Yinghai Lu13f1c2a2005-07-08 02:49:49 +0000119 status = pci_read_config16(dev, PCI_STATUS);
Uwe Hermanne4870472010-11-04 23:23:47 +0000120 if (!(status & PCI_STATUS_CAP_LIST))
Yinghai Lu13f1c2a2005-07-08 02:49:49 +0000121 return 0;
Uwe Hermanne4870472010-11-04 23:23:47 +0000122
Myles Watson29cc9ed2009-07-02 18:56:24 +0000123 switch (dev->hdr_type & 0x7f) {
Eric Biederman03acab62004-10-14 21:25:53 +0000124 case PCI_HEADER_TYPE_NORMAL:
125 case PCI_HEADER_TYPE_BRIDGE:
126 pos = PCI_CAPABILITY_LIST;
127 break;
Yinghai Lu13f1c2a2005-07-08 02:49:49 +0000128 case PCI_HEADER_TYPE_CARDBUS:
129 pos = PCI_CB_CAPABILITY_LIST;
130 break;
131 default:
132 return 0;
Eric Biederman03acab62004-10-14 21:25:53 +0000133 }
Uwe Hermanne4870472010-11-04 23:23:47 +0000134
Yinghai Lu13f1c2a2005-07-08 02:49:49 +0000135 pos = pci_read_config8(dev, pos);
Uwe Hermanne4870472010-11-04 23:23:47 +0000136 while (reps-- && (pos >= 0x40)) { /* Loop through the linked list. */
Eric Biederman03acab62004-10-14 21:25:53 +0000137 int this_cap;
Uwe Hermanne4870472010-11-04 23:23:47 +0000138
Yinghai Lu13f1c2a2005-07-08 02:49:49 +0000139 pos &= ~3;
Eric Biederman03acab62004-10-14 21:25:53 +0000140 this_cap = pci_read_config8(dev, pos + PCI_CAP_LIST_ID);
Uwe Hermanne4870472010-11-04 23:23:47 +0000141 printk(BIOS_SPEW, "Capability: type 0x%02x @ 0x%02x\n",
142 this_cap, pos);
143 if (this_cap == 0xff)
Yinghai Lu13f1c2a2005-07-08 02:49:49 +0000144 break;
Uwe Hermanne4870472010-11-04 23:23:47 +0000145
146 if (!last && (this_cap == cap))
Eric Biederman03acab62004-10-14 21:25:53 +0000147 return pos;
Uwe Hermanne4870472010-11-04 23:23:47 +0000148
149 if (last == pos)
Yinghai Lu13f1c2a2005-07-08 02:49:49 +0000150 last = 0;
Uwe Hermanne4870472010-11-04 23:23:47 +0000151
Yinghai Lu13f1c2a2005-07-08 02:49:49 +0000152 pos = pci_read_config8(dev, pos + PCI_CAP_LIST_NEXT);
Eric Biederman03acab62004-10-14 21:25:53 +0000153 }
154 return 0;
155}
156
Myles Watson29cc9ed2009-07-02 18:56:24 +0000157/**
158 * Given a device, and a capability type, return the next matching
159 * capability. Always start at the head of the list.
160 *
161 * @param dev Pointer to the device structure.
Uwe Hermannc1ee4292010-10-17 19:01:48 +0000162 * @param cap PCI_CAP_LIST_ID of the PCI capability we're looking for.
163 * @return The next matching capability.
Myles Watson29cc9ed2009-07-02 18:56:24 +0000164 */
Yinghai Lu13f1c2a2005-07-08 02:49:49 +0000165unsigned pci_find_capability(device_t dev, unsigned cap)
166{
167 return pci_find_next_capability(dev, cap, 0);
Yinghai Lu13f1c2a2005-07-08 02:49:49 +0000168}
169
Myles Watson29cc9ed2009-07-02 18:56:24 +0000170/**
171 * Given a device and register, read the size of the BAR for that register.
172 *
173 * @param dev Pointer to the device structure.
174 * @param index Address of the PCI configuration register.
Uwe Hermannc1ee4292010-10-17 19:01:48 +0000175 * @return TODO
Eric Biederman8ca8d762003-04-22 19:02:15 +0000176 */
Eric Biederman03acab62004-10-14 21:25:53 +0000177struct resource *pci_get_resource(struct device *dev, unsigned long index)
Eric Biederman8ca8d762003-04-22 19:02:15 +0000178{
Eric Biederman5cd81732004-03-11 15:01:31 +0000179 struct resource *resource;
Eric Biederman03acab62004-10-14 21:25:53 +0000180 unsigned long value, attr;
Myles Watson29cc9ed2009-07-02 18:56:24 +0000181 resource_t moving, limit;
Eric Biederman8ca8d762003-04-22 19:02:15 +0000182
Myles Watson29cc9ed2009-07-02 18:56:24 +0000183 /* Initialize the resources to nothing. */
Eric Biederman03acab62004-10-14 21:25:53 +0000184 resource = new_resource(dev, index);
Eric Biederman8ca8d762003-04-22 19:02:15 +0000185
Myles Watson29cc9ed2009-07-02 18:56:24 +0000186 /* Get the initial value. */
Eric Biederman03acab62004-10-14 21:25:53 +0000187 value = pci_read_config32(dev, index);
Eric Biederman8ca8d762003-04-22 19:02:15 +0000188
Myles Watson29cc9ed2009-07-02 18:56:24 +0000189 /* See which bits move. */
Eric Biederman03acab62004-10-14 21:25:53 +0000190 moving = pci_moving_config32(dev, index);
Li-Ta Lo9a5b4962004-12-23 21:48:01 +0000191
Myles Watson29cc9ed2009-07-02 18:56:24 +0000192 /* Initialize attr to the bits that do not move. */
Eric Biederman03acab62004-10-14 21:25:53 +0000193 attr = value & ~moving;
194
Myles Watson29cc9ed2009-07-02 18:56:24 +0000195 /* If it is a 64bit resource look at the high half as well. */
Eric Biederman03acab62004-10-14 21:25:53 +0000196 if (((attr & PCI_BASE_ADDRESS_SPACE_IO) == 0) &&
Myles Watson29cc9ed2009-07-02 18:56:24 +0000197 ((attr & PCI_BASE_ADDRESS_MEM_LIMIT_MASK) ==
198 PCI_BASE_ADDRESS_MEM_LIMIT_64)) {
199 /* Find the high bits that move. */
200 moving |=
201 ((resource_t) pci_moving_config32(dev, index + 4)) << 32;
Eric Biederman03acab62004-10-14 21:25:53 +0000202 }
Uwe Hermanne4870472010-11-04 23:23:47 +0000203
Myles Watson032a9652009-05-11 22:24:53 +0000204 /* Find the resource constraints.
Eric Biederman03acab62004-10-14 21:25:53 +0000205 * Start by finding the bits that move. From there:
206 * - Size is the least significant bit of the bits that move.
207 * - Limit is all of the bits that move plus all of the lower bits.
Myles Watson29cc9ed2009-07-02 18:56:24 +0000208 * See PCI Spec 6.2.5.1.
Eric Biederman8ca8d762003-04-22 19:02:15 +0000209 */
Eric Biederman03acab62004-10-14 21:25:53 +0000210 limit = 0;
211 if (moving) {
212 resource->size = 1;
213 resource->align = resource->gran = 0;
Myles Watson29cc9ed2009-07-02 18:56:24 +0000214 while (!(moving & resource->size)) {
Eric Biederman03acab62004-10-14 21:25:53 +0000215 resource->size <<= 1;
216 resource->align += 1;
Myles Watson29cc9ed2009-07-02 18:56:24 +0000217 resource->gran += 1;
Eric Biederman03acab62004-10-14 21:25:53 +0000218 }
219 resource->limit = limit = moving | (resource->size - 1);
Nico Huber8193b062015-10-21 15:43:41 +0200220
221 if (pci_base_address_is_memory_space(attr)) {
222 /* Page-align to allow individual mapping of devices. */
223 if (resource->align < 12)
224 resource->align = 12;
225 }
Eric Biederman03acab62004-10-14 21:25:53 +0000226 }
Myles Watson29cc9ed2009-07-02 18:56:24 +0000227
Uwe Hermanne4870472010-11-04 23:23:47 +0000228 /*
229 * Some broken hardware has read-only registers that do not
Eric Biederman03acab62004-10-14 21:25:53 +0000230 * really size correctly.
Uwe Hermanne4870472010-11-04 23:23:47 +0000231 *
232 * Example: the Acer M7229 has BARs 1-4 normally read-only,
Eric Biederman8ca8d762003-04-22 19:02:15 +0000233 * so BAR1 at offset 0x10 reads 0x1f1. If you size that register
Uwe Hermanne4870472010-11-04 23:23:47 +0000234 * by writing 0xffffffff to it, it will read back as 0x1f1 -- which
235 * is a violation of the spec.
236 *
237 * We catch this case and ignore it by observing which bits move.
238 *
239 * This also catches the common case of unimplemented registers
Eric Biederman03acab62004-10-14 21:25:53 +0000240 * that always read back as 0.
Eric Biederman8ca8d762003-04-22 19:02:15 +0000241 */
Eric Biederman03acab62004-10-14 21:25:53 +0000242 if (moving == 0) {
243 if (value != 0) {
Uwe Hermanne4870472010-11-04 23:23:47 +0000244 printk(BIOS_DEBUG, "%s register %02lx(%08lx), "
245 "read-only ignoring it\n",
246 dev_path(dev), index, value);
Eric Biederman8ca8d762003-04-22 19:02:15 +0000247 }
248 resource->flags = 0;
Myles Watson29cc9ed2009-07-02 18:56:24 +0000249 } else if (attr & PCI_BASE_ADDRESS_SPACE_IO) {
250 /* An I/O mapped base address. */
Eric Biederman03acab62004-10-14 21:25:53 +0000251 attr &= PCI_BASE_ADDRESS_IO_ATTR_MASK;
Eric Biederman5cd81732004-03-11 15:01:31 +0000252 resource->flags |= IORESOURCE_IO;
Myles Watson29cc9ed2009-07-02 18:56:24 +0000253 /* I don't want to deal with 32bit I/O resources. */
Eric Biederman8ca8d762003-04-22 19:02:15 +0000254 resource->limit = 0xffff;
Myles Watson29cc9ed2009-07-02 18:56:24 +0000255 } else {
256 /* A Memory mapped base address. */
Eric Biederman03acab62004-10-14 21:25:53 +0000257 attr &= PCI_BASE_ADDRESS_MEM_ATTR_MASK;
Eric Biederman5cd81732004-03-11 15:01:31 +0000258 resource->flags |= IORESOURCE_MEM;
Uwe Hermanne4870472010-11-04 23:23:47 +0000259 if (attr & PCI_BASE_ADDRESS_MEM_PREFETCH)
Eric Biederman8ca8d762003-04-22 19:02:15 +0000260 resource->flags |= IORESOURCE_PREFETCH;
Eric Biederman03acab62004-10-14 21:25:53 +0000261 attr &= PCI_BASE_ADDRESS_MEM_LIMIT_MASK;
262 if (attr == PCI_BASE_ADDRESS_MEM_LIMIT_32) {
Myles Watson29cc9ed2009-07-02 18:56:24 +0000263 /* 32bit limit. */
Eric Biederman8ca8d762003-04-22 19:02:15 +0000264 resource->limit = 0xffffffffUL;
Myles Watson29cc9ed2009-07-02 18:56:24 +0000265 } else if (attr == PCI_BASE_ADDRESS_MEM_LIMIT_1M) {
266 /* 1MB limit. */
Eric Biederman8ca8d762003-04-22 19:02:15 +0000267 resource->limit = 0x000fffffUL;
Myles Watson29cc9ed2009-07-02 18:56:24 +0000268 } else if (attr == PCI_BASE_ADDRESS_MEM_LIMIT_64) {
269 /* 64bit limit. */
Eric Biederman03acab62004-10-14 21:25:53 +0000270 resource->limit = 0xffffffffffffffffULL;
Eric Biederman8ca8d762003-04-22 19:02:15 +0000271 resource->flags |= IORESOURCE_PCI64;
Myles Watson29cc9ed2009-07-02 18:56:24 +0000272 } else {
273 /* Invalid value. */
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000274 printk(BIOS_ERR, "Broken BAR with value %lx\n", attr);
275 printk(BIOS_ERR, " on dev %s at index %02lx\n",
Myles Watson29cc9ed2009-07-02 18:56:24 +0000276 dev_path(dev), index);
Eric Biederman8ca8d762003-04-22 19:02:15 +0000277 resource->flags = 0;
278 }
279 }
Uwe Hermanne4870472010-11-04 23:23:47 +0000280
Myles Watson29cc9ed2009-07-02 18:56:24 +0000281 /* Don't let the limit exceed which bits can move. */
Uwe Hermanne4870472010-11-04 23:23:47 +0000282 if (resource->limit > limit)
Eric Biederman03acab62004-10-14 21:25:53 +0000283 resource->limit = limit;
Eric Biederman03acab62004-10-14 21:25:53 +0000284
Eric Biederman5cd81732004-03-11 15:01:31 +0000285 return resource;
Eric Biederman8ca8d762003-04-22 19:02:15 +0000286}
287
Myles Watson29cc9ed2009-07-02 18:56:24 +0000288/**
289 * Given a device and an index, read the size of the BAR for that register.
290 *
291 * @param dev Pointer to the device structure.
292 * @param index Address of the PCI configuration register.
293 */
Li-Ta Loe8b1c9d2004-12-27 04:25:41 +0000294static void pci_get_rom_resource(struct device *dev, unsigned long index)
Li-Ta Lo9a5b4962004-12-23 21:48:01 +0000295{
296 struct resource *resource;
Li-Ta Loe8b1c9d2004-12-27 04:25:41 +0000297 unsigned long value;
Myles Watson29cc9ed2009-07-02 18:56:24 +0000298 resource_t moving;
Li-Ta Lo9a5b4962004-12-23 21:48:01 +0000299
Myles Watson29cc9ed2009-07-02 18:56:24 +0000300 /* Initialize the resources to nothing. */
Li-Ta Lo9a5b4962004-12-23 21:48:01 +0000301 resource = new_resource(dev, index);
302
Myles Watson29cc9ed2009-07-02 18:56:24 +0000303 /* Get the initial value. */
Li-Ta Lo9a5b4962004-12-23 21:48:01 +0000304 value = pci_read_config32(dev, index);
305
Myles Watson29cc9ed2009-07-02 18:56:24 +0000306 /* See which bits move. */
Li-Ta Lo9a5b4962004-12-23 21:48:01 +0000307 moving = pci_moving_config32(dev, index);
Myles Watson29cc9ed2009-07-02 18:56:24 +0000308
309 /* Clear the Enable bit. */
Li-Ta Loe8b1c9d2004-12-27 04:25:41 +0000310 moving = moving & ~PCI_ROM_ADDRESS_ENABLE;
Li-Ta Lo9a5b4962004-12-23 21:48:01 +0000311
Myles Watson032a9652009-05-11 22:24:53 +0000312 /* Find the resource constraints.
Li-Ta Lo9a5b4962004-12-23 21:48:01 +0000313 * Start by finding the bits that move. From there:
314 * - Size is the least significant bit of the bits that move.
315 * - Limit is all of the bits that move plus all of the lower bits.
Myles Watson29cc9ed2009-07-02 18:56:24 +0000316 * See PCI Spec 6.2.5.1.
Li-Ta Lo9a5b4962004-12-23 21:48:01 +0000317 */
Li-Ta Lo9a5b4962004-12-23 21:48:01 +0000318 if (moving) {
319 resource->size = 1;
320 resource->align = resource->gran = 0;
Li-Ta Loe8b1c9d2004-12-27 04:25:41 +0000321 while (!(moving & resource->size)) {
Li-Ta Lo9a5b4962004-12-23 21:48:01 +0000322 resource->size <<= 1;
323 resource->align += 1;
Myles Watson29cc9ed2009-07-02 18:56:24 +0000324 resource->gran += 1;
Li-Ta Lo9a5b4962004-12-23 21:48:01 +0000325 }
Patrick Georgi16cdbb22009-04-21 20:14:31 +0000326 resource->limit = moving | (resource->size - 1);
Myles Watson29cc9ed2009-07-02 18:56:24 +0000327 resource->flags |= IORESOURCE_MEM | IORESOURCE_READONLY;
328 } else {
Li-Ta Lo9a5b4962004-12-23 21:48:01 +0000329 if (value != 0) {
Uwe Hermanne4870472010-11-04 23:23:47 +0000330 printk(BIOS_DEBUG, "%s register %02lx(%08lx), "
331 "read-only ignoring it\n",
332 dev_path(dev), index, value);
Li-Ta Lo9a5b4962004-12-23 21:48:01 +0000333 }
334 resource->flags = 0;
Li-Ta Lo9a5b4962004-12-23 21:48:01 +0000335 }
Yinghai Lu13f1c2a2005-07-08 02:49:49 +0000336 compact_resources(dev);
Li-Ta Loe8b1c9d2004-12-27 04:25:41 +0000337}
Li-Ta Lo9a5b4962004-12-23 21:48:01 +0000338
Myles Watson29cc9ed2009-07-02 18:56:24 +0000339/**
340 * Read the base address registers for a given device.
341 *
342 * @param dev Pointer to the dev structure.
343 * @param howmany How many registers to read (6 for device, 2 for bridge).
Li-Ta Loe8b1c9d2004-12-27 04:25:41 +0000344 */
Yinghai Lu13f1c2a2005-07-08 02:49:49 +0000345static void pci_read_bases(struct device *dev, unsigned int howmany)
Li-Ta Loe8b1c9d2004-12-27 04:25:41 +0000346{
347 unsigned long index;
348
Myles Watson29cc9ed2009-07-02 18:56:24 +0000349 for (index = PCI_BASE_ADDRESS_0;
350 (index < PCI_BASE_ADDRESS_0 + (howmany << 2));) {
Li-Ta Loe8b1c9d2004-12-27 04:25:41 +0000351 struct resource *resource;
352 resource = pci_get_resource(dev, index);
Myles Watson29cc9ed2009-07-02 18:56:24 +0000353 index += (resource->flags & IORESOURCE_PCI64) ? 8 : 4;
Li-Ta Loe8b1c9d2004-12-27 04:25:41 +0000354 }
Li-Ta Loe8b1c9d2004-12-27 04:25:41 +0000355
356 compact_resources(dev);
Li-Ta Lo9a5b4962004-12-23 21:48:01 +0000357}
358
Myles Watson29cc9ed2009-07-02 18:56:24 +0000359static void pci_record_bridge_resource(struct device *dev, resource_t moving,
360 unsigned index, unsigned long type)
Eric Biederman03acab62004-10-14 21:25:53 +0000361{
Eric Biederman03acab62004-10-14 21:25:53 +0000362 struct resource *resource;
Uwe Hermanne4870472010-11-04 23:23:47 +0000363 unsigned long gran;
364 resource_t step;
365
Myles Watson29cc9ed2009-07-02 18:56:24 +0000366 resource = NULL;
Uwe Hermanne4870472010-11-04 23:23:47 +0000367
368 if (!moving)
369 return;
370
371 /* Initialize the constraints on the current bus. */
372 resource = new_resource(dev, index);
373 resource->size = 0;
374 gran = 0;
375 step = 1;
376 while ((moving & step) == 0) {
377 gran += 1;
378 step <<= 1;
Eric Biederman03acab62004-10-14 21:25:53 +0000379 }
Uwe Hermanne4870472010-11-04 23:23:47 +0000380 resource->gran = gran;
381 resource->align = gran;
382 resource->limit = moving | (step - 1);
383 resource->flags = type | IORESOURCE_PCI_BRIDGE |
384 IORESOURCE_BRIDGE;
Eric Biederman03acab62004-10-14 21:25:53 +0000385}
386
Eric Biederman8ca8d762003-04-22 19:02:15 +0000387static void pci_bridge_read_bases(struct device *dev)
388{
Eric Biederman03acab62004-10-14 21:25:53 +0000389 resource_t moving_base, moving_limit, moving;
Eric Biederman8ca8d762003-04-22 19:02:15 +0000390
Myles Watson29cc9ed2009-07-02 18:56:24 +0000391 /* See if the bridge I/O resources are implemented. */
392 moving_base = ((u32) pci_moving_config8(dev, PCI_IO_BASE)) << 8;
393 moving_base |=
Uwe Hermannc1ee4292010-10-17 19:01:48 +0000394 ((u32) pci_moving_config16(dev, PCI_IO_BASE_UPPER16)) << 16;
Eric Biederman03acab62004-10-14 21:25:53 +0000395
Myles Watson29cc9ed2009-07-02 18:56:24 +0000396 moving_limit = ((u32) pci_moving_config8(dev, PCI_IO_LIMIT)) << 8;
397 moving_limit |=
Uwe Hermannc1ee4292010-10-17 19:01:48 +0000398 ((u32) pci_moving_config16(dev, PCI_IO_LIMIT_UPPER16)) << 16;
Eric Biederman03acab62004-10-14 21:25:53 +0000399
400 moving = moving_base & moving_limit;
Eric Biederman8ca8d762003-04-22 19:02:15 +0000401
Myles Watson29cc9ed2009-07-02 18:56:24 +0000402 /* Initialize the I/O space constraints on the current bus. */
403 pci_record_bridge_resource(dev, moving, PCI_IO_BASE, IORESOURCE_IO);
Yinghai Lu13f1c2a2005-07-08 02:49:49 +0000404
Myles Watson29cc9ed2009-07-02 18:56:24 +0000405 /* See if the bridge prefmem resources are implemented. */
406 moving_base =
Uwe Hermannc1ee4292010-10-17 19:01:48 +0000407 ((resource_t) pci_moving_config16(dev, PCI_PREF_MEMORY_BASE)) << 16;
Myles Watson29cc9ed2009-07-02 18:56:24 +0000408 moving_base |=
Uwe Hermannc1ee4292010-10-17 19:01:48 +0000409 ((resource_t) pci_moving_config32(dev, PCI_PREF_BASE_UPPER32)) << 32;
Eric Biederman03acab62004-10-14 21:25:53 +0000410
Myles Watson29cc9ed2009-07-02 18:56:24 +0000411 moving_limit =
Uwe Hermannc1ee4292010-10-17 19:01:48 +0000412 ((resource_t) pci_moving_config16(dev, PCI_PREF_MEMORY_LIMIT)) << 16;
Myles Watson29cc9ed2009-07-02 18:56:24 +0000413 moving_limit |=
Uwe Hermannc1ee4292010-10-17 19:01:48 +0000414 ((resource_t) pci_moving_config32(dev, PCI_PREF_LIMIT_UPPER32)) << 32;
Myles Watson032a9652009-05-11 22:24:53 +0000415
Eric Biederman03acab62004-10-14 21:25:53 +0000416 moving = moving_base & moving_limit;
Myles Watson29cc9ed2009-07-02 18:56:24 +0000417 /* Initialize the prefetchable memory constraints on the current bus. */
418 pci_record_bridge_resource(dev, moving, PCI_PREF_MEMORY_BASE,
419 IORESOURCE_MEM | IORESOURCE_PREFETCH);
Myles Watson032a9652009-05-11 22:24:53 +0000420
Myles Watson29cc9ed2009-07-02 18:56:24 +0000421 /* See if the bridge mem resources are implemented. */
422 moving_base = ((u32) pci_moving_config16(dev, PCI_MEMORY_BASE)) << 16;
423 moving_limit = ((u32) pci_moving_config16(dev, PCI_MEMORY_LIMIT)) << 16;
Eric Biederman03acab62004-10-14 21:25:53 +0000424
425 moving = moving_base & moving_limit;
Eric Biederman8ca8d762003-04-22 19:02:15 +0000426
Myles Watson29cc9ed2009-07-02 18:56:24 +0000427 /* Initialize the memory resources on the current bus. */
428 pci_record_bridge_resource(dev, moving, PCI_MEMORY_BASE,
429 IORESOURCE_MEM);
Eric Biederman8ca8d762003-04-22 19:02:15 +0000430
Eric Biederman5cd81732004-03-11 15:01:31 +0000431 compact_resources(dev);
Eric Biederman8ca8d762003-04-22 19:02:15 +0000432}
433
Eric Biederman5899fd82003-04-24 06:25:08 +0000434void pci_dev_read_resources(struct device *dev)
Eric Biederman8ca8d762003-04-22 19:02:15 +0000435{
Yinghai Lu13f1c2a2005-07-08 02:49:49 +0000436 pci_read_bases(dev, 6);
437 pci_get_rom_resource(dev, PCI_ROM_ADDRESS);
Eric Biederman8ca8d762003-04-22 19:02:15 +0000438}
439
Eric Biederman5899fd82003-04-24 06:25:08 +0000440void pci_bus_read_resources(struct device *dev)
Eric Biederman8ca8d762003-04-22 19:02:15 +0000441{
Eric Biederman8ca8d762003-04-22 19:02:15 +0000442 pci_bridge_read_bases(dev);
Yinghai Lu13f1c2a2005-07-08 02:49:49 +0000443 pci_read_bases(dev, 2);
444 pci_get_rom_resource(dev, PCI_ROM_ADDRESS1);
Eric Biederman8ca8d762003-04-22 19:02:15 +0000445}
446
Myles Watson29cc9ed2009-07-02 18:56:24 +0000447void pci_domain_read_resources(struct device *dev)
448{
449 struct resource *res;
450
451 /* Initialize the system-wide I/O space constraints. */
452 res = new_resource(dev, IOINDEX_SUBTRACTIVE(0, 0));
453 res->limit = 0xffffUL;
454 res->flags = IORESOURCE_IO | IORESOURCE_SUBTRACTIVE |
455 IORESOURCE_ASSIGNED;
456
457 /* Initialize the system-wide memory resources constraints. */
458 res = new_resource(dev, IOINDEX_SUBTRACTIVE(1, 0));
459 res->limit = 0xffffffffULL;
460 res->flags = IORESOURCE_MEM | IORESOURCE_SUBTRACTIVE |
461 IORESOURCE_ASSIGNED;
462}
463
Eric Biederman8ca8d762003-04-22 19:02:15 +0000464static void pci_set_resource(struct device *dev, struct resource *resource)
465{
Eric Biederman03acab62004-10-14 21:25:53 +0000466 resource_t base, end;
Eric Biedermane9a271e32003-09-02 03:36:25 +0000467
Myles Watson29cc9ed2009-07-02 18:56:24 +0000468 /* Make certain the resource has actually been assigned a value. */
Eric Biederman5cd81732004-03-11 15:01:31 +0000469 if (!(resource->flags & IORESOURCE_ASSIGNED)) {
Uwe Hermanne4870472010-11-04 23:23:47 +0000470 printk(BIOS_ERR, "ERROR: %s %02lx %s size: 0x%010llx not "
471 "assigned\n", dev_path(dev), resource->index,
472 resource_type(resource), resource->size);
Eric Biederman8ca8d762003-04-22 19:02:15 +0000473 return;
474 }
475
Myles Watsoneb81a5b2009-11-05 20:06:19 +0000476 /* If this resource is fixed don't worry about it. */
Uwe Hermanne4870472010-11-04 23:23:47 +0000477 if (resource->flags & IORESOURCE_FIXED)
Myles Watsoneb81a5b2009-11-05 20:06:19 +0000478 return;
Myles Watsoneb81a5b2009-11-05 20:06:19 +0000479
Myles Watson29cc9ed2009-07-02 18:56:24 +0000480 /* If I have already stored this resource don't worry about it. */
Uwe Hermanne4870472010-11-04 23:23:47 +0000481 if (resource->flags & IORESOURCE_STORED)
Eric Biederman5cd81732004-03-11 15:01:31 +0000482 return;
Eric Biederman5cd81732004-03-11 15:01:31 +0000483
Myles Watson29cc9ed2009-07-02 18:56:24 +0000484 /* If the resource is subtractive don't worry about it. */
Uwe Hermanne4870472010-11-04 23:23:47 +0000485 if (resource->flags & IORESOURCE_SUBTRACTIVE)
Eric Biederman03acab62004-10-14 21:25:53 +0000486 return;
Eric Biederman03acab62004-10-14 21:25:53 +0000487
Myles Watson29cc9ed2009-07-02 18:56:24 +0000488 /* Only handle PCI memory and I/O resources for now. */
489 if (!(resource->flags & (IORESOURCE_MEM | IORESOURCE_IO)))
Eric Biederman8ca8d762003-04-22 19:02:15 +0000490 return;
Eric Biedermane9a271e32003-09-02 03:36:25 +0000491
Myles Watson29cc9ed2009-07-02 18:56:24 +0000492 /* Enable the resources in the command register. */
Eric Biederman03acab62004-10-14 21:25:53 +0000493 if (resource->size) {
Uwe Hermanne4870472010-11-04 23:23:47 +0000494 if (resource->flags & IORESOURCE_MEM)
Eric Biederman03acab62004-10-14 21:25:53 +0000495 dev->command |= PCI_COMMAND_MEMORY;
Uwe Hermanne4870472010-11-04 23:23:47 +0000496 if (resource->flags & IORESOURCE_IO)
Eric Biederman03acab62004-10-14 21:25:53 +0000497 dev->command |= PCI_COMMAND_IO;
Uwe Hermanne4870472010-11-04 23:23:47 +0000498 if (resource->flags & IORESOURCE_PCI_BRIDGE)
Eric Biederman03acab62004-10-14 21:25:53 +0000499 dev->command |= PCI_COMMAND_MASTER;
Eric Biederman8ca8d762003-04-22 19:02:15 +0000500 }
Uwe Hermanne4870472010-11-04 23:23:47 +0000501
Myles Watson29cc9ed2009-07-02 18:56:24 +0000502 /* Get the base address. */
Eric Biederman8ca8d762003-04-22 19:02:15 +0000503 base = resource->base;
Eric Biederman5cd81732004-03-11 15:01:31 +0000504
Myles Watson29cc9ed2009-07-02 18:56:24 +0000505 /* Get the end. */
Eric Biederman03acab62004-10-14 21:25:53 +0000506 end = resource_end(resource);
Myles Watson032a9652009-05-11 22:24:53 +0000507
Myles Watson29cc9ed2009-07-02 18:56:24 +0000508 /* Now store the resource. */
Eric Biederman5cd81732004-03-11 15:01:31 +0000509 resource->flags |= IORESOURCE_STORED;
Myles Watson29cc9ed2009-07-02 18:56:24 +0000510
Uwe Hermanne4870472010-11-04 23:23:47 +0000511 /*
512 * PCI bridges have no enable bit. They are disabled if the base of
513 * the range is greater than the limit. If the size is zero, disable
Myles Watson29cc9ed2009-07-02 18:56:24 +0000514 * by setting the base = limit and end = limit - 2^gran.
515 */
516 if (resource->size == 0 && (resource->flags & IORESOURCE_PCI_BRIDGE)) {
517 base = resource->limit;
518 end = resource->limit - (1 << resource->gran);
519 resource->base = base;
520 }
521
Eric Biederman8ca8d762003-04-22 19:02:15 +0000522 if (!(resource->flags & IORESOURCE_PCI_BRIDGE)) {
Eric Biederman03acab62004-10-14 21:25:53 +0000523 unsigned long base_lo, base_hi;
Uwe Hermanne4870472010-11-04 23:23:47 +0000524
525 /*
526 * Some chipsets allow us to set/clear the I/O bit
527 * (e.g. VIA 82C686A). So set it to be safe.
Eric Biedermanb78c1972004-10-14 20:54:17 +0000528 */
Eric Biederman03acab62004-10-14 21:25:53 +0000529 base_lo = base & 0xffffffff;
530 base_hi = (base >> 32) & 0xffffffff;
Uwe Hermanne4870472010-11-04 23:23:47 +0000531 if (resource->flags & IORESOURCE_IO)
Eric Biederman03acab62004-10-14 21:25:53 +0000532 base_lo |= PCI_BASE_ADDRESS_SPACE_IO;
Eric Biederman03acab62004-10-14 21:25:53 +0000533 pci_write_config32(dev, resource->index, base_lo);
Uwe Hermanne4870472010-11-04 23:23:47 +0000534 if (resource->flags & IORESOURCE_PCI64)
Eric Biederman03acab62004-10-14 21:25:53 +0000535 pci_write_config32(dev, resource->index + 4, base_hi);
Myles Watson29cc9ed2009-07-02 18:56:24 +0000536 } else if (resource->index == PCI_IO_BASE) {
537 /* Set the I/O ranges. */
538 pci_write_config8(dev, PCI_IO_BASE, base >> 8);
Eric Biederman03acab62004-10-14 21:25:53 +0000539 pci_write_config16(dev, PCI_IO_BASE_UPPER16, base >> 16);
Myles Watson29cc9ed2009-07-02 18:56:24 +0000540 pci_write_config8(dev, PCI_IO_LIMIT, end >> 8);
Eric Biederman03acab62004-10-14 21:25:53 +0000541 pci_write_config16(dev, PCI_IO_LIMIT_UPPER16, end >> 16);
Myles Watson29cc9ed2009-07-02 18:56:24 +0000542 } else if (resource->index == PCI_MEMORY_BASE) {
543 /* Set the memory range. */
Eric Biederman7a5416a2003-06-12 19:23:51 +0000544 pci_write_config16(dev, PCI_MEMORY_BASE, base >> 16);
Eric Biederman03acab62004-10-14 21:25:53 +0000545 pci_write_config16(dev, PCI_MEMORY_LIMIT, end >> 16);
Myles Watson29cc9ed2009-07-02 18:56:24 +0000546 } else if (resource->index == PCI_PREF_MEMORY_BASE) {
547 /* Set the prefetchable memory range. */
Eric Biederman03acab62004-10-14 21:25:53 +0000548 pci_write_config16(dev, PCI_PREF_MEMORY_BASE, base >> 16);
549 pci_write_config32(dev, PCI_PREF_BASE_UPPER32, base >> 32);
550 pci_write_config16(dev, PCI_PREF_MEMORY_LIMIT, end >> 16);
551 pci_write_config32(dev, PCI_PREF_LIMIT_UPPER32, end >> 32);
Myles Watson29cc9ed2009-07-02 18:56:24 +0000552 } else {
553 /* Don't let me think I stored the resource. */
Eric Biederman5cd81732004-03-11 15:01:31 +0000554 resource->flags &= ~IORESOURCE_STORED;
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000555 printk(BIOS_ERR, "ERROR: invalid resource->index %lx\n",
Uwe Hermanne4870472010-11-04 23:23:47 +0000556 resource->index);
Eric Biederman8ca8d762003-04-22 19:02:15 +0000557 }
Uwe Hermanne4870472010-11-04 23:23:47 +0000558
Eric Biederman03acab62004-10-14 21:25:53 +0000559 report_resource_stored(dev, resource, "");
Eric Biederman8ca8d762003-04-22 19:02:15 +0000560}
561
Eric Biederman5899fd82003-04-24 06:25:08 +0000562void pci_dev_set_resources(struct device *dev)
Eric Biederman8ca8d762003-04-22 19:02:15 +0000563{
Myles Watsonc25cc112010-05-21 14:33:48 +0000564 struct resource *res;
Myles Watson894a3472010-06-09 22:41:35 +0000565 struct bus *bus;
Myles Watson29cc9ed2009-07-02 18:56:24 +0000566 u8 line;
Eric Biederman8ca8d762003-04-22 19:02:15 +0000567
Uwe Hermanne4870472010-11-04 23:23:47 +0000568 for (res = dev->resource_list; res; res = res->next)
Myles Watsonc25cc112010-05-21 14:33:48 +0000569 pci_set_resource(dev, res);
Uwe Hermanne4870472010-11-04 23:23:47 +0000570
Myles Watson894a3472010-06-09 22:41:35 +0000571 for (bus = dev->link_list; bus; bus = bus->next) {
Uwe Hermanne4870472010-11-04 23:23:47 +0000572 if (bus->children)
Eric Biedermane9a271e32003-09-02 03:36:25 +0000573 assign_resources(bus);
Eric Biederman8ca8d762003-04-22 19:02:15 +0000574 }
575
Myles Watson29cc9ed2009-07-02 18:56:24 +0000576 /* Set a default latency timer. */
Eric Biederman7a5416a2003-06-12 19:23:51 +0000577 pci_write_config8(dev, PCI_LATENCY_TIMER, 0x40);
Eric Biederman8ca8d762003-04-22 19:02:15 +0000578
Myles Watson29cc9ed2009-07-02 18:56:24 +0000579 /* Set a default secondary latency timer. */
Uwe Hermanne4870472010-11-04 23:23:47 +0000580 if ((dev->hdr_type & 0x7f) == PCI_HEADER_TYPE_BRIDGE)
Eric Biederman7a5416a2003-06-12 19:23:51 +0000581 pci_write_config8(dev, PCI_SEC_LATENCY_TIMER, 0x40);
Eric Biederman8ca8d762003-04-22 19:02:15 +0000582
Myles Watson29cc9ed2009-07-02 18:56:24 +0000583 /* Zero the IRQ settings. */
Eric Biederman7a5416a2003-06-12 19:23:51 +0000584 line = pci_read_config8(dev, PCI_INTERRUPT_PIN);
Uwe Hermanne4870472010-11-04 23:23:47 +0000585 if (line)
Eric Biederman7a5416a2003-06-12 19:23:51 +0000586 pci_write_config8(dev, PCI_INTERRUPT_LINE, 0);
Uwe Hermanne4870472010-11-04 23:23:47 +0000587
Myles Watson29cc9ed2009-07-02 18:56:24 +0000588 /* Set the cache line size, so far 64 bytes is good for everyone. */
Eric Biederman7a5416a2003-06-12 19:23:51 +0000589 pci_write_config8(dev, PCI_CACHE_LINE_SIZE, 64 >> 2);
Eric Biederman8ca8d762003-04-22 19:02:15 +0000590}
591
Eric Biedermane9a271e32003-09-02 03:36:25 +0000592void pci_dev_enable_resources(struct device *dev)
593{
Eric Biedermana9e632c2004-11-18 22:38:08 +0000594 const struct pci_operations *ops;
Myles Watson29cc9ed2009-07-02 18:56:24 +0000595 u16 command;
Eric Biederman03acab62004-10-14 21:25:53 +0000596
Uwe Hermanne4870472010-11-04 23:23:47 +0000597 /* Set the subsystem vendor and device ID for mainboard devices. */
Eric Biederman03acab62004-10-14 21:25:53 +0000598 ops = ops_pci(dev);
Eric Biedermandbec2d42004-10-21 10:44:08 +0000599 if (dev->on_mainboard && ops && ops->set_subsystem) {
Duncan Laurie7e1c83e2013-08-09 07:55:10 -0700600 if (CONFIG_SUBSYSTEM_VENDOR_ID)
601 dev->subsystem_vendor = CONFIG_SUBSYSTEM_VENDOR_ID;
602 if (CONFIG_SUBSYSTEM_DEVICE_ID)
603 dev->subsystem_device = CONFIG_SUBSYSTEM_DEVICE_ID;
Sven Schnelle91321022011-03-01 19:58:47 +0000604 printk(BIOS_DEBUG, "%s subsystem <- %04x/%04x\n",
605 dev_path(dev), dev->subsystem_vendor,
606 dev->subsystem_device);
607 ops->set_subsystem(dev, dev->subsystem_vendor,
608 dev->subsystem_device);
Eric Biederman03acab62004-10-14 21:25:53 +0000609 }
Eric Biedermane9a271e32003-09-02 03:36:25 +0000610 command = pci_read_config16(dev, PCI_COMMAND);
611 command |= dev->command;
Uwe Hermanne4870472010-11-04 23:23:47 +0000612
Myles Watson29cc9ed2009-07-02 18:56:24 +0000613 /* v3 has
614 * command |= (PCI_COMMAND_PARITY + PCI_COMMAND_SERR); // Error check.
615 */
Uwe Hermanne4870472010-11-04 23:23:47 +0000616
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000617 printk(BIOS_DEBUG, "%s cmd <- %02x\n", dev_path(dev), command);
Eric Biedermane9a271e32003-09-02 03:36:25 +0000618 pci_write_config16(dev, PCI_COMMAND, command);
Eric Biedermane9a271e32003-09-02 03:36:25 +0000619}
620
621void pci_bus_enable_resources(struct device *dev)
622{
Myles Watson29cc9ed2009-07-02 18:56:24 +0000623 u16 ctrl;
624
Uwe Hermanne4870472010-11-04 23:23:47 +0000625 /*
626 * Enable I/O in command register if there is VGA card
Myles Watson29cc9ed2009-07-02 18:56:24 +0000627 * connected with (even it does not claim I/O resource).
628 */
Myles Watson894a3472010-06-09 22:41:35 +0000629 if (dev->link_list->bridge_ctrl & PCI_BRIDGE_CTL_VGA)
Li-Ta Lo515f6c72005-01-11 22:48:54 +0000630 dev->command |= PCI_COMMAND_IO;
Eric Biedermane9a271e32003-09-02 03:36:25 +0000631 ctrl = pci_read_config16(dev, PCI_BRIDGE_CONTROL);
Myles Watson894a3472010-06-09 22:41:35 +0000632 ctrl |= dev->link_list->bridge_ctrl;
Uwe Hermanne4870472010-11-04 23:23:47 +0000633 ctrl |= (PCI_BRIDGE_CTL_PARITY + PCI_BRIDGE_CTL_SERR); /* Error check. */
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000634 printk(BIOS_DEBUG, "%s bridge ctrl <- %04x\n", dev_path(dev), ctrl);
Eric Biedermane9a271e32003-09-02 03:36:25 +0000635 pci_write_config16(dev, PCI_BRIDGE_CONTROL, ctrl);
636
637 pci_dev_enable_resources(dev);
638}
639
Yinghai Lu13f1c2a2005-07-08 02:49:49 +0000640void pci_bus_reset(struct bus *bus)
641{
Uwe Hermanne4870472010-11-04 23:23:47 +0000642 u16 ctl;
643
Yinghai Lu13f1c2a2005-07-08 02:49:49 +0000644 ctl = pci_read_config16(bus->dev, PCI_BRIDGE_CONTROL);
645 ctl |= PCI_BRIDGE_CTL_BUS_RESET;
646 pci_write_config16(bus->dev, PCI_BRIDGE_CONTROL, ctl);
647 mdelay(10);
Uwe Hermanne4870472010-11-04 23:23:47 +0000648
Yinghai Lu13f1c2a2005-07-08 02:49:49 +0000649 ctl &= ~PCI_BRIDGE_CTL_BUS_RESET;
650 pci_write_config16(bus->dev, PCI_BRIDGE_CONTROL, ctl);
651 delay(1);
652}
653
Myles Watson29cc9ed2009-07-02 18:56:24 +0000654void pci_dev_set_subsystem(struct device *dev, unsigned vendor, unsigned device)
Eric Biederman03acab62004-10-14 21:25:53 +0000655{
Myles Watson032a9652009-05-11 22:24:53 +0000656 pci_write_config32(dev, PCI_SUBSYSTEM_VENDOR_ID,
Myles Watson29cc9ed2009-07-02 18:56:24 +0000657 ((device & 0xffff) << 16) | (vendor & 0xffff));
Eric Biederman03acab62004-10-14 21:25:53 +0000658}
659
Kyösti Mälkki580e5642014-05-01 16:31:34 +0300660#if CONFIG_VGA_ROM_RUN
661static int should_run_oprom(struct device *dev)
662{
663 static int should_run = -1;
664
665 if (should_run >= 0)
666 return should_run;
667
Kyösti Mälkki9ab1c102013-12-22 00:22:49 +0200668 /* Don't run VGA option ROMs, unless we have to print
Kyösti Mälkki580e5642014-05-01 16:31:34 +0300669 * something on the screen before the kernel is loaded.
670 */
Furquan Shaikh0325dc62016-07-25 13:02:36 -0700671 should_run = display_init_required();
Kyösti Mälkki580e5642014-05-01 16:31:34 +0300672
Kyösti Mälkki9ab1c102013-12-22 00:22:49 +0200673#if CONFIG_CHROMEOS
674 if (!should_run)
675 should_run = vboot_wants_oprom();
676#endif
677 if (!should_run)
678 printk(BIOS_DEBUG, "Not running VGA Option ROM\n");
Kyösti Mälkki580e5642014-05-01 16:31:34 +0300679 return should_run;
680}
681
682static int should_load_oprom(struct device *dev)
683{
Kyösti Mälkki580e5642014-05-01 16:31:34 +0300684 /* If S3_VGA_ROM_RUN is disabled, skip running VGA option
685 * ROMs when coming out of an S3 resume.
686 */
Kyösti Mälkki58ceb002014-06-20 06:21:01 +0300687 if (!IS_ENABLED(CONFIG_S3_VGA_ROM_RUN) && acpi_is_wakeup_s3() &&
Kyösti Mälkki580e5642014-05-01 16:31:34 +0300688 ((dev->class >> 8) == PCI_CLASS_DISPLAY_VGA))
689 return 0;
Kyösti Mälkki580e5642014-05-01 16:31:34 +0300690 if (IS_ENABLED(CONFIG_ALWAYS_LOAD_OPROM))
691 return 1;
692 if (should_run_oprom(dev))
693 return 1;
694
695 return 0;
696}
697#endif /* CONFIG_VGA_ROM_RUN */
698
Uwe Hermanne4870472010-11-04 23:23:47 +0000699/** Default handler: only runs the relevant PCI BIOS. */
Li-Ta Lo883b8792005-01-10 23:16:22 +0000700void pci_dev_init(struct device *dev)
701{
Vladimir Serbinenkob32816e2013-12-20 17:47:19 +0100702#if CONFIG_VGA_ROM_RUN
Li-Ta Lo883b8792005-01-10 23:16:22 +0000703 struct rom_header *rom, *ram;
704
Vladimir Serbinenkob32816e2013-12-20 17:47:19 +0100705 /* Only execute VGA ROMs. */
706 if (((dev->class >> 8) != PCI_CLASS_DISPLAY_VGA))
Myles Watson17aeeca2009-10-07 18:41:08 +0000707 return;
Roman Kononov778a42b2007-04-06 18:34:39 +0000708
Kyösti Mälkki580e5642014-05-01 16:31:34 +0300709 if (!should_load_oprom(dev))
Stefan Reinauer74a0efe2012-03-30 17:10:49 -0700710 return;
Aaron Durbince872cb2013-03-28 15:59:19 -0500711
712 rom = pci_rom_probe(dev);
713 if (rom == NULL)
714 return;
715
716 ram = pci_rom_load(dev, rom);
717 if (ram == NULL)
718 return;
719
Kyösti Mälkki580e5642014-05-01 16:31:34 +0300720 if (!should_run_oprom(dev))
721 return;
722
Stefan Reinauerd98cf5b2008-08-01 11:25:41 +0000723 run_bios(dev, (unsigned long)ram);
Kyösti Mälkkiab56b3b2013-11-28 16:44:51 +0200724 gfx_set_init_done(1);
725 printk(BIOS_DEBUG, "VGA Option ROM was run\n");
Vladimir Serbinenkob32816e2013-12-20 17:47:19 +0100726#endif /* CONFIG_VGA_ROM_RUN */
Yinghai Lu13f1c2a2005-07-08 02:49:49 +0000727}
Li-Ta Lo883b8792005-01-10 23:16:22 +0000728
Li-Ta Loe5266692004-03-23 21:28:05 +0000729/** Default device operation for PCI devices */
Eric Biedermana9e632c2004-11-18 22:38:08 +0000730static struct pci_operations pci_dev_ops_pci = {
Eric Biederman03acab62004-10-14 21:25:53 +0000731 .set_subsystem = pci_dev_set_subsystem,
732};
733
Eric Biederman8ca8d762003-04-22 19:02:15 +0000734struct device_operations default_pci_ops_dev = {
Uwe Hermanne4870472010-11-04 23:23:47 +0000735 .read_resources = pci_dev_read_resources,
736 .set_resources = pci_dev_set_resources,
Eric Biedermane9a271e32003-09-02 03:36:25 +0000737 .enable_resources = pci_dev_enable_resources,
Patrick Rudolpha5c2ac62016-03-31 20:04:23 +0200738#if IS_ENABLED(CONFIG_HAVE_ACPI_TABLES)
739 .write_acpi_tables = pci_rom_write_acpi_tables,
740#endif
Uwe Hermanne4870472010-11-04 23:23:47 +0000741 .init = pci_dev_init,
742 .scan_bus = 0,
743 .enable = 0,
744 .ops_pci = &pci_dev_ops_pci,
Eric Biederman8ca8d762003-04-22 19:02:15 +0000745};
Li-Ta Loe5266692004-03-23 21:28:05 +0000746
747/** Default device operations for PCI bridges */
Eric Biedermana9e632c2004-11-18 22:38:08 +0000748static struct pci_operations pci_bus_ops_pci = {
Eric Biederman03acab62004-10-14 21:25:53 +0000749 .set_subsystem = 0,
750};
Li-Ta Lo883b8792005-01-10 23:16:22 +0000751
Eric Biederman8ca8d762003-04-22 19:02:15 +0000752struct device_operations default_pci_ops_bus = {
Uwe Hermanne4870472010-11-04 23:23:47 +0000753 .read_resources = pci_bus_read_resources,
754 .set_resources = pci_dev_set_resources,
Eric Biedermane9a271e32003-09-02 03:36:25 +0000755 .enable_resources = pci_bus_enable_resources,
Uwe Hermanne4870472010-11-04 23:23:47 +0000756 .init = 0,
757 .scan_bus = pci_scan_bridge,
758 .enable = 0,
759 .reset_bus = pci_bus_reset,
760 .ops_pci = &pci_bus_ops_pci,
Eric Biederman8ca8d762003-04-22 19:02:15 +0000761};
Li-Ta Loe5266692004-03-23 21:28:05 +0000762
763/**
Uwe Hermannc1ee4292010-10-17 19:01:48 +0000764 * Detect the type of downstream bridge.
Yinghai Lu13f1c2a2005-07-08 02:49:49 +0000765 *
Myles Watson29cc9ed2009-07-02 18:56:24 +0000766 * This function is a heuristic to detect which type of bus is downstream
767 * of a PCI-to-PCI bridge. This functions by looking for various capability
768 * blocks to figure out the type of downstream bridge. PCI-X, PCI-E, and
769 * Hypertransport all seem to have appropriate capabilities.
Myles Watson032a9652009-05-11 22:24:53 +0000770 *
Uwe Hermanne4870472010-11-04 23:23:47 +0000771 * When only a PCI-Express capability is found the type is examined to see
772 * which type of bridge we have.
Yinghai Lu13f1c2a2005-07-08 02:49:49 +0000773 *
Myles Watson29cc9ed2009-07-02 18:56:24 +0000774 * @param dev Pointer to the device structure of the bridge.
775 * @return Appropriate bridge operations.
Yinghai Lu13f1c2a2005-07-08 02:49:49 +0000776 */
777static struct device_operations *get_pci_bridge_ops(device_t dev)
778{
Patrick Georgie1667822012-05-05 15:29:32 +0200779#if CONFIG_PCIX_PLUGIN_SUPPORT
Ronald G. Minnich78a16672012-11-29 16:28:21 -0800780 unsigned int pcixpos;
781 pcixpos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
782 if (pcixpos) {
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000783 printk(BIOS_DEBUG, "%s subordinate bus PCI-X\n", dev_path(dev));
Yinghai Lu13f1c2a2005-07-08 02:49:49 +0000784 return &default_pcix_ops_bus;
785 }
786#endif
Patrick Georgie1667822012-05-05 15:29:32 +0200787#if CONFIG_HYPERTRANSPORT_PLUGIN_SUPPORT
Ronald G. Minnich78a16672012-11-29 16:28:21 -0800788 unsigned int htpos = 0;
789 while ((htpos = pci_find_next_capability(dev, PCI_CAP_ID_HT, htpos))) {
Uwe Hermanne4870472010-11-04 23:23:47 +0000790 u16 flags;
Ronald G. Minnich78a16672012-11-29 16:28:21 -0800791 flags = pci_read_config16(dev, htpos + PCI_CAP_FLAGS);
Yinghai Lu13f1c2a2005-07-08 02:49:49 +0000792 if ((flags >> 13) == 1) {
793 /* Host or Secondary Interface */
Uwe Hermanne4870472010-11-04 23:23:47 +0000794 printk(BIOS_DEBUG, "%s subordinate bus HT\n",
795 dev_path(dev));
Yinghai Lu13f1c2a2005-07-08 02:49:49 +0000796 return &default_ht_ops_bus;
797 }
798 }
799#endif
Patrick Georgie1667822012-05-05 15:29:32 +0200800#if CONFIG_PCIEXP_PLUGIN_SUPPORT
Ronald G. Minnich78a16672012-11-29 16:28:21 -0800801 unsigned int pciexpos;
802 pciexpos = pci_find_capability(dev, PCI_CAP_ID_PCIE);
803 if (pciexpos) {
Uwe Hermanne4870472010-11-04 23:23:47 +0000804 u16 flags;
Ronald G. Minnich78a16672012-11-29 16:28:21 -0800805 flags = pci_read_config16(dev, pciexpos + PCI_EXP_FLAGS);
Myles Watson29cc9ed2009-07-02 18:56:24 +0000806 switch ((flags & PCI_EXP_FLAGS_TYPE) >> 4) {
Yinghai Lu13f1c2a2005-07-08 02:49:49 +0000807 case PCI_EXP_TYPE_ROOT_PORT:
808 case PCI_EXP_TYPE_UPSTREAM:
809 case PCI_EXP_TYPE_DOWNSTREAM:
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000810 printk(BIOS_DEBUG, "%s subordinate bus PCI Express\n",
Uwe Hermanne4870472010-11-04 23:23:47 +0000811 dev_path(dev));
Yinghai Lu13f1c2a2005-07-08 02:49:49 +0000812 return &default_pciexp_ops_bus;
813 case PCI_EXP_TYPE_PCI_BRIDGE:
Uwe Hermanne4870472010-11-04 23:23:47 +0000814 printk(BIOS_DEBUG, "%s subordinate PCI\n",
815 dev_path(dev));
Yinghai Lu13f1c2a2005-07-08 02:49:49 +0000816 return &default_pci_ops_bus;
817 default:
818 break;
819 }
820 }
821#endif
822 return &default_pci_ops_bus;
823}
824
825/**
Vadim Bendebury8049fc92012-04-24 12:53:19 -0700826 * Check if a device id matches a PCI driver entry.
827 *
828 * The driver entry can either point at a zero terminated array of acceptable
829 * device IDs, or include a single device ID.
830 *
Martin Roth98b698c2015-01-06 21:02:52 -0700831 * @param driver pointer to the PCI driver entry being checked
832 * @param device_id PCI device ID of the device being matched
Vadim Bendebury8049fc92012-04-24 12:53:19 -0700833 */
834static int device_id_match(struct pci_driver *driver, unsigned short device_id)
835{
836 if (driver->devices) {
837 unsigned short check_id;
838 const unsigned short *device_list = driver->devices;
839 while ((check_id = *device_list++) != 0)
840 if (check_id == device_id)
841 return 1;
842 }
843
844 return (driver->device == device_id);
845}
846
847/**
Uwe Hermannc1ee4292010-10-17 19:01:48 +0000848 * Set up PCI device operation.
849 *
850 * Check if it already has a driver. If not, use find_device_operations(),
851 * or set to a default based on type.
Li-Ta Loe5266692004-03-23 21:28:05 +0000852 *
Myles Watson29cc9ed2009-07-02 18:56:24 +0000853 * @param dev Pointer to the device whose pci_ops you want to set.
Li-Ta Loe5266692004-03-23 21:28:05 +0000854 * @see pci_drivers
855 */
Eric Biederman8ca8d762003-04-22 19:02:15 +0000856static void set_pci_ops(struct device *dev)
857{
858 struct pci_driver *driver;
Li-Ta Loe5266692004-03-23 21:28:05 +0000859
Uwe Hermanne4870472010-11-04 23:23:47 +0000860 if (dev->ops)
861 return;
862
863 /*
864 * Look through the list of setup drivers and find one for
Myles Watson29cc9ed2009-07-02 18:56:24 +0000865 * this PCI device.
Eric Biedermanb78c1972004-10-14 20:54:17 +0000866 */
Aaron Durbin03758152015-09-03 17:23:08 -0500867 for (driver = &_pci_drivers[0]; driver != &_epci_drivers[0]; driver++) {
Eric Biederman8ca8d762003-04-22 19:02:15 +0000868 if ((driver->vendor == dev->vendor) &&
Vadim Bendebury8049fc92012-04-24 12:53:19 -0700869 device_id_match(driver, dev->device)) {
Uwe Hermann312673c2009-10-27 21:49:33 +0000870 dev->ops = (struct device_operations *)driver->ops;
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000871 printk(BIOS_SPEW, "%s [%04x/%04x] %sops\n",
Uwe Hermanne4870472010-11-04 23:23:47 +0000872 dev_path(dev), driver->vendor, driver->device,
873 (driver->ops->scan_bus ? "bus " : ""));
Eric Biederman5899fd82003-04-24 06:25:08 +0000874 return;
Eric Biederman8ca8d762003-04-22 19:02:15 +0000875 }
876 }
Li-Ta Loe5266692004-03-23 21:28:05 +0000877
Uwe Hermanne4870472010-11-04 23:23:47 +0000878 /* If I don't have a specific driver use the default operations. */
879 switch (dev->hdr_type & 0x7f) { /* Header type */
880 case PCI_HEADER_TYPE_NORMAL:
Eric Biederman8ca8d762003-04-22 19:02:15 +0000881 if ((dev->class >> 8) == PCI_CLASS_BRIDGE_PCI)
882 goto bad;
883 dev->ops = &default_pci_ops_dev;
884 break;
885 case PCI_HEADER_TYPE_BRIDGE:
886 if ((dev->class >> 8) != PCI_CLASS_BRIDGE_PCI)
887 goto bad;
Yinghai Lu13f1c2a2005-07-08 02:49:49 +0000888 dev->ops = get_pci_bridge_ops(dev);
Eric Biederman8ca8d762003-04-22 19:02:15 +0000889 break;
Patrick Georgie1667822012-05-05 15:29:32 +0200890#if CONFIG_CARDBUS_PLUGIN_SUPPORT
Yinghai Lu13f1c2a2005-07-08 02:49:49 +0000891 case PCI_HEADER_TYPE_CARDBUS:
892 dev->ops = &default_cardbus_ops_bus;
893 break;
894#endif
Uwe Hermanne4870472010-11-04 23:23:47 +0000895default:
896bad:
Li-Ta Lo69c5a902004-04-29 20:08:54 +0000897 if (dev->enabled) {
Uwe Hermanne4870472010-11-04 23:23:47 +0000898 printk(BIOS_ERR, "%s [%04x/%04x/%06x] has unknown "
899 "header type %02x, ignoring.\n", dev_path(dev),
900 dev->vendor, dev->device,
901 dev->class >> 8, dev->hdr_type);
Eric Biederman83b991a2003-10-11 06:20:25 +0000902 }
Eric Biederman8ca8d762003-04-22 19:02:15 +0000903 }
Eric Biederman8ca8d762003-04-22 19:02:15 +0000904}
905
906/**
Uwe Hermannc1ee4292010-10-17 19:01:48 +0000907 * See if we have already allocated a device structure for a given devfn.
Li-Ta Loe5266692004-03-23 21:28:05 +0000908 *
909 * Given a linked list of PCI device structures and a devfn number, find the
Li-Ta Lo3a812852004-12-03 22:39:34 +0000910 * device structure correspond to the devfn, if present. This function also
911 * removes the device structure from the linked list.
Li-Ta Loe5266692004-03-23 21:28:05 +0000912 *
Myles Watson29cc9ed2009-07-02 18:56:24 +0000913 * @param list The device structure list.
914 * @param devfn A device/function number.
Myles Watson29cc9ed2009-07-02 18:56:24 +0000915 * @return Pointer to the device structure found or NULL if we have not
Li-Ta Lo3a812852004-12-03 22:39:34 +0000916 * allocated a device for this devfn yet.
Eric Biederman8ca8d762003-04-22 19:02:15 +0000917 */
Eric Biedermanb78c1972004-10-14 20:54:17 +0000918static struct device *pci_scan_get_dev(struct device **list, unsigned int devfn)
Eric Biederman8ca8d762003-04-22 19:02:15 +0000919{
Eric Biedermanb78c1972004-10-14 20:54:17 +0000920 struct device *dev;
Uwe Hermanne4870472010-11-04 23:23:47 +0000921
Eric Biedermanb78c1972004-10-14 20:54:17 +0000922 dev = 0;
Myles Watson29cc9ed2009-07-02 18:56:24 +0000923 for (; *list; list = &(*list)->sibling) {
Eric Biedermanad1b35a2003-10-14 02:36:51 +0000924 if ((*list)->path.type != DEVICE_PATH_PCI) {
Uwe Hermanne4870472010-11-04 23:23:47 +0000925 printk(BIOS_ERR, "child %s not a PCI device\n",
926 dev_path(*list));
Eric Biedermanad1b35a2003-10-14 02:36:51 +0000927 continue;
928 }
Stefan Reinauer2b34db82009-02-28 20:10:20 +0000929 if ((*list)->path.pci.devfn == devfn) {
Myles Watson29cc9ed2009-07-02 18:56:24 +0000930 /* Unlink from the list. */
Eric Biederman8ca8d762003-04-22 19:02:15 +0000931 dev = *list;
932 *list = (*list)->sibling;
Myles Watson29cc9ed2009-07-02 18:56:24 +0000933 dev->sibling = NULL;
Eric Biederman8ca8d762003-04-22 19:02:15 +0000934 break;
935 }
936 }
Myles Watson29cc9ed2009-07-02 18:56:24 +0000937
Uwe Hermanne4870472010-11-04 23:23:47 +0000938 /*
939 * Just like alloc_dev() add the device to the list of devices on the
Myles Watson29cc9ed2009-07-02 18:56:24 +0000940 * bus. When the list of devices was formed we removed all of the
941 * parents children, and now we are interleaving static and dynamic
942 * devices in order on the bus.
Eric Biedermanb78c1972004-10-14 20:54:17 +0000943 */
Eric Biedermane9a271e32003-09-02 03:36:25 +0000944 if (dev) {
Myles Watson29cc9ed2009-07-02 18:56:24 +0000945 struct device *child;
Uwe Hermanne4870472010-11-04 23:23:47 +0000946
Myles Watson29cc9ed2009-07-02 18:56:24 +0000947 /* Find the last child of our parent. */
Uwe Hermanne4870472010-11-04 23:23:47 +0000948 for (child = dev->bus->children; child && child->sibling;)
Eric Biedermane9a271e32003-09-02 03:36:25 +0000949 child = child->sibling;
Uwe Hermanne4870472010-11-04 23:23:47 +0000950
Myles Watson29cc9ed2009-07-02 18:56:24 +0000951 /* Place the device on the list of children of its parent. */
Uwe Hermanne4870472010-11-04 23:23:47 +0000952 if (child)
Eric Biedermane9a271e32003-09-02 03:36:25 +0000953 child->sibling = dev;
Uwe Hermanne4870472010-11-04 23:23:47 +0000954 else
Eric Biedermane9a271e32003-09-02 03:36:25 +0000955 dev->bus->children = dev;
Eric Biedermane9a271e32003-09-02 03:36:25 +0000956 }
957
Eric Biederman8ca8d762003-04-22 19:02:15 +0000958 return dev;
959}
960
Myles Watson032a9652009-05-11 22:24:53 +0000961/**
Uwe Hermannc1ee4292010-10-17 19:01:48 +0000962 * Scan a PCI bus.
Li-Ta Loe5266692004-03-23 21:28:05 +0000963 *
Myles Watson29cc9ed2009-07-02 18:56:24 +0000964 * Determine the existence of a given PCI device. Allocate a new struct device
965 * if dev==NULL was passed in and the device exists in hardware.
Yinghai Lu13f1c2a2005-07-08 02:49:49 +0000966 *
Uwe Hermannc1ee4292010-10-17 19:01:48 +0000967 * @param dev Pointer to the dev structure.
968 * @param bus Pointer to the bus structure.
969 * @param devfn A device/function number to look at.
970 * @return The device structure for the device (if found), NULL otherwise.
Yinghai Lu13f1c2a2005-07-08 02:49:49 +0000971 */
Uwe Hermannc1ee4292010-10-17 19:01:48 +0000972device_t pci_probe_dev(device_t dev, struct bus *bus, unsigned devfn)
Yinghai Lu13f1c2a2005-07-08 02:49:49 +0000973{
Myles Watson29cc9ed2009-07-02 18:56:24 +0000974 u32 id, class;
975 u8 hdr_type;
Yinghai Lu13f1c2a2005-07-08 02:49:49 +0000976
Myles Watson29cc9ed2009-07-02 18:56:24 +0000977 /* Detect if a device is present. */
Yinghai Lu13f1c2a2005-07-08 02:49:49 +0000978 if (!dev) {
979 struct device dummy;
Uwe Hermanne4870472010-11-04 23:23:47 +0000980
Myles Watson29cc9ed2009-07-02 18:56:24 +0000981 dummy.bus = bus;
982 dummy.path.type = DEVICE_PATH_PCI;
Stefan Reinauer2b34db82009-02-28 20:10:20 +0000983 dummy.path.pci.devfn = devfn;
Uwe Hermanne4870472010-11-04 23:23:47 +0000984
Yinghai Lu13f1c2a2005-07-08 02:49:49 +0000985 id = pci_read_config32(&dummy, PCI_VENDOR_ID);
Uwe Hermanne4870472010-11-04 23:23:47 +0000986 /*
987 * Have we found something? Some broken boards return 0 if a
988 * slot is empty, but the expected answer is 0xffffffff.
Yinghai Lu13f1c2a2005-07-08 02:49:49 +0000989 */
Uwe Hermanne4870472010-11-04 23:23:47 +0000990 if (id == 0xffffffff)
Stefan Reinauer7355c752010-04-02 16:30:25 +0000991 return NULL;
Uwe Hermanne4870472010-11-04 23:23:47 +0000992
Stefan Reinauer7355c752010-04-02 16:30:25 +0000993 if ((id == 0x00000000) || (id == 0x0000ffff) ||
994 (id == 0xffff0000)) {
Uwe Hermanne4870472010-11-04 23:23:47 +0000995 printk(BIOS_SPEW, "%s, bad id 0x%x\n",
996 dev_path(&dummy), id);
Yinghai Lu13f1c2a2005-07-08 02:49:49 +0000997 return NULL;
998 }
999 dev = alloc_dev(bus, &dummy.path);
Myles Watson29cc9ed2009-07-02 18:56:24 +00001000 } else {
Uwe Hermanne4870472010-11-04 23:23:47 +00001001 /*
1002 * Enable/disable the device. Once we have found the device-
Myles Watson29cc9ed2009-07-02 18:56:24 +00001003 * specific operations this operations we will disable the
1004 * device with those as well.
Myles Watson032a9652009-05-11 22:24:53 +00001005 *
Yinghai Lu13f1c2a2005-07-08 02:49:49 +00001006 * This is geared toward devices that have subfunctions
1007 * that do not show up by default.
Myles Watson032a9652009-05-11 22:24:53 +00001008 *
Yinghai Lu13f1c2a2005-07-08 02:49:49 +00001009 * If a device is a stuff option on the motherboard
Myles Watson29cc9ed2009-07-02 18:56:24 +00001010 * it may be absent and enable_dev() must cope.
Yinghai Lu13f1c2a2005-07-08 02:49:49 +00001011 */
Myles Watson29cc9ed2009-07-02 18:56:24 +00001012 /* Run the magic enable sequence for the device. */
Uwe Hermanne4870472010-11-04 23:23:47 +00001013 if (dev->chip_ops && dev->chip_ops->enable_dev)
Yinghai Lu13f1c2a2005-07-08 02:49:49 +00001014 dev->chip_ops->enable_dev(dev);
Uwe Hermanne4870472010-11-04 23:23:47 +00001015
Myles Watson29cc9ed2009-07-02 18:56:24 +00001016 /* Now read the vendor and device ID. */
Yinghai Lu13f1c2a2005-07-08 02:49:49 +00001017 id = pci_read_config32(dev, PCI_VENDOR_ID);
Myles Watson032a9652009-05-11 22:24:53 +00001018
Uwe Hermanne4870472010-11-04 23:23:47 +00001019 /*
1020 * If the device does not have a PCI ID disable it. Possibly
Myles Watson29cc9ed2009-07-02 18:56:24 +00001021 * this is because we have already disabled the device. But
1022 * this also handles optional devices that may not always
1023 * show up.
Yinghai Lu13f1c2a2005-07-08 02:49:49 +00001024 */
1025 /* If the chain is fully enumerated quit */
Myles Watson29cc9ed2009-07-02 18:56:24 +00001026 if ((id == 0xffffffff) || (id == 0x00000000) ||
1027 (id == 0x0000ffff) || (id == 0xffff0000)) {
Yinghai Lu13f1c2a2005-07-08 02:49:49 +00001028 if (dev->enabled) {
Uwe Hermanne4870472010-11-04 23:23:47 +00001029 printk(BIOS_INFO, "PCI: Static device %s not "
1030 "found, disabling it.\n", dev_path(dev));
Yinghai Lu13f1c2a2005-07-08 02:49:49 +00001031 dev->enabled = 0;
1032 }
1033 return dev;
1034 }
1035 }
Uwe Hermanne4870472010-11-04 23:23:47 +00001036
Myles Watson29cc9ed2009-07-02 18:56:24 +00001037 /* Read the rest of the PCI configuration information. */
Yinghai Lu13f1c2a2005-07-08 02:49:49 +00001038 hdr_type = pci_read_config8(dev, PCI_HEADER_TYPE);
1039 class = pci_read_config32(dev, PCI_CLASS_REVISION);
Myles Watson032a9652009-05-11 22:24:53 +00001040
Myles Watson29cc9ed2009-07-02 18:56:24 +00001041 /* Store the interesting information in the device structure. */
Yinghai Lu13f1c2a2005-07-08 02:49:49 +00001042 dev->vendor = id & 0xffff;
1043 dev->device = (id >> 16) & 0xffff;
1044 dev->hdr_type = hdr_type;
Myles Watson29cc9ed2009-07-02 18:56:24 +00001045
1046 /* Class code, the upper 3 bytes of PCI_CLASS_REVISION. */
Yinghai Lu13f1c2a2005-07-08 02:49:49 +00001047 dev->class = class >> 8;
Myles Watson032a9652009-05-11 22:24:53 +00001048
Myles Watson29cc9ed2009-07-02 18:56:24 +00001049 /* Architectural/System devices always need to be bus masters. */
Uwe Hermanne4870472010-11-04 23:23:47 +00001050 if ((dev->class >> 16) == PCI_BASE_CLASS_SYSTEM)
Yinghai Lu13f1c2a2005-07-08 02:49:49 +00001051 dev->command |= PCI_COMMAND_MASTER;
Uwe Hermanne4870472010-11-04 23:23:47 +00001052
1053 /*
1054 * Look at the vendor and device ID, or at least the header type and
Myles Watson29cc9ed2009-07-02 18:56:24 +00001055 * class and figure out which set of configuration methods to use.
1056 * Unless we already have some PCI ops.
Yinghai Lu13f1c2a2005-07-08 02:49:49 +00001057 */
1058 set_pci_ops(dev);
1059
Myles Watson29cc9ed2009-07-02 18:56:24 +00001060 /* Now run the magic enable/disable sequence for the device. */
Uwe Hermanne4870472010-11-04 23:23:47 +00001061 if (dev->ops && dev->ops->enable)
Yinghai Lu13f1c2a2005-07-08 02:49:49 +00001062 dev->ops->enable(dev);
Myles Watson032a9652009-05-11 22:24:53 +00001063
Myles Watson29cc9ed2009-07-02 18:56:24 +00001064 /* Display the device. */
Uwe Hermanne4870472010-11-04 23:23:47 +00001065 printk(BIOS_DEBUG, "%s [%04x/%04x] %s%s\n", dev_path(dev),
1066 dev->vendor, dev->device, dev->enabled ? "enabled" : "disabled",
1067 dev->ops ? "" : " No operations");
Yinghai Lu13f1c2a2005-07-08 02:49:49 +00001068
1069 return dev;
1070}
1071
Myles Watson032a9652009-05-11 22:24:53 +00001072/**
Kyösti Mälkkic73acdb2013-06-15 17:16:56 +03001073 * Test for match between romstage and ramstage device instance.
1074 *
1075 * @param dev Pointer to the device structure.
1076 * @param sdev Simple device model identifier, created with PCI_DEV().
1077 * @return Non-zero if bus:dev.fn of device matches.
1078 */
1079unsigned int pci_match_simple_dev(device_t dev, pci_devfn_t sdev)
1080{
1081 return dev->bus->secondary == PCI_DEV2SEGBUS(sdev) &&
1082 dev->path.pci.devfn == PCI_DEV2DEVFN(sdev);
1083}
1084
1085/**
Uwe Hermannc1ee4292010-10-17 19:01:48 +00001086 * Scan a PCI bus.
Yinghai Lu13f1c2a2005-07-08 02:49:49 +00001087 *
Li-Ta Loe5266692004-03-23 21:28:05 +00001088 * Determine the existence of devices and bridges on a PCI bus. If there are
1089 * bridges on the bus, recursively scan the buses behind the bridges.
1090 *
Uwe Hermannc1ee4292010-10-17 19:01:48 +00001091 * @param bus Pointer to the bus structure.
1092 * @param min_devfn Minimum devfn to look at in the scan, usually 0x00.
1093 * @param max_devfn Maximum devfn to look at in the scan, usually 0xff.
Eric Biederman8ca8d762003-04-22 19:02:15 +00001094 */
Kyösti Mälkkide271a82015-03-18 13:09:47 +02001095void pci_scan_bus(struct bus *bus, unsigned min_devfn,
1096 unsigned max_devfn)
Eric Biederman8ca8d762003-04-22 19:02:15 +00001097{
1098 unsigned int devfn;
Myles Watson29cc9ed2009-07-02 18:56:24 +00001099 struct device *old_devices;
Eric Biederman8ca8d762003-04-22 19:02:15 +00001100
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +00001101 printk(BIOS_DEBUG, "PCI: pci_scan_bus for bus %02x\n", bus->secondary);
Eric Biederman8ca8d762003-04-22 19:02:15 +00001102
Uwe Hermanne4870472010-11-04 23:23:47 +00001103 /* Maximum sane devfn is 0xFF. */
Juhana Helovuo50b78b62010-09-13 14:43:02 +00001104 if (max_devfn > 0xff) {
Uwe Hermanne4870472010-11-04 23:23:47 +00001105 printk(BIOS_ERR, "PCI: pci_scan_bus limits devfn %x - "
1106 "devfn %x\n", min_devfn, max_devfn);
1107 printk(BIOS_ERR, "PCI: pci_scan_bus upper limit too big. "
1108 "Using 0xff.\n");
Juhana Helovuo50b78b62010-09-13 14:43:02 +00001109 max_devfn=0xff;
1110 }
1111
Eric Biederman8ca8d762003-04-22 19:02:15 +00001112 old_devices = bus->children;
Myles Watson29cc9ed2009-07-02 18:56:24 +00001113 bus->children = NULL;
Eric Biederman8ca8d762003-04-22 19:02:15 +00001114
1115 post_code(0x24);
Uwe Hermanne4870472010-11-04 23:23:47 +00001116
1117 /*
1118 * Probe all devices/functions on this bus with some optimization for
Myles Watson29cc9ed2009-07-02 18:56:24 +00001119 * non-existence and single function devices.
Eric Biedermanb78c1972004-10-14 20:54:17 +00001120 */
Eric Biedermane9a271e32003-09-02 03:36:25 +00001121 for (devfn = min_devfn; devfn <= max_devfn; devfn++) {
Myles Watson29cc9ed2009-07-02 18:56:24 +00001122 struct device *dev;
Eric Biederman8ca8d762003-04-22 19:02:15 +00001123
Uwe Hermanne4870472010-11-04 23:23:47 +00001124 /* First thing setup the device structure. */
Eric Biederman8ca8d762003-04-22 19:02:15 +00001125 dev = pci_scan_get_dev(&old_devices, devfn);
Li-Ta Lo9782f752004-05-05 21:15:42 +00001126
Myles Watson29cc9ed2009-07-02 18:56:24 +00001127 /* See if a device is present and setup the device structure. */
Myles Watson032a9652009-05-11 22:24:53 +00001128 dev = pci_probe_dev(dev, bus, devfn);
Eric Biederman03acab62004-10-14 21:25:53 +00001129
Uwe Hermanne4870472010-11-04 23:23:47 +00001130 /*
1131 * If this is not a multi function device, or the device is
Myles Watson29cc9ed2009-07-02 18:56:24 +00001132 * not present don't waste time probing another function.
Myles Watson032a9652009-05-11 22:24:53 +00001133 * Skip to next device.
Eric Biederman8ca8d762003-04-22 19:02:15 +00001134 */
Uwe Hermanne4870472010-11-04 23:23:47 +00001135 if ((PCI_FUNC(devfn) == 0x00) && (!dev
Myles Watson29cc9ed2009-07-02 18:56:24 +00001136 || (dev->enabled && ((dev->hdr_type & 0x80) != 0x80)))) {
Eric Biederman8ca8d762003-04-22 19:02:15 +00001137 devfn += 0x07;
1138 }
1139 }
Uwe Hermanne4870472010-11-04 23:23:47 +00001140
Eric Biederman8ca8d762003-04-22 19:02:15 +00001141 post_code(0x25);
1142
Uwe Hermanne4870472010-11-04 23:23:47 +00001143 /*
1144 * Warn if any leftover static devices are are found.
1145 * There's probably a problem in devicetree.cb.
Myles Watson29cc9ed2009-07-02 18:56:24 +00001146 */
1147 if (old_devices) {
Yinghai Lu13f1c2a2005-07-08 02:49:49 +00001148 device_t left;
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +00001149 printk(BIOS_WARNING, "PCI: Left over static devices:\n");
Uwe Hermanne4870472010-11-04 23:23:47 +00001150 for (left = old_devices; left; left = left->sibling)
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +00001151 printk(BIOS_WARNING, "%s\n", dev_path(left));
Uwe Hermanne4870472010-11-04 23:23:47 +00001152
1153 printk(BIOS_WARNING, "PCI: Check your devicetree.cb.\n");
Yinghai Lu13f1c2a2005-07-08 02:49:49 +00001154 }
1155
Uwe Hermanne4870472010-11-04 23:23:47 +00001156 /*
1157 * For all children that implement scan_bus() (i.e. bridges)
Eric Biedermanb78c1972004-10-14 20:54:17 +00001158 * scan the bus behind that child.
1159 */
Kyösti Mälkkide271a82015-03-18 13:09:47 +02001160
Kyösti Mälkki2d2367c2015-02-20 21:28:31 +02001161 scan_bridges(bus);
Kyösti Mälkkide271a82015-03-18 13:09:47 +02001162
Uwe Hermanne4870472010-11-04 23:23:47 +00001163 /*
1164 * We've scanned the bus and so we know all about what's on the other
Myles Watson29cc9ed2009-07-02 18:56:24 +00001165 * side of any bridges that may be on this bus plus any devices.
Eric Biederman8ca8d762003-04-22 19:02:15 +00001166 * Return how far we've got finding sub-buses.
1167 */
Eric Biederman8ca8d762003-04-22 19:02:15 +00001168 post_code(0x55);
Eric Biederman8ca8d762003-04-22 19:02:15 +00001169}
1170
Kyösti Mälkki33452402015-02-23 06:58:26 +02001171typedef enum {
1172 PCI_ROUTE_CLOSE,
1173 PCI_ROUTE_SCAN,
1174 PCI_ROUTE_FINAL,
1175} scan_state;
1176
1177static void pci_bridge_route(struct bus *link, scan_state state)
1178{
1179 struct device *dev = link->dev;
1180 struct bus *parent = dev->bus;
1181 u32 reg, buses = 0;
1182
Kyösti Mälkki757c8b42015-02-23 06:58:26 +02001183 if (state == PCI_ROUTE_SCAN) {
1184 link->secondary = parent->subordinate + 1;
1185 link->subordinate = link->secondary;
1186 }
1187
Kyösti Mälkki33452402015-02-23 06:58:26 +02001188 if (state == PCI_ROUTE_CLOSE) {
1189 buses |= 0xfeff << 8;
1190 } else if (state == PCI_ROUTE_SCAN) {
Timothy Pearson7d8a4782015-10-24 20:34:57 -05001191 buses |= parent->secondary & 0xff;
Kyösti Mälkki33452402015-02-23 06:58:26 +02001192 buses |= ((u32) link->secondary & 0xff) << 8;
Kyösti Mälkki757c8b42015-02-23 06:58:26 +02001193 buses |= 0xff << 16; /* MAX PCI_BUS number here */
Kyösti Mälkki33452402015-02-23 06:58:26 +02001194 } else if (state == PCI_ROUTE_FINAL) {
1195 buses |= parent->secondary & 0xff;
1196 buses |= ((u32) link->secondary & 0xff) << 8;
1197 buses |= ((u32) link->subordinate & 0xff) << 16;
1198 }
1199
1200 if (state == PCI_ROUTE_SCAN) {
1201 /* Clear all status bits and turn off memory, I/O and master enables. */
1202 link->bridge_cmd = pci_read_config16(dev, PCI_COMMAND);
1203 pci_write_config16(dev, PCI_COMMAND, 0x0000);
1204 pci_write_config16(dev, PCI_STATUS, 0xffff);
1205 }
1206
1207 /*
1208 * Configure the bus numbers for this bridge: the configuration
1209 * transactions will not be propagated by the bridge if it is not
1210 * correctly configured.
1211 */
1212
1213 reg = pci_read_config32(dev, PCI_PRIMARY_BUS);
1214 reg &= 0xff000000;
1215 reg |= buses;
1216 pci_write_config32(dev, PCI_PRIMARY_BUS, reg);
1217
1218 if (state == PCI_ROUTE_FINAL) {
1219 pci_write_config16(dev, PCI_COMMAND, link->bridge_cmd);
Kyösti Mälkki757c8b42015-02-23 06:58:26 +02001220 parent->subordinate = link->subordinate;
Kyösti Mälkki33452402015-02-23 06:58:26 +02001221 }
1222}
1223
Li-Ta Loe5266692004-03-23 21:28:05 +00001224/**
Uwe Hermannc1ee4292010-10-17 19:01:48 +00001225 * Scan a PCI bridge and the buses behind the bridge.
Li-Ta Loe5266692004-03-23 21:28:05 +00001226 *
1227 * Determine the existence of buses behind the bridge. Set up the bridge
1228 * according to the result of the scan.
1229 *
1230 * This function is the default scan_bus() method for PCI bridge devices.
1231 *
Myles Watson29cc9ed2009-07-02 18:56:24 +00001232 * @param dev Pointer to the bridge device.
Uwe Hermannc1ee4292010-10-17 19:01:48 +00001233 * @param do_scan_bus TODO
Eric Biederman8ca8d762003-04-22 19:02:15 +00001234 */
Kyösti Mälkki580e7222015-03-19 21:04:23 +02001235void do_pci_scan_bridge(struct device *dev,
Kyösti Mälkkide271a82015-03-18 13:09:47 +02001236 void (*do_scan_bus) (struct bus * bus,
Myles Watson29cc9ed2009-07-02 18:56:24 +00001237 unsigned min_devfn,
Kyösti Mälkkide271a82015-03-18 13:09:47 +02001238 unsigned max_devfn))
Eric Biederman8ca8d762003-04-22 19:02:15 +00001239{
Eric Biedermane9a271e32003-09-02 03:36:25 +00001240 struct bus *bus;
Eric Biederman83b991a2003-10-11 06:20:25 +00001241
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +00001242 printk(BIOS_SPEW, "%s for %s\n", __func__, dev_path(dev));
Li-Ta Lo3a812852004-12-03 22:39:34 +00001243
Myles Watson894a3472010-06-09 22:41:35 +00001244 if (dev->link_list == NULL) {
1245 struct bus *link;
1246 link = malloc(sizeof(*link));
1247 if (link == NULL)
1248 die("Couldn't allocate a link!\n");
1249 memset(link, 0, sizeof(*link));
1250 link->dev = dev;
1251 dev->link_list = link;
1252 }
1253
1254 bus = dev->link_list;
Eric Biedermane9a271e32003-09-02 03:36:25 +00001255
Kyösti Mälkki33452402015-02-23 06:58:26 +02001256 pci_bridge_route(bus, PCI_ROUTE_SCAN);
Li-Ta Lo3a812852004-12-03 22:39:34 +00001257
Kyösti Mälkkide271a82015-03-18 13:09:47 +02001258 do_scan_bus(bus, 0x00, 0xff);
Kyösti Mälkki33452402015-02-23 06:58:26 +02001259
1260 pci_bridge_route(bus, PCI_ROUTE_FINAL);
Eric Biederman8ca8d762003-04-22 19:02:15 +00001261}
Li-Ta Loe5266692004-03-23 21:28:05 +00001262
Yinghai Lu13f1c2a2005-07-08 02:49:49 +00001263/**
Uwe Hermannc1ee4292010-10-17 19:01:48 +00001264 * Scan a PCI bridge and the buses behind the bridge.
Yinghai Lu13f1c2a2005-07-08 02:49:49 +00001265 *
1266 * Determine the existence of buses behind the bridge. Set up the bridge
1267 * according to the result of the scan.
1268 *
1269 * This function is the default scan_bus() method for PCI bridge devices.
1270 *
Myles Watson29cc9ed2009-07-02 18:56:24 +00001271 * @param dev Pointer to the bridge device.
Yinghai Lu13f1c2a2005-07-08 02:49:49 +00001272 */
Kyösti Mälkki580e7222015-03-19 21:04:23 +02001273void pci_scan_bridge(struct device *dev)
Yinghai Lu13f1c2a2005-07-08 02:49:49 +00001274{
Kyösti Mälkki580e7222015-03-19 21:04:23 +02001275 do_pci_scan_bridge(dev, pci_scan_bus);
Yinghai Lu13f1c2a2005-07-08 02:49:49 +00001276}
1277
Myles Watson29cc9ed2009-07-02 18:56:24 +00001278/**
Uwe Hermannc1ee4292010-10-17 19:01:48 +00001279 * Scan a PCI domain.
Myles Watson29cc9ed2009-07-02 18:56:24 +00001280 *
1281 * This function is the default scan_bus() method for PCI domains.
1282 *
Uwe Hermannc1ee4292010-10-17 19:01:48 +00001283 * @param dev Pointer to the domain.
Myles Watson29cc9ed2009-07-02 18:56:24 +00001284 */
Kyösti Mälkki580e7222015-03-19 21:04:23 +02001285void pci_domain_scan_bus(device_t dev)
Myles Watson29cc9ed2009-07-02 18:56:24 +00001286{
Kyösti Mälkki6f370172015-03-19 15:26:52 +02001287 struct bus *link = dev->link_list;
Kyösti Mälkkide271a82015-03-18 13:09:47 +02001288 pci_scan_bus(link, PCI_DEVFN(0, 0), 0xff);
Myles Watson29cc9ed2009-07-02 18:56:24 +00001289}
1290
Mike Loptien0f5cf5e2014-05-12 21:46:31 -06001291/**
1292 * Take an INT_PIN number (0, 1 - 4) and convert
1293 * it to a string ("NO PIN", "PIN A" - "PIN D")
1294 *
1295 * @param pin PCI Interrupt Pin number (0, 1 - 4)
1296 * @return A string corresponding to the pin number or "Invalid"
1297 */
1298const char *pin_to_str(int pin)
1299{
1300 const char *str[5] = {
1301 "NO PIN",
1302 "PIN A",
1303 "PIN B",
1304 "PIN C",
1305 "PIN D",
1306 };
1307
1308 if (pin >= 0 && pin <= 4)
1309 return str[pin];
1310 else
1311 return "Invalid PIN, not 0 - 4";
1312}
1313
1314/**
1315 * Get the PCI INT_PIN swizzle for a device defined as:
1316 * pin_parent = (pin_child + devn_child) % 4 + 1
1317 * where PIN A = 1 ... PIN_D = 4
1318 *
1319 * Given a PCI device structure 'dev', find the interrupt pin
1320 * that will be triggered on its parent bridge device when
1321 * generating an interrupt. For example: Device 1:3.2 may
1322 * use INT_PIN A but will trigger PIN D on its parent bridge
1323 * device. In this case, this function will return 4 (PIN D).
1324 *
1325 * @param dev A PCI device structure to swizzle interrupt pins for
Martin Roth32bc6b62015-01-04 16:54:35 -07001326 * @param *parent_bridge The PCI device structure for the bridge
Mike Loptien0f5cf5e2014-05-12 21:46:31 -06001327 * device 'dev' is attached to
1328 * @return The interrupt pin number (1 - 4) that 'dev' will
1329 * trigger when generating an interrupt
1330 */
1331static int swizzle_irq_pins(device_t dev, device_t *parent_bridge)
1332{
1333 device_t parent; /* Our current device's parent device */
1334 device_t child; /* The child device of the parent */
1335 uint8_t parent_bus = 0; /* Parent Bus number */
1336 uint16_t parent_devfn = 0; /* Parent Device and Function number */
1337 uint16_t child_devfn = 0; /* Child Device and Function number */
1338 uint8_t swizzled_pin = 0; /* Pin swizzled across a bridge */
1339
1340 /* Start with PIN A = 0 ... D = 3 */
1341 swizzled_pin = pci_read_config8(dev, PCI_INTERRUPT_PIN) - 1;
1342
1343 /* While our current device has parent devices */
1344 child = dev;
1345 for (parent = child->bus->dev; parent; parent = parent->bus->dev) {
1346 parent_bus = parent->bus->secondary;
1347 parent_devfn = parent->path.pci.devfn;
1348 child_devfn = child->path.pci.devfn;
1349
1350 /* Swizzle the INT_PIN for any bridges not on root bus */
1351 swizzled_pin = (PCI_SLOT(child_devfn) + swizzled_pin) % 4;
1352 printk(BIOS_SPEW, "\tWith INT_PIN swizzled to %s\n"
1353 "\tAttached to bridge device %01X:%02Xh.%02Xh\n",
1354 pin_to_str(swizzled_pin + 1), parent_bus,
1355 PCI_SLOT(parent_devfn), PCI_FUNC(parent_devfn));
1356
1357 /* Continue until we find the root bus */
1358 if (parent_bus > 0) {
1359 /*
1360 * We will go on to the next parent so this parent
1361 * becomes the child
1362 */
1363 child = parent;
1364 continue;
1365 } else {
1366 /*
1367 * Found the root bridge device,
1368 * fill in the structure and exit
1369 */
1370 *parent_bridge = parent;
1371 break;
1372 }
1373 }
1374
1375 /* End with PIN A = 1 ... D = 4 */
1376 return swizzled_pin + 1;
1377}
1378
1379/**
1380 * Given a device structure 'dev', find its interrupt pin
1381 * and its parent bridge 'parent_bdg' device structure.
1382 * If it is behind a bridge, it will return the interrupt
1383 * pin number (1 - 4) of the parent bridge that the device
1384 * interrupt pin has been swizzled to, otherwise it will
1385 * return the interrupt pin that is programmed into the
1386 * PCI config space of the target device. If 'dev' is
1387 * behind a bridge, it will fill in 'parent_bdg' with the
1388 * device structure of the bridge it is behind, otherwise
1389 * it will copy 'dev' into 'parent_bdg'.
1390 *
1391 * @param dev A PCI device structure to get interrupt pins for.
1392 * @param *parent_bdg The PCI device structure for the bridge
1393 * device 'dev' is attached to.
1394 * @return The interrupt pin number (1 - 4) that 'dev' will
1395 * trigger when generating an interrupt.
1396 * Errors: -1 is returned if the device is not enabled
1397 * -2 is returned if a parent bridge could not be found.
1398 */
1399int get_pci_irq_pins(device_t dev, device_t *parent_bdg)
1400{
1401 uint8_t bus = 0; /* The bus this device is on */
1402 uint16_t devfn = 0; /* This device's device and function numbers */
1403 uint8_t int_pin = 0; /* Interrupt pin used by the device */
1404 uint8_t target_pin = 0; /* Interrupt pin we want to assign an IRQ to */
1405
1406 /* Make sure this device is enabled */
1407 if (!(dev->enabled && (dev->path.type == DEVICE_PATH_PCI)))
1408 return -1;
1409
1410 bus = dev->bus->secondary;
1411 devfn = dev->path.pci.devfn;
1412
1413 /* Get and validate the interrupt pin used. Only 1-4 are allowed */
1414 int_pin = pci_read_config8(dev, PCI_INTERRUPT_PIN);
1415 if (int_pin < 1 || int_pin > 4)
1416 return -1;
1417
1418 printk(BIOS_SPEW, "PCI IRQ: Found device %01X:%02X.%02X using %s\n",
1419 bus, PCI_SLOT(devfn), PCI_FUNC(devfn), pin_to_str(int_pin));
1420
1421 /* If this device is on a bridge, swizzle its INT_PIN */
1422 if (bus) {
1423 /* Swizzle its INT_PINs */
1424 target_pin = swizzle_irq_pins(dev, parent_bdg);
1425
1426 /* Make sure the swizzle returned valid structures */
1427 if (parent_bdg == NULL) {
1428 printk(BIOS_WARNING,
1429 "Warning: Could not find parent bridge for this device!\n");
1430 return -2;
1431 }
1432 } else { /* Device is not behind a bridge */
1433 target_pin = int_pin; /* Return its own interrupt pin */
1434 *parent_bdg = dev; /* Return its own structure */
1435 }
1436
1437 /* Target pin is the interrupt pin we want to assign an IRQ to */
1438 return target_pin;
1439}
1440
Patrick Georgie1667822012-05-05 15:29:32 +02001441#if CONFIG_PC80_SYSTEM
Myles Watson29cc9ed2009-07-02 18:56:24 +00001442/**
Uwe Hermannc1ee4292010-10-17 19:01:48 +00001443 * Assign IRQ numbers.
Myles Watson29cc9ed2009-07-02 18:56:24 +00001444 *
Stefan Reinauer4d933dd2009-07-21 21:36:41 +00001445 * This function assigns IRQs for all functions contained within the indicated
Uwe Hermanne4870472010-11-04 23:23:47 +00001446 * device address. If the device does not exist or does not require interrupts
Stefan Reinauer4d933dd2009-07-21 21:36:41 +00001447 * then this function has no effect.
Myles Watson29cc9ed2009-07-02 18:56:24 +00001448 *
1449 * This function should be called for each PCI slot in your system.
1450 *
Uwe Hermannc1ee4292010-10-17 19:01:48 +00001451 * @param bus Pointer to the bus structure.
1452 * @param slot TODO
1453 * @param pIntAtoD An array of IRQ #s that are assigned to PINTA through PINTD
1454 * of this slot. The particular IRQ #s that are passed in depend on the
1455 * routing inside your southbridge and on your board.
Stefan Reinauer4d933dd2009-07-21 21:36:41 +00001456 */
Yinghai Lu13f1c2a2005-07-08 02:49:49 +00001457void pci_assign_irqs(unsigned bus, unsigned slot,
Uwe Hermanne4870472010-11-04 23:23:47 +00001458 const unsigned char pIntAtoD[4])
Ronald G. Minnich6dd6c6852003-10-02 00:08:42 +00001459{
Stefan Reinauer4d933dd2009-07-21 21:36:41 +00001460 unsigned int funct;
1461 device_t pdev;
Uwe Hermanne4870472010-11-04 23:23:47 +00001462 u8 line, irq;
Ronald G. Minnich6dd6c6852003-10-02 00:08:42 +00001463
Uwe Hermanne4870472010-11-04 23:23:47 +00001464 /* Each slot may contain up to eight functions. */
Stefan Reinauer4d933dd2009-07-21 21:36:41 +00001465 for (funct = 0; funct < 8; funct++) {
1466 pdev = dev_find_slot(bus, (slot << 3) + funct);
Ronald G. Minnich6dd6c6852003-10-02 00:08:42 +00001467
Stefan Reinauer4d933dd2009-07-21 21:36:41 +00001468 if (!pdev)
1469 continue;
Ronald G. Minnich6dd6c6852003-10-02 00:08:42 +00001470
Stefan Reinauer4d933dd2009-07-21 21:36:41 +00001471 line = pci_read_config8(pdev, PCI_INTERRUPT_PIN);
Ronald G. Minnich6dd6c6852003-10-02 00:08:42 +00001472
Uwe Hermanne4870472010-11-04 23:23:47 +00001473 /* PCI spec says all values except 1..4 are reserved. */
Stefan Reinauer4d933dd2009-07-21 21:36:41 +00001474 if ((line < 1) || (line > 4))
1475 continue;
Ronald G. Minnich6dd6c6852003-10-02 00:08:42 +00001476
Stefan Reinauer4d933dd2009-07-21 21:36:41 +00001477 irq = pIntAtoD[line - 1];
Ronald G. Minnich6dd6c6852003-10-02 00:08:42 +00001478
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +00001479 printk(BIOS_DEBUG, "Assigning IRQ %d to %d:%x.%d\n",
Uwe Hermanne4870472010-11-04 23:23:47 +00001480 irq, bus, slot, funct);
Ronald G. Minnich6dd6c6852003-10-02 00:08:42 +00001481
Stefan Reinauer14e22772010-04-27 06:56:47 +00001482 pci_write_config8(pdev, PCI_INTERRUPT_LINE,
Uwe Hermanne4870472010-11-04 23:23:47 +00001483 pIntAtoD[line - 1]);
Stefan Reinauer4d933dd2009-07-21 21:36:41 +00001484
1485#ifdef PARANOID_IRQ_ASSIGNMENTS
Myles Watson17aeeca2009-10-07 18:41:08 +00001486 irq = pci_read_config8(pdev, PCI_INTERRUPT_LINE);
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +00001487 printk(BIOS_DEBUG, " Readback = %d\n", irq);
Stefan Reinauer4d933dd2009-07-21 21:36:41 +00001488#endif
1489
Patrick Georgie1667822012-05-05 15:29:32 +02001490#if CONFIG_PC80_SYSTEM
Uwe Hermanne4870472010-11-04 23:23:47 +00001491 /* Change to level triggered. */
1492 i8259_configure_irq_trigger(pIntAtoD[line - 1],
1493 IRQ_LEVEL_TRIGGERED);
Stefan Reinauer5fb62162010-12-16 23:52:04 +00001494#endif
Ronald G. Minnich6dd6c6852003-10-02 00:08:42 +00001495 }
1496}
Stefan Reinauer4d933dd2009-07-21 21:36:41 +00001497#endif