blob: e5d6d6b9992e383a21c02d9946ca7cddd7a4f3fd [file] [log] [blame]
Subrata Banikb3ced6a2020-08-04 13:34:03 +05301config SOC_INTEL_ALDERLAKE
2 bool
3 help
4 Intel Alderlake support
5
Varshit Pandyab5df56f2021-01-18 09:44:35 +05306config SOC_INTEL_ALDERLAKE_PCH_M
7 bool
8 help
9 Choose this option if you have PCH-M chipset.
10
Subrata Banikb3ced6a2020-08-04 13:34:03 +053011if SOC_INTEL_ALDERLAKE
12
13config CPU_SPECIFIC_OPTIONS
14 def_bool y
Angel Ponsa25eaff2020-09-23 15:37:15 +020015 select ACPI_INTEL_HARDWARE_SLEEP_VALUES
Angel Pons8e035e32021-06-22 12:58:20 +020016 select ARCH_X86
Subrata Banikb3ced6a2020-08-04 13:34:03 +053017 select BOOT_DEVICE_SUPPORTS_WRITES
Subrata Banik292afef2020-09-09 13:34:18 +053018 select CACHE_MRC_SETTINGS
19 select CPU_INTEL_COMMON
Subrata Banik2871e0e2020-09-27 11:30:58 +053020 select CPU_INTEL_FIRMWARE_INTERFACE_TABLE
Michael Niewöhner5307f122021-09-19 00:32:37 +020021 select CPU_SUPPORTS_INTEL_TME
Michael Niewöhnerfe6070f2020-10-04 15:16:04 +020022 select CPU_SUPPORTS_PM_TIMER_EMULATION
Eric Lai4ea47c32020-12-21 16:57:49 +080023 select DRIVERS_USB_ACPI
Subrata Banik2871e0e2020-09-27 11:30:58 +053024 select FSP_COMPRESS_FSP_S_LZ4
Subrata Banik683c95e2020-12-19 19:36:45 +053025 select FAST_SPI_SUPPORTS_EXT_BIOS_WINDOW
Subrata Banik292afef2020-09-09 13:34:18 +053026 select FSP_M_XIP
Subrata Banik4ed9f9a2020-10-31 22:01:55 +053027 select FSP_STATUS_GLOBAL_RESET_REQUIRED_3
Subrata Banik298b3592021-09-14 12:38:08 +053028 select FSPS_HAS_ARCH_UPD
Subrata Banik2871e0e2020-09-27 11:30:58 +053029 select GENERIC_GPIO_LIB
30 select HAVE_FSP_GOP
Subrata Banikb3ced6a2020-08-04 13:34:03 +053031 select INTEL_DESCRIPTOR_MODE_CAPABLE
Subrata Banik2871e0e2020-09-27 11:30:58 +053032 select HAVE_SMI_HANDLER
Subrata Banikb3ced6a2020-08-04 13:34:03 +053033 select IDT_IN_EVERY_STAGE
Subrata Banik2871e0e2020-09-27 11:30:58 +053034 select INTEL_GMA_ACPI
35 select INTEL_GMA_ADD_VBT if RUN_FSP_GOP
Meera Ravindranath81d367f2021-07-08 09:39:11 +053036 select INTEL_GMA_OPREGION_2_1
Subrata Banik0aed4e52020-10-12 17:27:31 +053037 select INTEL_TME
Aamir Bohra30cca6c2021-02-04 20:57:51 +053038 select MP_SERVICES_PPI_V2
Subrata Banik292afef2020-09-09 13:34:18 +053039 select MRC_SETTINGS_PROTECT
Subrata Banik2871e0e2020-09-27 11:30:58 +053040 select PARALLEL_MP_AP_WORK
Subrata Banikb3ced6a2020-08-04 13:34:03 +053041 select MICROCODE_BLOB_UNDISCLOSED
Subrata Banikee735942020-09-07 17:52:23 +053042 select PLATFORM_USES_FSP2_2
Subrata Banik2871e0e2020-09-27 11:30:58 +053043 select PMC_GLOBAL_RESET_ENABLE_LOCK
Subrata Banikb3ced6a2020-08-04 13:34:03 +053044 select SOC_INTEL_COMMON
Subrata Banik08089922020-10-03 13:02:06 +053045 select SOC_INTEL_COMMON_ACPI_WAKE_SOURCE
Subrata Banikb3ced6a2020-08-04 13:34:03 +053046 select SOC_INTEL_COMMON_BLOCK
Subrata Banik08089922020-10-03 13:02:06 +053047 select SOC_INTEL_COMMON_BLOCK_ACPI
ravindr174596572021-03-29 19:41:25 +053048 select SOC_INTEL_COMMON_BLOCK_ACPI_CPPC
Angel Pons98f672a2021-02-19 19:42:10 +010049 select SOC_INTEL_COMMON_BLOCK_ACPI_GPIO
Tim Wawrzynczak5faee2e2021-07-01 08:24:18 -060050 select SOC_INTEL_COMMON_BLOCK_ACPI_PEP
51 select SOC_INTEL_COMMON_BLOCK_ACPI_PEP_LPM_REQ
Subrata Banik21974ab2020-10-31 21:40:43 +053052 select SOC_INTEL_COMMON_BLOCK_CAR
Subrata Banik292afef2020-09-09 13:34:18 +053053 select SOC_INTEL_COMMON_BLOCK_CHIP_CONFIG
Subrata Banikb3ced6a2020-08-04 13:34:03 +053054 select SOC_INTEL_COMMON_BLOCK_CPU
Subrata Banik2871e0e2020-09-27 11:30:58 +053055 select SOC_INTEL_COMMON_BLOCK_CPU_MPINIT
Angel Ponsa4cd9112021-02-19 19:23:38 +010056 select SOC_INTEL_COMMON_BLOCK_CPU_SMMRELOCATE
Subrata Banik2871e0e2020-09-27 11:30:58 +053057 select SOC_INTEL_COMMON_BLOCK_DTT
58 select SOC_INTEL_COMMON_BLOCK_GPIO_DUAL_ROUTE_SUPPORT
Subrata Banikb3ced6a2020-08-04 13:34:03 +053059 select SOC_INTEL_COMMON_BLOCK_GSPI_VERSION_2
Subrata Banik2871e0e2020-09-27 11:30:58 +053060 select SOC_INTEL_COMMON_BLOCK_HDA
Tim Wawrzynczak0c057c22021-03-04 10:56:28 -070061 select SOC_INTEL_COMMON_BLOCK_IPU
Tim Wawrzynczak43607e42021-05-18 09:04:42 -060062 select SOC_INTEL_COMMON_BLOCK_IRQ
Furquan Shaikha1c247b2020-12-31 22:50:14 -080063 select SOC_INTEL_COMMON_BLOCK_MEMINIT
Rizwan Qureshi307be992021-04-08 20:35:29 +053064 select SOC_INTEL_COMMON_BLOCK_PCIE_RTD3
Lean Sheng Tan75020002021-06-30 01:47:48 -070065 select SOC_INTEL_COMMON_BLOCK_PMC_EPOC
Sumeet R Pawnikar77298c62021-03-10 21:09:37 +053066 select SOC_INTEL_COMMON_BLOCK_POWER_LIMIT
Subrata Banikb3ced6a2020-08-04 13:34:03 +053067 select SOC_INTEL_COMMON_BLOCK_SA
Subrata Banik2871e0e2020-09-27 11:30:58 +053068 select SOC_INTEL_COMMON_BLOCK_SMM
69 select SOC_INTEL_COMMON_BLOCK_SMM_IO_TRAP
Subrata Banik8407c342021-09-08 20:15:36 +053070 select SOC_INTEL_COMMON_BLOCK_TCSS
Subrata Banikb2e8bd82021-11-17 15:35:05 +053071 select SOC_INTEL_COMMON_BLOCK_THERMAL_BEHIND_PMC
Eric Lai4ea47c32020-12-21 16:57:49 +080072 select SOC_INTEL_COMMON_BLOCK_USB4
73 select SOC_INTEL_COMMON_BLOCK_USB4_PCIE
74 select SOC_INTEL_COMMON_BLOCK_USB4_XHCI
Tim Wawrzynczak242da792020-11-10 10:13:54 -070075 select SOC_INTEL_COMMON_BLOCK_XHCI
76 select SOC_INTEL_COMMON_BLOCK_XHCI_ELOG
Subrata Banik4ed9f9a2020-10-31 22:01:55 +053077 select SOC_INTEL_COMMON_FSP_RESET
Subrata Banikb3ced6a2020-08-04 13:34:03 +053078 select SOC_INTEL_COMMON_PCH_BASE
79 select SOC_INTEL_COMMON_RESET
Tim Wawrzynczakc0e82e72021-06-17 12:42:35 -060080 select SOC_INTEL_CSE_SET_EOP
Subrata Banikb3ced6a2020-08-04 13:34:03 +053081 select SSE2
82 select SUPPORT_CPU_UCODE_IN_CBFS
83 select TSC_MONOTONIC_TIMER
84 select UDELAY_TSC
Subrata Banikee735942020-09-07 17:52:23 +053085 select UDK_202005_BINDING
Subrata Banik2871e0e2020-09-27 11:30:58 +053086 select DISPLAY_FSP_VERSION_INFO
Subrata Banik2871e0e2020-09-27 11:30:58 +053087
Subrata Banik095e2a72021-07-05 20:56:15 +053088config ALDERLAKE_CAR_ENHANCED_NEM
89 bool
90 default y if !INTEL_CAR_NEM
91 select INTEL_CAR_NEM_ENHANCED
92 select CAR_HAS_SF_MASKS
93 select COS_MAPPED_TO_MSB
94 select CAR_HAS_L3_PROTECTED_WAYS
95
Subrata Banik2871e0e2020-09-27 11:30:58 +053096config MAX_CPUS
97 int
98 default 24
Subrata Banikb3ced6a2020-08-04 13:34:03 +053099
100config DCACHE_RAM_BASE
101 default 0xfef00000
102
103config DCACHE_RAM_SIZE
Subrata Banik191bd822020-11-21 19:30:57 +0530104 default 0xc0000
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530105 help
106 The size of the cache-as-ram region required during bootblock
107 and/or romstage.
108
109config DCACHE_BSP_STACK_SIZE
110 hex
Subrata Banik191bd822020-11-21 19:30:57 +0530111 default 0x80400
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530112 help
113 The amount of anticipated stack usage in CAR by bootblock and
114 other stages. In the case of FSP_USES_CB_STACK default value will be
Subrata Banik191bd822020-11-21 19:30:57 +0530115 sum of FSP-M stack requirement(512KiB) and CB romstage stack requirement
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530116 (~1KiB).
117
118config FSP_TEMP_RAM_SIZE
119 hex
120 default 0x20000
121 help
122 The amount of anticipated heap usage in CAR by FSP.
123 Refer to Platform FSP integration guide document to know
124 the exact FSP requirement for Heap setup.
125
Tim Wawrzynczak092813a2020-11-24 13:48:56 -0700126config CHIPSET_DEVICETREE
127 string
128 default "soc/intel/alderlake/chipset.cb"
129
Subrata Banik683c95e2020-12-19 19:36:45 +0530130config EXT_BIOS_WIN_BASE
131 default 0xf8000000
132
133config EXT_BIOS_WIN_SIZE
134 default 0x2000000
135
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530136config IFD_CHIPSET
137 string
138 default "adl"
139
140config IED_REGION_SIZE
141 hex
142 default 0x400000
143
144config HEAP_SIZE
145 hex
146 default 0x10000
147
Tim Wawrzynczak8d11cdc2021-03-12 12:46:02 -0700148# Intel recommends reserving the following resources per PCIe TBT root port,
149# from ADL BIOS Spec (doc #627270) Revision 0.6.0 Section 7.2.5.1.5
150# - 42 buses
151# - 194 MiB Non-prefetchable memory
152# - 448 MiB Prefetchable memory
Furquan Shaikhd9f5d902021-08-24 13:53:43 -0700153if SOC_INTEL_ENABLE_USB4_PCIE_RESOURCES
Tim Wawrzynczak8d11cdc2021-03-12 12:46:02 -0700154
155config PCIEXP_HOTPLUG_BUSES
156 int
157 default 42
158
159config PCIEXP_HOTPLUG_MEM
160 hex
161 default 0xc200000
162
163config PCIEXP_HOTPLUG_PREFETCH_MEM
164 hex
165 default 0x1c000000
166
Furquan Shaikhd9f5d902021-08-24 13:53:43 -0700167endif # SOC_INTEL_ENABLE_USB4_PCIE_RESOURCES
Tim Wawrzynczak8d11cdc2021-03-12 12:46:02 -0700168
Subrata Banik85144d92021-01-09 16:17:45 +0530169config MAX_PCH_ROOT_PORTS
Subrata Banik2871e0e2020-09-27 11:30:58 +0530170 int
Varshit Pandyab5df56f2021-01-18 09:44:35 +0530171 default 10 if SOC_INTEL_ALDERLAKE_PCH_M
Subrata Banik2871e0e2020-09-27 11:30:58 +0530172 default 12
173
Subrata Banik85144d92021-01-09 16:17:45 +0530174config MAX_CPU_ROOT_PORTS
175 int
Varshit Pandyab5df56f2021-01-18 09:44:35 +0530176 default 1 if SOC_INTEL_ALDERLAKE_PCH_M
Subrata Banik85144d92021-01-09 16:17:45 +0530177 default 3
178
179config MAX_ROOT_PORTS
180 int
181 default MAX_PCH_ROOT_PORTS
182
Subrata Banikcffc9382021-01-29 18:41:35 +0530183config MAX_PCIE_CLOCK_SRC
Subrata Banik2871e0e2020-09-27 11:30:58 +0530184 int
Subrata Banikcffc9382021-01-29 18:41:35 +0530185 default 6 if SOC_INTEL_ALDERLAKE_PCH_M
186 default 7
187
188config MAX_PCIE_CLOCK_REQ
189 int
190 default 6 if SOC_INTEL_ALDERLAKE_PCH_M
191 default 10
Subrata Banik2871e0e2020-09-27 11:30:58 +0530192
193config SMM_TSEG_SIZE
194 hex
195 default 0x800000
196
197config SMM_RESERVED_SIZE
198 hex
199 default 0x200000
200
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530201config PCR_BASE_ADDRESS
202 hex
203 default 0xfd000000
204 help
205 This option allows you to select MMIO Base Address of sideband bus.
206
Shelley Chen4e9bb332021-10-20 15:43:45 -0700207config ECAM_MMCONF_BASE_ADDRESS
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530208 default 0xc0000000
209
210config CPU_BCLK_MHZ
211 int
212 default 100
213
214config SOC_INTEL_COMMON_BLOCK_GSPI_CLOCK_MHZ
215 int
216 default 120
217
Michael Niewöhnerdadcbfb2020-10-04 14:48:05 +0200218config CPU_XTAL_HZ
219 default 38400000
220
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530221config DRIVERS_I2C_DESIGNWARE_CLOCK_MHZ
222 int
223 default 133
224
225config SOC_INTEL_COMMON_BLOCK_GSPI_MAX
226 int
227 default 7
228
229config SOC_INTEL_I2C_DEV_MAX
230 int
Varshit B Pandya339f0e72021-07-14 11:08:23 +0530231 default 8
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530232
233config SOC_INTEL_UART_DEV_MAX
234 int
235 default 7
236
237config CONSOLE_UART_BASE_ADDRESS
238 hex
Bora Guvendik2a704192020-11-16 11:23:48 -0800239 default 0xfe03e000
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530240 depends on INTEL_LPSS_UART_FOR_CONSOLE
241
Maulik V Vaghela996bab42021-02-05 12:03:19 +0530242config VBT_DATA_SIZE_KB
243 int
244 default 9
245
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530246# Clock divider parameters for 115200 baud rate
247# Baudrate = (UART source clcok * M) /(N *16)
248# ADL UART source clock: 120MHz
249config SOC_INTEL_COMMON_LPSS_UART_CLK_M_VAL
250 hex
251 default 0x25a
252
253config SOC_INTEL_COMMON_LPSS_UART_CLK_N_VAL
254 hex
255 default 0x7fff
256
Subrata Banik292afef2020-09-09 13:34:18 +0530257config VBOOT
258 select VBOOT_SEPARATE_VERSTAGE
259 select VBOOT_MUST_REQUEST_DISPLAY
260 select VBOOT_STARTS_IN_BOOTBLOCK
261 select VBOOT_VBNV_CMOS
262 select VBOOT_VBNV_CMOS_BACKUP_TO_FLASH
Subrata Banik34237862021-06-17 23:36:02 +0530263 select VBOOT_X86_SHA256_ACCELERATION
Subrata Banik292afef2020-09-09 13:34:18 +0530264
MAULIK V VAGHELA84532da2021-08-25 16:41:23 +0530265# Default hash block size is 1KiB. Increasing it to 4KiB to improve
266# hashing time as well as read time. This helps in improving
267# boot time for Alder Lake.
268config VBOOT_HASH_BLOCK_SIZE
269 hex
270 default 0x1000
271
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530272config CBFS_SIZE
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530273 default 0x200000
274
275config PRERAM_CBMEM_CONSOLE_SIZE
276 hex
Subrata Banikbf750552021-07-10 20:30:57 +0530277 default 0x2000
Subrata Banik2871e0e2020-09-27 11:30:58 +0530278
Subrata Banikee735942020-09-07 17:52:23 +0530279config FSP_HEADER_PATH
280 string "Location of FSP headers"
281 default "src/vendorcode/intel/fsp/fsp2_0/alderlake/"
282
283config FSP_FD_PATH
284 string
285 depends on FSP_USE_REPO
286 default "3rdparty/fsp/AlderLakeFspBinPkg/Fsp.fd"
Subrata Banik292afef2020-09-09 13:34:18 +0530287
288config SOC_INTEL_ALDERLAKE_DEBUG_CONSENT
289 int "Debug Consent for ADL"
290 # USB DBC is more common for developers so make this default to 3 if
291 # SOC_INTEL_DEBUG_CONSENT=y
Kane Chen0e9a6162021-11-23 14:42:48 +0800292 default 2 if SOC_INTEL_DEBUG_CONSENT
Subrata Banik292afef2020-09-09 13:34:18 +0530293 default 0
294 help
295 This is to control debug interface on SOC.
296 Setting non-zero value will allow to use DBC or DCI to debug SOC.
297 PlatformDebugConsent in FspmUpd.h has the details.
298
299 Desired platform debug type are
Kane Chen0e9a6162021-11-23 14:42:48 +0800300 0:Disabled, 2:Enabled (All Probes+TraceHub), 6:Enable (Low Power),
301 7:Manual
Furquan Shaikha1c247b2020-12-31 22:50:14 -0800302
303config DATA_BUS_WIDTH
304 int
305 default 128
306
307config DIMMS_PER_CHANNEL
308 int
309 default 2
310
311config MRC_CHANNEL_WIDTH
312 int
313 default 16
314
Francois Toguocea4f922021-04-16 21:20:39 -0700315config SOC_INTEL_CRASHLOG
316 def_bool n
317 select SOC_INTEL_COMMON_BLOCK_CRASHLOG
318 select ACPI_BERT
319 help
320 Enables CrashLog.
321
Furquan Shaikhf888c682021-10-05 21:37:33 -0700322if STITCH_ME_BIN
323
324config CSE_BPDT_VERSION
325 default "1.7"
326
327endif
328
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530329endif