Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 1 | /* |
| 2 | * This file is part of the coreboot project. |
| 3 | * |
| 4 | * Copyright (C) 2015 Damien Zammit <damien@zamaudio.com> |
| 5 | * |
| 6 | * This program is free software; you can redistribute it and/or |
| 7 | * modify it under the terms of the GNU General Public License as |
| 8 | * published by the Free Software Foundation; either version 2 of |
| 9 | * the License, or (at your option) any later version. |
| 10 | * |
| 11 | * This program is distributed in the hope that it will be useful, |
| 12 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 13 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| 14 | * GNU General Public License for more details. |
| 15 | */ |
| 16 | |
Arthur Heymans | 1994e448 | 2017-11-04 07:52:23 +0100 | [diff] [blame] | 17 | #include <assert.h> |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 18 | #include <stdint.h> |
| 19 | #include <arch/io.h> |
| 20 | #include <arch/cpu.h> |
| 21 | #include <console/console.h> |
| 22 | #include <commonlib/helpers.h> |
| 23 | #include <delay.h> |
Arthur Heymans | 97e13d8 | 2016-11-30 18:40:38 +0100 | [diff] [blame] | 24 | #include <pc80/mc146818rtc.h> |
Arthur Heymans | 97e13d8 | 2016-11-30 18:40:38 +0100 | [diff] [blame] | 25 | #if IS_ENABLED(CONFIG_SOUTHBRIDGE_INTEL_I82801GX) |
| 26 | #include <southbridge/intel/i82801gx/i82801gx.h> |
Arthur Heymans | 349e085 | 2017-04-09 20:48:37 +0200 | [diff] [blame] | 27 | #else |
| 28 | #include <southbridge/intel/i82801jx/i82801jx.h> |
Arthur Heymans | 97e13d8 | 2016-11-30 18:40:38 +0100 | [diff] [blame] | 29 | #endif |
Arthur Heymans | 0bf87de | 2017-11-04 06:15:05 +0100 | [diff] [blame] | 30 | #include <string.h> |
Martin Roth | cbe3892 | 2016-01-05 19:40:41 -0700 | [diff] [blame] | 31 | #include "iomap.h" |
| 32 | #include "x4x.h" |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 33 | |
Damien Zammit | 9fb08f5 | 2016-01-22 18:56:23 +1100 | [diff] [blame] | 34 | #define ME_UMA_SIZEMB 0 |
| 35 | |
Arthur Heymans | 3cf9403 | 2017-04-05 16:17:26 +0200 | [diff] [blame] | 36 | u32 fsb2mhz(u32 speed) |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 37 | { |
| 38 | return (speed * 267) + 800; |
| 39 | } |
| 40 | |
Arthur Heymans | 3cf9403 | 2017-04-05 16:17:26 +0200 | [diff] [blame] | 41 | u32 ddr2mhz(u32 speed) |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 42 | { |
| 43 | static const u16 mhz[] = { 0, 0, 667, 800, 1067, 1333 }; |
| 44 | |
| 45 | if (speed >= ARRAY_SIZE(mhz)) |
| 46 | return 0; |
| 47 | |
| 48 | return mhz[speed]; |
| 49 | } |
| 50 | |
Arthur Heymans | a2cc231 | 2017-05-15 10:13:36 +0200 | [diff] [blame] | 51 | |
| 52 | static void program_crossclock(struct sysinfo *s) |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 53 | { |
| 54 | u8 i, j; |
Arthur Heymans | 840c27e | 2017-05-15 10:21:37 +0200 | [diff] [blame] | 55 | u32 reg32; |
Felix Held | 432575c | 2018-07-29 18:09:30 +0200 | [diff] [blame] | 56 | MCHBAR16_OR(0xc1c, (1 << 15)); |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 57 | |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 58 | static const u32 clkxtab[6][3][13] = { |
Arthur Heymans | 8a3514d | 2016-10-27 23:56:08 +0200 | [diff] [blame] | 59 | /* MEMCLK 400 N/A */ |
| 60 | {{}, {}, {} }, |
| 61 | /* MEMCLK 533 N/A */ |
| 62 | {{}, {}, {} }, |
| 63 | /* MEMCLK 667 |
| 64 | * FSB 800 */ |
Arthur Heymans | 840c27e | 2017-05-15 10:21:37 +0200 | [diff] [blame] | 65 | {{0x1f1f1f1f, 0x0d07070b, 0x00000000, 0x10000000, |
Arthur Heymans | 8a3514d | 2016-10-27 23:56:08 +0200 | [diff] [blame] | 66 | 0x20010208, 0x04080000, 0x10010002, 0x00000000, |
| 67 | 0x00000000, 0x02000000, 0x04000100, 0x08000000, |
| 68 | 0x10200204}, |
| 69 | /* FSB 1067 */ |
| 70 | {0x6d5b1f1f, 0x0f0f0f0f, 0x00000000, 0x20000000, |
| 71 | 0x80020410, 0x02040008, 0x10000100, 0x00000000, |
| 72 | 0x00000000, 0x04000000, 0x08000102, 0x20000000, |
| 73 | 0x40010208}, |
| 74 | /* FSB 1333 */ |
| 75 | {0x05050303, 0xffffffff, 0xffff0000, 0x00000000, |
| 76 | 0x08020000, 0x00000000, 0x00020001, 0x00000000, |
| 77 | 0x00000000, 0x00000000, 0x08010204, 0x00000000, |
| 78 | 0x04010000} }, |
| 79 | /* MEMCLK 800 |
| 80 | * FSB 800 */ |
| 81 | {{0xffffffff, 0x05030305, 0x0000ffff, 0x0000000, |
| 82 | 0x08010204, 0x00000000, 0x08010204, 0x0000000, |
| 83 | 0x00000000, 0x00000000, 0x00020001, 0x0000000, |
| 84 | 0x04080102}, |
| 85 | /* FSB 1067 */ |
| 86 | {0x07070707, 0x06030303, 0x00000000, 0x00000000, |
| 87 | 0x08010200, 0x00000000, 0x04000102, 0x00000000, |
Arthur Heymans | 840c27e | 2017-05-15 10:21:37 +0200 | [diff] [blame] | 88 | 0x00000000, 0x00000000, 0x00020100, 0x00000000, |
| 89 | 0x04080100}, |
Arthur Heymans | 8a3514d | 2016-10-27 23:56:08 +0200 | [diff] [blame] | 90 | /* FSB 1333 */ |
| 91 | {0x0d0b0707, 0x3e1f1f2f, 0x01010000, 0x00000000, |
| 92 | 0x10020400, 0x02000000, 0x00040100, 0x00000000, |
| 93 | 0x00000000, 0x04080000, 0x00100102, 0x00000000, |
| 94 | 0x08100200} }, |
| 95 | /* MEMCLK 1067 */ |
| 96 | {{}, |
| 97 | /* FSB 1067 */ |
| 98 | {0xffffffff, 0x05030305, 0x0000ffff, 0x00000000, |
| 99 | 0x04080102, 0x00000000, 0x08010204, 0x00000000, |
| 100 | 0x00000000, 0x00000000, 0x00020001, 0x00000000, |
| 101 | 0x02040801}, |
| 102 | /* FSB 1333 */ |
| 103 | {0x0f0f0f0f, 0x5b1f1f6d, 0x00000000, 0x00000000, |
| 104 | 0x08010204, 0x04000000, 0x00080102, 0x00000000, |
| 105 | 0x00000000, 0x02000408, 0x00100001, 0x00000000, |
| 106 | 0x04080102} }, |
| 107 | /* MEMCLK 1333 */ |
| 108 | {{}, {}, |
| 109 | /* FSB 1333 */ |
| 110 | {0xffffffff, 0x05030305, 0x0000ffff, 0x00000000, |
| 111 | 0x04080102, 0x00000000, 0x04080102, 0x00000000, |
| 112 | 0x00000000, 0x00000000, 0x00000000, 0x00000000, |
| 113 | 0x02040801} } |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 114 | }; |
| 115 | |
| 116 | i = (u8)s->selected_timings.mem_clk; |
| 117 | j = (u8)s->selected_timings.fsb_clk; |
| 118 | |
| 119 | MCHBAR32(0xc04) = clkxtab[i][j][0]; |
Arthur Heymans | 840c27e | 2017-05-15 10:21:37 +0200 | [diff] [blame] | 120 | reg32 = clkxtab[i][j][1]; |
| 121 | if (s->spd_type == DDR3 && s->max_fsb == FSB_CLOCK_1333MHz |
| 122 | && s->selected_timings.mem_clk == MEM_CLOCK_800MHz) { |
| 123 | reg32 &= ~(0xff << 24); |
| 124 | reg32 |= 0x3d << 24; |
| 125 | } |
| 126 | MCHBAR32(0xc50) = reg32; |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 127 | MCHBAR32(0xc54) = clkxtab[i][j][2]; |
Felix Held | 432575c | 2018-07-29 18:09:30 +0200 | [diff] [blame] | 128 | MCHBAR8_OR(0xc08, (1 << 7)); |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 129 | MCHBAR32(0x6d8) = clkxtab[i][j][3]; |
| 130 | MCHBAR32(0x6e0) = clkxtab[i][j][3]; |
| 131 | MCHBAR32(0x6dc) = clkxtab[i][j][4]; |
| 132 | MCHBAR32(0x6e4) = clkxtab[i][j][4]; |
| 133 | MCHBAR32(0x6e8) = clkxtab[i][j][5]; |
| 134 | MCHBAR32(0x6f0) = clkxtab[i][j][5]; |
| 135 | MCHBAR32(0x6ec) = clkxtab[i][j][6]; |
| 136 | MCHBAR32(0x6f4) = clkxtab[i][j][6]; |
| 137 | MCHBAR32(0x6f8) = clkxtab[i][j][7]; |
| 138 | MCHBAR32(0x6fc) = clkxtab[i][j][8]; |
| 139 | MCHBAR32(0x708) = clkxtab[i][j][11]; |
| 140 | MCHBAR32(0x70c) = clkxtab[i][j][12]; |
| 141 | } |
| 142 | |
Arthur Heymans | a2cc231 | 2017-05-15 10:13:36 +0200 | [diff] [blame] | 143 | static void setioclk_dram(struct sysinfo *s) |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 144 | { |
| 145 | MCHBAR32(0x1bc) = 0x08060402; |
Felix Held | 432575c | 2018-07-29 18:09:30 +0200 | [diff] [blame] | 146 | MCHBAR16_OR(0x1c0, 0x200); |
| 147 | MCHBAR16_OR(0x1c0, 0x100); |
| 148 | MCHBAR16_OR(0x1c0, 0x20); |
| 149 | MCHBAR16_AND(0x1c0, ~1); |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 150 | switch (s->selected_timings.mem_clk) { |
| 151 | default: |
| 152 | case MEM_CLOCK_800MHz: |
| 153 | case MEM_CLOCK_1066MHz: |
Felix Held | 432575c | 2018-07-29 18:09:30 +0200 | [diff] [blame] | 154 | MCHBAR8_AND_OR(0x5d9, ~0x2, 0x2); |
| 155 | MCHBAR8_AND_OR(0x9d9, ~0x2, 0x2); |
| 156 | MCHBAR8_AND_OR(0x189, ~0xf0, 0xc0); |
| 157 | MCHBAR8_AND_OR(0x189, ~0xf0, 0xe0); |
| 158 | MCHBAR8_AND_OR(0x189, ~0xf0, 0xa0); |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 159 | break; |
| 160 | case MEM_CLOCK_667MHz: |
| 161 | case MEM_CLOCK_1333MHz: |
Felix Held | 432575c | 2018-07-29 18:09:30 +0200 | [diff] [blame] | 162 | MCHBAR8_AND(0x5d9, ~0x2); |
| 163 | MCHBAR8_AND(0x9d9, ~0x2); |
| 164 | MCHBAR8_AND_OR(0x189, ~0xf0, 0x40); |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 165 | break; |
| 166 | } |
Felix Held | 432575c | 2018-07-29 18:09:30 +0200 | [diff] [blame] | 167 | MCHBAR32_OR(0x594, 1 << 31); |
| 168 | MCHBAR32_OR(0x994, 1 << 31); |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 169 | } |
| 170 | |
Arthur Heymans | a2cc231 | 2017-05-15 10:13:36 +0200 | [diff] [blame] | 171 | static void launch_dram(struct sysinfo *s) |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 172 | { |
| 173 | u8 i; |
Arthur Heymans | 7a3a319 | 2017-05-15 10:26:29 +0200 | [diff] [blame] | 174 | u32 launch1; |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 175 | u32 launch2 = 0; |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 176 | |
Arthur Heymans | 7a3a319 | 2017-05-15 10:26:29 +0200 | [diff] [blame] | 177 | static const u32 ddr3_launch1_tab[2][3] = { |
| 178 | /* 1N */ |
| 179 | {0x58000007, /* DDR3 800 */ |
| 180 | 0x58000007, /* DDR3 1067 */ |
| 181 | 0x58100107}, /* DDR3 1333 */ |
| 182 | /* 2N */ |
| 183 | {0x58001117, /* DDR3 800 */ |
| 184 | 0x58001117, /* DDR3 1067 */ |
| 185 | 0x58001117} /* DDR3 1333 */ |
| 186 | }; |
| 187 | |
| 188 | static const u32 ddr3_launch2_tab[2][3][6] = { |
| 189 | { /* 1N */ |
| 190 | /* DDR3 800 */ |
| 191 | {0x08030000, /* CL = 5 */ |
| 192 | 0x0C040100}, /* CL = 6 */ |
| 193 | /* DDR3 1066 */ |
| 194 | {0x00000000, /* CL = 5 */ |
| 195 | 0x00000000, /* CL = 6 */ |
| 196 | 0x10050100, /* CL = 7 */ |
| 197 | 0x14260200}, /* CL = 8 */ |
| 198 | /* DDR3 1333 */ |
| 199 | {0x00000000, /* CL = 5 */ |
| 200 | 0x00000000, /* CL = 6 */ |
| 201 | 0x00000000, /* CL = 7 */ |
| 202 | 0x14060000, /* CL = 8 */ |
| 203 | 0x18070100, /* CL = 9 */ |
| 204 | 0x1C280200}, /* CL = 10 */ |
| 205 | |
| 206 | }, |
| 207 | { /* 2N */ |
| 208 | /* DDR3 800 */ |
| 209 | {0x00040101, /* CL = 5 */ |
| 210 | 0x00250201}, /* CL = 6 */ |
| 211 | /* DDR3 1066 */ |
| 212 | {0x00000000, /* CL = 5 */ |
| 213 | 0x00050101, /* CL = 6 */ |
| 214 | 0x04260201, /* CL = 7 */ |
| 215 | 0x08470301}, /* CL = 8 */ |
| 216 | /* DDR3 1333 */ |
| 217 | {0x00000000, /* CL = 5 */ |
| 218 | 0x00000000, /* CL = 6 */ |
| 219 | 0x00000000, /* CL = 7 */ |
| 220 | 0x08070100, /* CL = 8 */ |
| 221 | 0x0C280200, /* CL = 9 */ |
| 222 | 0x10490300} /* CL = 10 */ |
| 223 | } |
| 224 | }; |
| 225 | |
| 226 | if (s->spd_type == DDR2) { |
| 227 | launch1 = 0x58001117; |
| 228 | if (s->selected_timings.CAS == 5) |
| 229 | launch2 = 0x00220201; |
| 230 | else if (s->selected_timings.CAS == 6) |
| 231 | launch2 = 0x00230302; |
| 232 | else |
| 233 | die("Unsupported CAS\n"); |
| 234 | } else { /* DDR3 */ |
| 235 | /* Default 2N mode */ |
| 236 | s->nmode = 2; |
| 237 | |
| 238 | if (s->selected_timings.mem_clk <= MEM_CLOCK_1066MHz) |
| 239 | s->nmode = 1; |
| 240 | /* 2N on DDR3 1066 with with 2 dimms per channel */ |
| 241 | if ((s->selected_timings.mem_clk == MEM_CLOCK_1066MHz) && |
| 242 | (BOTH_DIMMS_ARE_POPULATED(s->dimms, 0) || |
| 243 | BOTH_DIMMS_ARE_POPULATED(s->dimms, 1))) |
| 244 | s->nmode = 2; |
| 245 | launch1 = ddr3_launch1_tab[s->nmode - 1] |
| 246 | [s->selected_timings.mem_clk - MEM_CLOCK_800MHz]; |
| 247 | launch2 = ddr3_launch2_tab[s->nmode - 1] |
| 248 | [s->selected_timings.mem_clk - MEM_CLOCK_800MHz] |
| 249 | [s->selected_timings.CAS - 5]; |
| 250 | } |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 251 | |
| 252 | FOR_EACH_POPULATED_CHANNEL(s->dimms, i) { |
| 253 | MCHBAR32(0x400*i + 0x220) = launch1; |
| 254 | MCHBAR32(0x400*i + 0x224) = launch2; |
Arthur Heymans | 7a3a319 | 2017-05-15 10:26:29 +0200 | [diff] [blame] | 255 | MCHBAR32(0x400*i + 0x21c) = 0; |
Felix Held | 432575c | 2018-07-29 18:09:30 +0200 | [diff] [blame] | 256 | MCHBAR32_OR(0x400*i + 0x248, 1 << 23); |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 257 | } |
| 258 | |
Felix Held | 432575c | 2018-07-29 18:09:30 +0200 | [diff] [blame] | 259 | MCHBAR32_AND_OR(0x2c0, ~0x58000000, 0x48000000); |
| 260 | MCHBAR32_OR(0x2c0, 0x1e0); |
| 261 | MCHBAR32_AND_OR(0x2c4, ~0xf, 0xc); |
Arthur Heymans | 7a3a319 | 2017-05-15 10:26:29 +0200 | [diff] [blame] | 262 | if (s->spd_type == DDR3) |
Felix Held | 432575c | 2018-07-29 18:09:30 +0200 | [diff] [blame] | 263 | MCHBAR32_OR(0x2c4, 0x100); |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 264 | } |
| 265 | |
Arthur Heymans | 27f0ca1 | 2017-05-09 18:38:14 +0200 | [diff] [blame] | 266 | static void clkset0(u8 ch, const struct dll_setting *setting) |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 267 | { |
Felix Held | 3a2f900 | 2018-07-29 18:51:22 +0200 | [diff] [blame] | 268 | MCHBAR16_AND_OR(0x400*ch + 0x5a0, ~0xc440, |
Arthur Heymans | 27f0ca1 | 2017-05-09 18:38:14 +0200 | [diff] [blame] | 269 | (setting->clk_delay << 14) | |
| 270 | (setting->db_sel << 6) | |
Felix Held | 3a2f900 | 2018-07-29 18:51:22 +0200 | [diff] [blame] | 271 | (setting->db_en << 10)); |
| 272 | MCHBAR8_AND_OR(0x400*ch + 0x581, ~0x70, setting->pi << 4); |
| 273 | MCHBAR8_AND_OR(0x400*ch + 0x581, ~0xf, setting->tap); |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 274 | } |
| 275 | |
Arthur Heymans | 27f0ca1 | 2017-05-09 18:38:14 +0200 | [diff] [blame] | 276 | static void clkset1(u8 ch, const struct dll_setting *setting) |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 277 | { |
Felix Held | 3a2f900 | 2018-07-29 18:51:22 +0200 | [diff] [blame] | 278 | MCHBAR32_AND_OR(0x400*ch + 0x5a0, ~0x30880, |
Arthur Heymans | 27f0ca1 | 2017-05-09 18:38:14 +0200 | [diff] [blame] | 279 | (setting->clk_delay << 16) | |
| 280 | (setting->db_sel << 7) | |
Felix Held | 3a2f900 | 2018-07-29 18:51:22 +0200 | [diff] [blame] | 281 | (setting->db_en << 11)); |
| 282 | MCHBAR8_AND_OR(0x400*ch + 0x582, ~0x70, setting->pi << 4); |
| 283 | MCHBAR8_AND_OR(0x400*ch + 0x582, ~0xf, setting->tap); |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 284 | } |
| 285 | |
Arthur Heymans | 27f0ca1 | 2017-05-09 18:38:14 +0200 | [diff] [blame] | 286 | static void ctrlset0(u8 ch, const struct dll_setting *setting) |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 287 | { |
Felix Held | 3a2f900 | 2018-07-29 18:51:22 +0200 | [diff] [blame] | 288 | MCHBAR32_AND_OR(0x400*ch + 0x59c, ~0x3300000, |
Arthur Heymans | 27f0ca1 | 2017-05-09 18:38:14 +0200 | [diff] [blame] | 289 | (setting->clk_delay << 24) | |
| 290 | (setting->db_sel << 20) | |
Felix Held | 3a2f900 | 2018-07-29 18:51:22 +0200 | [diff] [blame] | 291 | (setting->db_en << 21)); |
| 292 | MCHBAR8_AND_OR(0x400*ch + 0x584, ~0x70, setting->pi << 4); |
| 293 | MCHBAR8_AND_OR(0x400*ch + 0x584, ~0xf, setting->tap); |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 294 | } |
| 295 | |
Arthur Heymans | 27f0ca1 | 2017-05-09 18:38:14 +0200 | [diff] [blame] | 296 | static void ctrlset1(u8 ch, const struct dll_setting *setting) |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 297 | { |
Felix Held | 3a2f900 | 2018-07-29 18:51:22 +0200 | [diff] [blame] | 298 | MCHBAR32_AND_OR(0x400*ch + 0x59c, ~0x18c00000, |
Arthur Heymans | 27f0ca1 | 2017-05-09 18:38:14 +0200 | [diff] [blame] | 299 | (setting->clk_delay << 27) | |
| 300 | (setting->db_sel << 22) | |
Felix Held | 3a2f900 | 2018-07-29 18:51:22 +0200 | [diff] [blame] | 301 | (setting->db_en << 23)); |
| 302 | MCHBAR8_AND_OR(0x400*ch + 0x585, ~0x70, setting->pi << 4); |
| 303 | MCHBAR8_AND_OR(0x400*ch + 0x585, ~0xf, setting->tap); |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 304 | } |
| 305 | |
Arthur Heymans | 27f0ca1 | 2017-05-09 18:38:14 +0200 | [diff] [blame] | 306 | static void ctrlset2(u8 ch, const struct dll_setting *setting) |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 307 | { |
Felix Held | 3a2f900 | 2018-07-29 18:51:22 +0200 | [diff] [blame] | 308 | MCHBAR32_AND_OR(0x400*ch + 0x598, ~0x18c00000, |
Arthur Heymans | 27f0ca1 | 2017-05-09 18:38:14 +0200 | [diff] [blame] | 309 | (setting->clk_delay << 14) | |
| 310 | (setting->db_sel << 12) | |
Felix Held | 3a2f900 | 2018-07-29 18:51:22 +0200 | [diff] [blame] | 311 | (setting->db_en << 13)); |
| 312 | MCHBAR8_AND_OR(0x400*ch + 0x586, ~0x70, setting->pi << 4); |
| 313 | MCHBAR8_AND_OR(0x400*ch + 0x586, ~0xf, setting->tap); |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 314 | } |
| 315 | |
Arthur Heymans | 27f0ca1 | 2017-05-09 18:38:14 +0200 | [diff] [blame] | 316 | static void ctrlset3(u8 ch, const struct dll_setting *setting) |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 317 | { |
Felix Held | 3a2f900 | 2018-07-29 18:51:22 +0200 | [diff] [blame] | 318 | MCHBAR32_AND_OR(0x400*ch + 0x598, ~0x18c00000, |
Arthur Heymans | 27f0ca1 | 2017-05-09 18:38:14 +0200 | [diff] [blame] | 319 | (setting->clk_delay << 10) | |
| 320 | (setting->db_sel << 8) | |
Felix Held | 3a2f900 | 2018-07-29 18:51:22 +0200 | [diff] [blame] | 321 | (setting->db_en << 9)); |
| 322 | MCHBAR8_AND_OR(0x400*ch + 0x587, ~0x70, setting->pi << 4); |
| 323 | MCHBAR8_AND_OR(0x400*ch + 0x587, ~0xf, setting->tap); |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 324 | } |
| 325 | |
Arthur Heymans | 27f0ca1 | 2017-05-09 18:38:14 +0200 | [diff] [blame] | 326 | static void cmdset(u8 ch, const struct dll_setting *setting) |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 327 | { |
Felix Held | 3a2f900 | 2018-07-29 18:51:22 +0200 | [diff] [blame] | 328 | MCHBAR8_AND_OR(0x400*ch + 0x598, ~0x30, setting->clk_delay << 4); |
| 329 | MCHBAR8_AND_OR(0x400*ch + 0x594, ~0x60, |
Arthur Heymans | 27f0ca1 | 2017-05-09 18:38:14 +0200 | [diff] [blame] | 330 | (setting->db_sel << 5) | |
Felix Held | 3a2f900 | 2018-07-29 18:51:22 +0200 | [diff] [blame] | 331 | (setting->db_en << 6)); |
| 332 | MCHBAR8_AND_OR(0x400*ch + 0x580, ~0x70, setting->pi << 4); |
| 333 | MCHBAR8_AND_OR(0x400*ch + 0x580, ~0xf, setting->tap); |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 334 | } |
| 335 | |
Arthur Heymans | 3876f24 | 2017-06-09 22:55:22 +0200 | [diff] [blame] | 336 | /** |
| 337 | * All finer DQ and DQS DLL settings are set to the same value |
| 338 | * for each rank in a channel, while coarse is common. |
| 339 | */ |
Arthur Heymans | 95c48cb | 2017-11-04 08:07:06 +0100 | [diff] [blame] | 340 | void dqsset(u8 ch, u8 lane, const struct dll_setting *setting) |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 341 | { |
Arthur Heymans | 3876f24 | 2017-06-09 22:55:22 +0200 | [diff] [blame] | 342 | int rank; |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 343 | |
Felix Held | 3a2f900 | 2018-07-29 18:51:22 +0200 | [diff] [blame] | 344 | MCHBAR32_AND_OR(0x400 * ch + 0x5fc, ~(1 << (lane * 4 + 1)), |
| 345 | setting->coarse << (lane * 4 + 1)); |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 346 | |
Arthur Heymans | 3876f24 | 2017-06-09 22:55:22 +0200 | [diff] [blame] | 347 | for (rank = 0; rank < 4; rank++) { |
Felix Held | 3a2f900 | 2018-07-29 18:51:22 +0200 | [diff] [blame] | 348 | MCHBAR32_AND_OR(0x400 * ch + 0x5b4 + rank * 4, ~(0x201 << lane), |
| 349 | (setting->db_en << (9 + lane)) | |
| 350 | (setting->db_sel << lane)); |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 351 | |
Felix Held | 3a2f900 | 2018-07-29 18:51:22 +0200 | [diff] [blame] | 352 | MCHBAR32_AND_OR(0x400*ch + 0x5c8 + rank * 4, |
| 353 | ~(0x3 << (16 + lane * 2)), |
| 354 | setting->clk_delay << (16+lane * 2)); |
Arthur Heymans | 3876f24 | 2017-06-09 22:55:22 +0200 | [diff] [blame] | 355 | |
| 356 | MCHBAR8(0x400*ch + 0x520 + lane * 4 + rank) = |
Felix Held | 3a2f900 | 2018-07-29 18:51:22 +0200 | [diff] [blame] | 357 | (MCHBAR8(0x400*ch + 0x520 + lane * 4) & ~0x7f) | |
| 358 | (setting->pi << 4) | |
| 359 | setting->tap; |
Arthur Heymans | 3876f24 | 2017-06-09 22:55:22 +0200 | [diff] [blame] | 360 | } |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 361 | } |
| 362 | |
Arthur Heymans | 95c48cb | 2017-11-04 08:07:06 +0100 | [diff] [blame] | 363 | void dqset(u8 ch, u8 lane, const struct dll_setting *setting) |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 364 | { |
Arthur Heymans | 3876f24 | 2017-06-09 22:55:22 +0200 | [diff] [blame] | 365 | int rank; |
Felix Held | 3a2f900 | 2018-07-29 18:51:22 +0200 | [diff] [blame] | 366 | MCHBAR32_AND_OR(0x400 * ch + 0x5fc, ~(1 << (lane * 4)), |
| 367 | setting->coarse << (lane * 4)); |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 368 | |
Arthur Heymans | 3876f24 | 2017-06-09 22:55:22 +0200 | [diff] [blame] | 369 | for (rank = 0; rank < 4; rank++) { |
Felix Held | 3a2f900 | 2018-07-29 18:51:22 +0200 | [diff] [blame] | 370 | MCHBAR32_AND_OR(0x400 * ch + 0x5a4 + rank * 4, ~(0x201 << lane), |
| 371 | (setting->db_en << (9 + lane)) | |
| 372 | (setting->db_sel << lane)); |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 373 | |
Felix Held | 3a2f900 | 2018-07-29 18:51:22 +0200 | [diff] [blame] | 374 | MCHBAR32_AND_OR(0x400 * ch + 0x5c8 + rank * 4, |
| 375 | ~(0x3 << (lane * 2)), setting->clk_delay << (2 * lane)); |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 376 | |
Felix Held | 3a2f900 | 2018-07-29 18:51:22 +0200 | [diff] [blame] | 377 | MCHBAR8_AND_OR(0x400*ch + 0x500 + lane * 4 + rank, ~0x7f, |
| 378 | (setting->pi << 4) | setting->tap); |
Arthur Heymans | 3876f24 | 2017-06-09 22:55:22 +0200 | [diff] [blame] | 379 | } |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 380 | } |
| 381 | |
Arthur Heymans | 95c48cb | 2017-11-04 08:07:06 +0100 | [diff] [blame] | 382 | void rt_set_dqs(u8 channel, u8 lane, u8 rank, |
Arthur Heymans | 0bf87de | 2017-11-04 06:15:05 +0100 | [diff] [blame] | 383 | struct rt_dqs_setting *dqs_setting) |
| 384 | { |
| 385 | u16 saved_tap = MCHBAR16(0x540 + 0x400 * channel + lane * 4); |
| 386 | u16 saved_pi = MCHBAR16(0x542 + 0x400 * channel + lane * 4); |
Arthur Heymans | 95c48cb | 2017-11-04 08:07:06 +0100 | [diff] [blame] | 387 | printk(RAM_SPEW, "RT DQS: ch%d, r%d, L%d: %d.%d\n", channel, rank, lane, |
Arthur Heymans | 0bf87de | 2017-11-04 06:15:05 +0100 | [diff] [blame] | 388 | dqs_setting->tap, |
| 389 | dqs_setting->pi); |
| 390 | |
| 391 | saved_tap &= ~(0xf << (rank * 4)); |
| 392 | saved_tap |= dqs_setting->tap << (rank * 4); |
| 393 | MCHBAR16(0x540 + 0x400 * channel + lane * 4) = saved_tap; |
| 394 | |
| 395 | saved_pi &= ~(0x7 << (rank * 3)); |
| 396 | saved_pi |= dqs_setting->pi << (rank * 3); |
| 397 | MCHBAR16(0x542 + 0x400 * channel + lane * 4) = saved_pi; |
| 398 | } |
| 399 | |
Arthur Heymans | a2cc231 | 2017-05-15 10:13:36 +0200 | [diff] [blame] | 400 | static void program_timings(struct sysinfo *s) |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 401 | { |
| 402 | u8 i; |
| 403 | u8 twl, ta1, ta2, ta3, ta4; |
| 404 | u8 reg8; |
| 405 | u8 flag1 = 0; |
| 406 | u8 flag2 = 0; |
| 407 | u16 reg16; |
| 408 | u32 reg32; |
| 409 | u16 ddr, fsb; |
| 410 | u8 trpmod = 0; |
| 411 | u8 bankmod = 1; |
| 412 | u8 pagemod = 0; |
Arthur Heymans | eee4f6b | 2017-01-03 00:49:45 +0100 | [diff] [blame] | 413 | u8 adjusted_cas; |
| 414 | |
| 415 | adjusted_cas = s->selected_timings.CAS - 3; |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 416 | |
| 417 | u16 fsb2ps[3] = { |
| 418 | 5000, // 800 |
| 419 | 3750, // 1067 |
| 420 | 3000 // 1333 |
| 421 | }; |
| 422 | |
| 423 | u16 ddr2ps[6] = { |
| 424 | 5000, // 400 |
| 425 | 3750, // 533 |
| 426 | 3000, // 667 |
| 427 | 2500, // 800 |
| 428 | 1875, // 1067 |
| 429 | 1500 // 1333 |
| 430 | }; |
| 431 | |
| 432 | u16 lut1[6] = { |
| 433 | 0, |
| 434 | 0, |
| 435 | 2600, |
| 436 | 3120, |
| 437 | 4171, |
| 438 | 5200 |
| 439 | }; |
| 440 | |
Arthur Heymans | 66a0f55 | 2017-05-15 10:33:01 +0200 | [diff] [blame] | 441 | const static u8 ddr3_turnaround_tab[3][6][4] = { |
| 442 | { /* DDR3 800 */ |
| 443 | {0x9, 0x7, 0x7, 0x9}, /* CL = 5 */ |
| 444 | {0x9, 0x7, 0x8, 0x8}, /* CL = 6 */ |
| 445 | }, |
| 446 | { /* DDR3 1066 */ |
| 447 | {0x0, 0x0, 0x0, 0x0}, /* CL = 5 - Not supported */ |
| 448 | {0x9, 0x7, 0x7, 0x9}, /* CL = 6 */ |
| 449 | {0x9, 0x7, 0x8, 0x8}, /* CL = 7 */ |
| 450 | {0x9, 0x7, 0x9, 0x7} /* CL = 8 */ |
| 451 | }, |
| 452 | { /* DDR3 1333 */ |
| 453 | {0x0, 0x0, 0x0, 0x0}, /* CL = 5 - Not supported */ |
| 454 | {0x0, 0x0, 0x0, 0x0}, /* CL = 6 - Not supported */ |
| 455 | {0x0, 0x0, 0x0, 0x0}, /* CL = 7 - Not supported */ |
| 456 | {0x9, 0x7, 0x9, 0x8}, /* CL = 8 */ |
| 457 | {0x9, 0x7, 0xA, 0x7}, /* CL = 9 */ |
| 458 | {0x9, 0x7, 0xB, 0x6}, /* CL = 10 */ |
| 459 | } |
| 460 | }; |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 461 | |
Arthur Heymans | 66a0f55 | 2017-05-15 10:33:01 +0200 | [diff] [blame] | 462 | /* [DDR freq][0x26F & 1][pagemod] */ |
| 463 | const static u8 ddr2_x252_tab[2][2][2] = { |
| 464 | { /* DDR2 667 */ |
| 465 | {12, 16}, |
| 466 | {14, 18} |
| 467 | }, |
| 468 | { /* DDR2 800 */ |
| 469 | {14, 18}, |
| 470 | {16, 20} |
| 471 | } |
| 472 | }; |
| 473 | |
| 474 | const static u8 ddr3_x252_tab[3][2][2] = { |
| 475 | { /* DDR3 800 */ |
| 476 | {16, 20}, |
| 477 | {18, 22} |
| 478 | }, |
| 479 | { /* DDR3 1067 */ |
| 480 | {20, 26}, |
| 481 | {26, 26} |
| 482 | }, |
| 483 | { /* DDR3 1333 */ |
| 484 | {20, 30}, |
| 485 | {22, 32}, |
| 486 | } |
| 487 | }; |
| 488 | |
| 489 | if (s->spd_type == DDR2) { |
| 490 | ta1 = 6; |
| 491 | ta2 = 6; |
| 492 | ta3 = 5; |
| 493 | ta4 = 8; |
| 494 | } else { |
| 495 | int ddr3_idx = s->selected_timings.mem_clk - MEM_CLOCK_800MHz; |
| 496 | int cas_idx = s->selected_timings.CAS - 5; |
| 497 | ta1 = ddr3_turnaround_tab[ddr3_idx][cas_idx][0]; |
| 498 | ta2 = ddr3_turnaround_tab[ddr3_idx][cas_idx][1]; |
| 499 | ta3 = ddr3_turnaround_tab[ddr3_idx][cas_idx][2]; |
| 500 | ta4 = ddr3_turnaround_tab[ddr3_idx][cas_idx][3]; |
| 501 | } |
| 502 | |
| 503 | if (s->spd_type == DDR2) |
| 504 | twl = s->selected_timings.CAS - 1; |
| 505 | else /* DDR3 */ |
| 506 | twl = s->selected_timings.mem_clk - MEM_CLOCK_800MHz + 5; |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 507 | |
| 508 | FOR_EACH_POPULATED_DIMM(s->dimms, i) { |
Arthur Heymans | 3cf9403 | 2017-04-05 16:17:26 +0200 | [diff] [blame] | 509 | if (s->dimms[i].n_banks == N_BANKS_8) { |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 510 | trpmod = 1; |
| 511 | bankmod = 0; |
| 512 | } |
Arthur Heymans | 70a1dda | 2017-03-09 01:58:24 +0100 | [diff] [blame] | 513 | if (s->dimms[i].page_size == 2048) |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 514 | pagemod = 1; |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 515 | } |
| 516 | |
| 517 | FOR_EACH_POPULATED_CHANNEL(s->dimms, i) { |
Felix Held | 432575c | 2018-07-29 18:09:30 +0200 | [diff] [blame] | 518 | MCHBAR8_OR(0x400*i + 0x26f, 0x3); |
| 519 | MCHBAR8_AND_OR(0x400*i + 0x228, ~0x7, 0x2); |
| 520 | /* tWL - x ?? */ |
| 521 | MCHBAR8_AND_OR(0x400*i + 0x240, ~0xf0, 0 << 4); |
Felix Held | 3a2f900 | 2018-07-29 18:51:22 +0200 | [diff] [blame] | 522 | MCHBAR8_AND_OR(0x400*i + 0x240, ~0xf, adjusted_cas); |
| 523 | MCHBAR16_AND_OR(0x400*i + 0x265, ~0x3f00, |
| 524 | (adjusted_cas + 9) << 8); |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 525 | |
| 526 | reg16 = (s->selected_timings.tRAS << 11) | |
| 527 | ((twl + 4 + s->selected_timings.tWR) << 6) | |
| 528 | ((2 + MAX(s->selected_timings.tRTP, 2)) << 2) | 1; |
| 529 | MCHBAR16(0x400*i + 0x250) = reg16; |
| 530 | |
| 531 | reg32 = (bankmod << 21) | |
| 532 | (s->selected_timings.tRRD << 17) | |
| 533 | (s->selected_timings.tRP << 13) | |
| 534 | ((s->selected_timings.tRP + trpmod) << 9) | |
| 535 | s->selected_timings.tRFC; |
Arthur Heymans | 66a0f55 | 2017-05-15 10:33:01 +0200 | [diff] [blame] | 536 | if (bankmod == 0) { |
| 537 | reg8 = (MCHBAR8(0x400*i + 0x26f) >> 1) & 1; |
| 538 | if (s->spd_type == DDR2) |
| 539 | reg32 |= ddr2_x252_tab[s->selected_timings.mem_clk |
| 540 | - MEM_CLOCK_667MHz][reg8][pagemod] |
| 541 | << 22; |
| 542 | else |
| 543 | reg32 |= ddr3_x252_tab[s->selected_timings.mem_clk |
| 544 | - MEM_CLOCK_800MHz][reg8][pagemod] |
| 545 | << 22; |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 546 | } |
| 547 | MCHBAR32(0x400*i + 0x252) = reg32; |
| 548 | |
| 549 | MCHBAR16(0x400*i + 0x256) = (s->selected_timings.tRCD << 12) | |
| 550 | (0x4 << 8) | (ta2 << 4) | ta4; |
| 551 | |
| 552 | MCHBAR32(0x400*i + 0x258) = (s->selected_timings.tRCD << 17) | |
| 553 | ((twl + 4 + s->selected_timings.tWTR) << 12) | |
| 554 | (ta3 << 8) | (4 << 4) | ta1; |
| 555 | |
| 556 | MCHBAR16(0x400*i + 0x25b) = ((s->selected_timings.tRP + trpmod) << 9) | |
| 557 | s->selected_timings.tRFC; |
| 558 | |
Felix Held | 3a2f900 | 2018-07-29 18:51:22 +0200 | [diff] [blame] | 559 | MCHBAR16_AND_OR(0x400*i + 0x260, ~0x3fe, |
| 560 | (s->spd_type == DDR2 ? 100 : 256) << 1); |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 561 | MCHBAR8(0x400*i + 0x264) = 0xff; |
Felix Held | 3a2f900 | 2018-07-29 18:51:22 +0200 | [diff] [blame] | 562 | MCHBAR8_AND_OR(0x400*i + 0x25d, ~0x3f, |
| 563 | s->selected_timings.tRAS); |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 564 | MCHBAR16(0x400*i + 0x244) = 0x2310; |
| 565 | |
| 566 | switch (s->selected_timings.mem_clk) { |
| 567 | case MEM_CLOCK_667MHz: |
| 568 | reg8 = 0; |
| 569 | break; |
| 570 | default: |
| 571 | reg8 = 1; |
| 572 | break; |
| 573 | } |
| 574 | |
Felix Held | 3a2f900 | 2018-07-29 18:51:22 +0200 | [diff] [blame] | 575 | MCHBAR8_AND_OR(0x400*i + 0x246, ~0x1f, (reg8 << 2) | 1); |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 576 | |
| 577 | fsb = fsb2ps[s->selected_timings.fsb_clk]; |
| 578 | ddr = ddr2ps[s->selected_timings.mem_clk]; |
Arthur Heymans | 66a0f55 | 2017-05-15 10:33:01 +0200 | [diff] [blame] | 579 | reg32 = (u32)((s->selected_timings.CAS + 7 + reg8) * ddr); |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 580 | reg32 = (u32)((reg32 / fsb) << 8); |
| 581 | reg32 |= 0x0e000000; |
| 582 | if ((fsb2mhz(s->selected_timings.fsb_clk) / |
| 583 | ddr2mhz(s->selected_timings.mem_clk)) > 2) { |
| 584 | reg32 |= 1 << 24; |
| 585 | } |
Felix Held | 3a2f900 | 2018-07-29 18:51:22 +0200 | [diff] [blame] | 586 | MCHBAR32_AND_OR(0x400*i + 0x248, ~0x0f001f00, reg32); |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 587 | |
Arthur Heymans | 70a1dda | 2017-03-09 01:58:24 +0100 | [diff] [blame] | 588 | if (twl > 2) |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 589 | flag1 = 1; |
Arthur Heymans | 70a1dda | 2017-03-09 01:58:24 +0100 | [diff] [blame] | 590 | |
| 591 | if (s->selected_timings.mem_clk >= MEM_CLOCK_800MHz) |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 592 | flag2 = 1; |
Arthur Heymans | 70a1dda | 2017-03-09 01:58:24 +0100 | [diff] [blame] | 593 | |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 594 | reg16 = (u8)(twl - 1 - flag1 - flag2); |
| 595 | reg16 |= reg16 << 4; |
| 596 | if (s->selected_timings.mem_clk == MEM_CLOCK_1333MHz) { |
Arthur Heymans | 70a1dda | 2017-03-09 01:58:24 +0100 | [diff] [blame] | 597 | if (reg16) |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 598 | reg16--; |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 599 | } |
| 600 | reg16 |= flag1 << 8; |
| 601 | reg16 |= flag2 << 9; |
Felix Held | 432575c | 2018-07-29 18:09:30 +0200 | [diff] [blame] | 602 | MCHBAR16_AND_OR(0x400*i + 0x24d, ~0x1ff, reg16); |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 603 | MCHBAR16(0x400*i + 0x25e) = 0x15a5; |
Felix Held | 432575c | 2018-07-29 18:09:30 +0200 | [diff] [blame] | 604 | MCHBAR32_AND(0x400*i + 0x265, ~0x1f); |
| 605 | MCHBAR32_AND_OR(0x400*i + 0x269, ~0x000fffff, |
| 606 | (0x3f << 14) | lut1[s->selected_timings.mem_clk]); |
| 607 | MCHBAR8_OR(0x400*i + 0x274, 1); |
| 608 | MCHBAR8_AND(0x400*i + 0x24c, ~0x3); |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 609 | |
| 610 | reg16 = 0; |
Arthur Heymans | 638240e | 2017-12-25 18:14:46 +0100 | [diff] [blame] | 611 | if (s->spd_type == DDR2) { |
| 612 | switch (s->selected_timings.mem_clk) { |
| 613 | default: |
| 614 | case MEM_CLOCK_667MHz: |
| 615 | reg16 = 0x99; |
| 616 | break; |
| 617 | case MEM_CLOCK_800MHz: |
| 618 | if (s->selected_timings.CAS == 5) |
| 619 | reg16 = 0x19a; |
| 620 | else if (s->selected_timings.CAS == 6) |
| 621 | reg16 = 0x9a; |
| 622 | break; |
| 623 | } |
| 624 | } else { /* DDR3 */ |
| 625 | switch (s->selected_timings.mem_clk) { |
| 626 | default: |
| 627 | case MEM_CLOCK_800MHz: |
| 628 | case MEM_CLOCK_1066MHz: |
| 629 | reg16 = 1; |
| 630 | break; |
| 631 | case MEM_CLOCK_1333MHz: |
| 632 | reg16 = 2; |
| 633 | break; |
| 634 | } |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 635 | } |
Arthur Heymans | 638240e | 2017-12-25 18:14:46 +0100 | [diff] [blame] | 636 | |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 637 | reg16 &= 0x7; |
| 638 | reg16 += twl + 9; |
| 639 | reg16 <<= 10; |
Felix Held | 432575c | 2018-07-29 18:09:30 +0200 | [diff] [blame] | 640 | MCHBAR16_AND_OR(0x400*i + 0x24d, ~0x7c00, reg16); |
| 641 | MCHBAR8_AND_OR(0x400*i + 0x267, ~0x3f, 0x13); |
| 642 | MCHBAR8_AND_OR(0x400*i + 0x268, ~0xff, 0x4a); |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 643 | |
| 644 | reg16 = (MCHBAR16(0x400*i + 0x269) & 0xc000) >> 2; |
| 645 | reg16 += 2 << 12; |
| 646 | reg16 |= (0x15 << 6) | 0x1f; |
Felix Held | 432575c | 2018-07-29 18:09:30 +0200 | [diff] [blame] | 647 | MCHBAR16_AND_OR(0x400*i + 0x26d, ~0x7fff, reg16); |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 648 | |
| 649 | reg32 = (1 << 25) | (6 << 27); |
Felix Held | 432575c | 2018-07-29 18:09:30 +0200 | [diff] [blame] | 650 | MCHBAR32_AND_OR(0x400*i + 0x269, ~0xfa300000, reg32); |
| 651 | MCHBAR8_AND(0x400*i + 0x271, ~0x80); |
| 652 | MCHBAR8_AND(0x400*i + 0x274, ~0x6); |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 653 | } // END EACH POPULATED CHANNEL |
| 654 | |
| 655 | reg16 = 0x1f << 5; |
| 656 | reg16 |= 0xe << 10; |
Felix Held | 432575c | 2018-07-29 18:09:30 +0200 | [diff] [blame] | 657 | MCHBAR16_AND_OR(0x125, ~0x3fe0, reg16); |
| 658 | MCHBAR16_AND_OR(0x127, ~0x7ff, 0x540); |
| 659 | MCHBAR8_OR(0x129, 0x1f); |
| 660 | MCHBAR8_OR(0x12c, 0xa0); |
| 661 | MCHBAR32_AND_OR(0x241, ~0x1ffff, 0x11); |
| 662 | MCHBAR32_AND_OR(0x641, ~0x1ffff, 0x11); |
| 663 | MCHBAR8_AND(0x246, ~0x10); |
| 664 | MCHBAR8_AND(0x646, ~0x10); |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 665 | MCHBAR32(0x120) = (2 << 29) | (1 << 28) | (1 << 23) | 0xd7f5f; |
| 666 | reg8 = (u8)((MCHBAR32(0x252) & 0x1e000) >> 13); |
Felix Held | 432575c | 2018-07-29 18:09:30 +0200 | [diff] [blame] | 667 | MCHBAR8_AND_OR(0x12d, ~0xf0, reg8 << 4); |
Arthur Heymans | eee4f6b | 2017-01-03 00:49:45 +0100 | [diff] [blame] | 668 | reg8 = (u8)((MCHBAR32(0x258) & 0x1e0000) >> 17); |
Felix Held | 432575c | 2018-07-29 18:09:30 +0200 | [diff] [blame] | 669 | MCHBAR8_AND_OR(0x12d, ~0xf, reg8); |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 670 | MCHBAR8(0x12f) = 0x4c; |
| 671 | reg32 = (1 << 31) | (0x80 << 14) | (1 << 13) | (0xa << 9); |
Arthur Heymans | 638240e | 2017-12-25 18:14:46 +0100 | [diff] [blame] | 672 | if (s->spd_type == DDR3) { |
| 673 | MCHBAR8(0x114) = 0x42; |
| 674 | reg16 = (512 - MAX(5, s->selected_timings.tRFC + 10000 |
| 675 | / ddr2ps[s->selected_timings.mem_clk])) |
| 676 | / 2; |
| 677 | reg16 &= 0x1ff; |
| 678 | reg32 = (reg16 << 22) | (0x80 << 14) | (0xa << 9); |
| 679 | } |
Felix Held | 432575c | 2018-07-29 18:09:30 +0200 | [diff] [blame] | 680 | MCHBAR32_AND_OR(0x6c0, ~0xffffff00, reg32); |
| 681 | MCHBAR8_AND_OR(0x6c4, ~0x7, 0x2); |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 682 | } |
| 683 | |
Arthur Heymans | a2cc231 | 2017-05-15 10:13:36 +0200 | [diff] [blame] | 684 | static void program_dll(struct sysinfo *s) |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 685 | { |
Arthur Heymans | 37689fa | 2017-05-17 14:07:10 +0200 | [diff] [blame] | 686 | u8 i, j, r, reg8, clk, async = 0; |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 687 | u16 reg16 = 0; |
| 688 | u32 reg32 = 0; |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 689 | |
Arthur Heymans | 638240e | 2017-12-25 18:14:46 +0100 | [diff] [blame] | 690 | const u8 rank2clken[8] = { 0x04, 0x01, 0x20, 0x08, 0x01, 0x04, |
| 691 | 0x08, 0x10 }; |
| 692 | |
Felix Held | 432575c | 2018-07-29 18:09:30 +0200 | [diff] [blame] | 693 | MCHBAR16_AND_OR(0x180, ~0x7e06, 0xc04); |
| 694 | MCHBAR16_AND_OR(0x182, ~0x3ff, 0xc8); |
| 695 | MCHBAR16_AND_OR(0x18a, ~0x1f1f, 0x0f0f); |
| 696 | MCHBAR16_AND_OR(0x1b4, ~0x8020, 0x100); |
| 697 | MCHBAR8_AND_OR(0x194, ~0x77, 0x33); |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 698 | switch (s->selected_timings.mem_clk) { |
| 699 | default: |
| 700 | case MEM_CLOCK_667MHz: |
Arthur Heymans | 638240e | 2017-12-25 18:14:46 +0100 | [diff] [blame] | 701 | case MEM_CLOCK_1333MHz: |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 702 | reg16 = (0xa << 9) | 0xa; |
| 703 | break; |
| 704 | case MEM_CLOCK_800MHz: |
| 705 | reg16 = (0x9 << 9) | 0x9; |
| 706 | break; |
Arthur Heymans | 638240e | 2017-12-25 18:14:46 +0100 | [diff] [blame] | 707 | case MEM_CLOCK_1066MHz: |
| 708 | reg16 = (0x7 << 9) | 0x7; |
| 709 | break; |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 710 | } |
Felix Held | 432575c | 2018-07-29 18:09:30 +0200 | [diff] [blame] | 711 | MCHBAR16_AND_OR(0x19c, ~0x1e0f, reg16); |
| 712 | MCHBAR16_AND_OR(0x19c, ~0x2030, 0x2010); |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 713 | udelay(1); |
Felix Held | 432575c | 2018-07-29 18:09:30 +0200 | [diff] [blame] | 714 | MCHBAR16_AND(0x198, ~0x100); |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 715 | |
Felix Held | 432575c | 2018-07-29 18:09:30 +0200 | [diff] [blame] | 716 | MCHBAR16_AND_OR(0x1c8, ~0x1f, 0xd); |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 717 | |
| 718 | udelay(1); |
Felix Held | 432575c | 2018-07-29 18:09:30 +0200 | [diff] [blame] | 719 | MCHBAR8_AND(0x190, ~1); |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 720 | udelay(1); // 533ns |
Felix Held | 432575c | 2018-07-29 18:09:30 +0200 | [diff] [blame] | 721 | MCHBAR32_AND(0x198, ~0x11554000); |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 722 | udelay(1); |
Felix Held | 432575c | 2018-07-29 18:09:30 +0200 | [diff] [blame] | 723 | MCHBAR32_AND(0x198, ~0x1455); |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 724 | udelay(1); |
Felix Held | 432575c | 2018-07-29 18:09:30 +0200 | [diff] [blame] | 725 | MCHBAR8_AND(0x583, ~0x1c); |
| 726 | MCHBAR8_AND(0x983, ~0x1c); |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 727 | udelay(1); // 533ns |
Felix Held | 432575c | 2018-07-29 18:09:30 +0200 | [diff] [blame] | 728 | MCHBAR8_AND(0x583, ~0x3); |
| 729 | MCHBAR8_AND(0x983, ~0x3); |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 730 | udelay(1); // 533ns |
| 731 | |
| 732 | // ME related |
Felix Held | 432575c | 2018-07-29 18:09:30 +0200 | [diff] [blame] | 733 | MCHBAR32_AND_OR(0x1a0, ~0x7ffffff, |
| 734 | s->spd_type == DDR2 ? 0x551803 : 0x555801); |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 735 | |
Felix Held | 432575c | 2018-07-29 18:09:30 +0200 | [diff] [blame] | 736 | MCHBAR16_AND(0x1b4, ~0x800); |
Arthur Heymans | 638240e | 2017-12-25 18:14:46 +0100 | [diff] [blame] | 737 | if (s->spd_type == DDR2) { |
Felix Held | 432575c | 2018-07-29 18:09:30 +0200 | [diff] [blame] | 738 | MCHBAR8_OR(0x1a8, 0xf0); |
Arthur Heymans | 638240e | 2017-12-25 18:14:46 +0100 | [diff] [blame] | 739 | } else { /* DDR3 */ |
| 740 | reg8 = 0x9; /* 0x9 << 4 ?? */ |
| 741 | if (s->dimms[0].ranks == 2) |
| 742 | reg8 &= ~0x80; |
| 743 | if (s->dimms[3].ranks == 2) |
| 744 | reg8 &= ~0x10; |
Felix Held | 432575c | 2018-07-29 18:09:30 +0200 | [diff] [blame] | 745 | MCHBAR8_AND_OR(0x1a8, ~0xf0, reg8); |
Arthur Heymans | 638240e | 2017-12-25 18:14:46 +0100 | [diff] [blame] | 746 | } |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 747 | |
| 748 | FOR_EACH_CHANNEL(i) { |
| 749 | reg16 = 0; |
Arthur Heymans | 638240e | 2017-12-25 18:14:46 +0100 | [diff] [blame] | 750 | if ((s->spd_type == DDR3) && (i == 0)) |
| 751 | reg16 = (0x3 << 12); |
Felix Held | 3a2f900 | 2018-07-29 18:51:22 +0200 | [diff] [blame] | 752 | MCHBAR16_AND_OR(0x400*i + 0x59c, ~0x3000, reg16); |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 753 | |
| 754 | reg32 = 0; |
Arthur Heymans | 70a1dda | 2017-03-09 01:58:24 +0100 | [diff] [blame] | 755 | FOR_EACH_RANK_IN_CHANNEL(r) { |
| 756 | if (!RANK_IS_POPULATED(s->dimms, i, r)) |
| 757 | reg32 |= 0x111 << r; |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 758 | } |
Arthur Heymans | 70a1dda | 2017-03-09 01:58:24 +0100 | [diff] [blame] | 759 | |
Felix Held | 432575c | 2018-07-29 18:09:30 +0200 | [diff] [blame] | 760 | MCHBAR32_AND_OR(0x400*i + 0x59c, ~0xfff, reg32); |
| 761 | MCHBAR8_AND(0x400*i + 0x594, ~1); |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 762 | |
Arthur Heymans | 638240e | 2017-12-25 18:14:46 +0100 | [diff] [blame] | 763 | if (s->spd_type == DDR2) { |
| 764 | if (!CHANNEL_IS_POPULATED(s->dimms, i)) { |
| 765 | printk(BIOS_DEBUG, |
| 766 | "No dimms in channel %d\n", i); |
| 767 | reg8 = 0x3f; |
| 768 | } else if (ONLY_DIMMA_IS_POPULATED(s->dimms, i)) { |
| 769 | printk(BIOS_DEBUG, |
| 770 | "DimmA populated only in channel %d\n", |
| 771 | i); |
| 772 | reg8 = 0x38; |
| 773 | } else if (ONLY_DIMMB_IS_POPULATED(s->dimms, i)) { |
| 774 | printk(BIOS_DEBUG, |
| 775 | "DimmB populated only in channel %d\n", |
| 776 | i); |
| 777 | reg8 = 0x7; |
| 778 | } else if (BOTH_DIMMS_ARE_POPULATED(s->dimms, i)) { |
| 779 | printk(BIOS_DEBUG, |
| 780 | "Both dimms populated in channel %d\n", |
| 781 | i); |
| 782 | reg8 = 0; |
| 783 | } else { |
| 784 | die("Unhandled case\n"); |
| 785 | } |
Felix Held | 432575c | 2018-07-29 18:09:30 +0200 | [diff] [blame] | 786 | MCHBAR32_AND_OR(0x400*i + 0x5a0, ~0x3f000000, |
| 787 | (u32)(reg8 << 24)); |
Arthur Heymans | 638240e | 2017-12-25 18:14:46 +0100 | [diff] [blame] | 788 | |
| 789 | } else { /* DDR3 */ |
| 790 | FOR_EACH_POPULATED_RANK_IN_CHANNEL(s->dimms, i, r) { |
Felix Held | 3a2f900 | 2018-07-29 18:51:22 +0200 | [diff] [blame] | 791 | MCHBAR8_AND(0x400 * i + 0x5a0 + 3, |
| 792 | ~rank2clken[r + i * 4]); |
Arthur Heymans | 638240e | 2017-12-25 18:14:46 +0100 | [diff] [blame] | 793 | } |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 794 | } |
| 795 | |
Martin Roth | 128c104 | 2016-11-18 09:29:03 -0700 | [diff] [blame] | 796 | //reg8 = 0x00; // FIXME don't switch on all clocks anyway |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 797 | } // END EACH CHANNEL |
| 798 | |
Arthur Heymans | 638240e | 2017-12-25 18:14:46 +0100 | [diff] [blame] | 799 | if (s->spd_type == DDR2) { |
Felix Held | 432575c | 2018-07-29 18:09:30 +0200 | [diff] [blame] | 800 | MCHBAR8_OR(0x1a8, 1); |
| 801 | MCHBAR8_AND(0x1a8, ~0x4); |
Arthur Heymans | 638240e | 2017-12-25 18:14:46 +0100 | [diff] [blame] | 802 | } else { /* DDR3 */ |
Felix Held | 432575c | 2018-07-29 18:09:30 +0200 | [diff] [blame] | 803 | MCHBAR8_AND(0x1a8, ~1); |
| 804 | MCHBAR8_OR(0x1a8, 0x4); |
Arthur Heymans | 638240e | 2017-12-25 18:14:46 +0100 | [diff] [blame] | 805 | } |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 806 | |
| 807 | // Update DLL timing |
Felix Held | 432575c | 2018-07-29 18:09:30 +0200 | [diff] [blame] | 808 | MCHBAR8_AND(0x1a4, ~0x80); |
| 809 | MCHBAR8_OR(0x1a4, 0x40); |
| 810 | MCHBAR16_AND_OR(0x5f0, ~0x400, 0x400); |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 811 | |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 812 | FOR_EACH_POPULATED_CHANNEL(s->dimms, i) { |
Felix Held | 432575c | 2018-07-29 18:09:30 +0200 | [diff] [blame] | 813 | MCHBAR16_AND_OR(0x400*i + 0x5f0, ~0x3fc, 0x3fc); |
| 814 | MCHBAR32_AND(0x400*i + 0x5fc, ~0xcccccccc); |
| 815 | MCHBAR8_AND_OR(0x400*i + 0x5d9, ~0xf0, |
| 816 | s->spd_type == DDR2 ? 0x70 : 0x60); |
| 817 | MCHBAR16_AND_OR(0x400*i + 0x590, ~0xffff, |
| 818 | s->spd_type == DDR2 ? 0x5555 : 0xa955); |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 819 | } |
| 820 | |
| 821 | FOR_EACH_POPULATED_CHANNEL(s->dimms, i) { |
Jonathan Neuschäfer | 7be74db | 2018-02-12 12:00:40 +0100 | [diff] [blame] | 822 | const struct dll_setting *setting; |
| 823 | |
Arthur Heymans | 638240e | 2017-12-25 18:14:46 +0100 | [diff] [blame] | 824 | switch(s->selected_timings.mem_clk) { |
| 825 | default: /* Should not happen */ |
| 826 | case MEM_CLOCK_667MHz: |
Arthur Heymans | 0bf87de | 2017-11-04 06:15:05 +0100 | [diff] [blame] | 827 | setting = default_ddr2_667_ctrl; |
Arthur Heymans | 638240e | 2017-12-25 18:14:46 +0100 | [diff] [blame] | 828 | break; |
| 829 | case MEM_CLOCK_800MHz: |
| 830 | if (s->spd_type == DDR2) |
| 831 | setting = default_ddr2_800_ctrl; |
| 832 | else |
| 833 | setting = default_ddr3_800_ctrl[s->nmode - 1]; |
| 834 | break; |
| 835 | case MEM_CLOCK_1066MHz: |
| 836 | setting = default_ddr3_1067_ctrl[s->nmode - 1]; |
| 837 | break; |
| 838 | case MEM_CLOCK_1333MHz: |
| 839 | setting = default_ddr3_1333_ctrl[s->nmode - 1]; |
| 840 | break; |
| 841 | } |
Jonathan Neuschäfer | 7be74db | 2018-02-12 12:00:40 +0100 | [diff] [blame] | 842 | |
| 843 | clkset0(i, &setting[CLKSET0]); |
| 844 | clkset1(i, &setting[CLKSET1]); |
| 845 | ctrlset0(i, &setting[CTRL0]); |
| 846 | ctrlset1(i, &setting[CTRL1]); |
| 847 | ctrlset2(i, &setting[CTRL2]); |
| 848 | ctrlset3(i, &setting[CTRL3]); |
| 849 | cmdset(i, &setting[CMD]); |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 850 | } |
| 851 | |
| 852 | // XXX if not async mode |
Felix Held | 432575c | 2018-07-29 18:09:30 +0200 | [diff] [blame] | 853 | MCHBAR16_AND(0x180, ~0x8200); |
| 854 | MCHBAR8_OR(0x180, 0x4); |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 855 | j = 0; |
| 856 | for (i = 0; i < 16; i++) { |
Felix Held | 432575c | 2018-07-29 18:09:30 +0200 | [diff] [blame] | 857 | MCHBAR8_AND_OR(0x1c8, ~0x1f, i); |
| 858 | MCHBAR8_OR(0x180, 0x10); |
Arthur Heymans | 70a1dda | 2017-03-09 01:58:24 +0100 | [diff] [blame] | 859 | while (MCHBAR8(0x180) & 0x10) |
| 860 | ; |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 861 | if (MCHBAR32(0x184) == 0xffffffff) { |
| 862 | j++; |
| 863 | if (j >= 2) |
| 864 | break; |
| 865 | |
| 866 | if (s->selected_timings.mem_clk == MEM_CLOCK_667MHz) { |
| 867 | j = 2; |
| 868 | break; |
| 869 | } |
| 870 | } else { |
| 871 | j = 0; |
| 872 | } |
| 873 | } |
| 874 | if (i == 1 || ((i == 0) && s->selected_timings.mem_clk == MEM_CLOCK_667MHz)) { |
| 875 | j = 0; |
| 876 | i++; |
| 877 | for (; i < 16; i++) { |
Felix Held | 432575c | 2018-07-29 18:09:30 +0200 | [diff] [blame] | 878 | MCHBAR8_AND_OR(0x1c8, ~0x1f, i); |
| 879 | MCHBAR8_OR(0x180, 0x4); |
Arthur Heymans | 70a1dda | 2017-03-09 01:58:24 +0100 | [diff] [blame] | 880 | while (MCHBAR8(0x180) & 0x10) |
| 881 | ; |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 882 | if (MCHBAR32(0x184) == 0) { |
| 883 | i++; |
| 884 | break; |
| 885 | } |
| 886 | } |
| 887 | for (; i < 16; i++) { |
Felix Held | 432575c | 2018-07-29 18:09:30 +0200 | [diff] [blame] | 888 | MCHBAR8_AND_OR(0x1c8, ~0x1f, i); |
| 889 | MCHBAR8_OR(0x180, 0x10); |
Arthur Heymans | 70a1dda | 2017-03-09 01:58:24 +0100 | [diff] [blame] | 890 | while (MCHBAR8(0x180) & 0x10) |
| 891 | ; |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 892 | if (MCHBAR32(0x184) == 0xffffffff) { |
Arthur Heymans | 70a1dda | 2017-03-09 01:58:24 +0100 | [diff] [blame] | 893 | j++; |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 894 | if (j >= 2) |
| 895 | break; |
| 896 | } else { |
| 897 | j = 0; |
| 898 | } |
| 899 | } |
| 900 | if (j < 2) { |
Felix Held | 432575c | 2018-07-29 18:09:30 +0200 | [diff] [blame] | 901 | MCHBAR8_AND(0x1c8, ~0x1f); |
| 902 | MCHBAR8_OR(0x180, 0x10); |
Arthur Heymans | 70a1dda | 2017-03-09 01:58:24 +0100 | [diff] [blame] | 903 | while (MCHBAR8(0x180) & 0x10) |
| 904 | ; |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 905 | j = 2; |
| 906 | } |
| 907 | } |
| 908 | |
| 909 | if (j < 2) { |
Felix Held | 432575c | 2018-07-29 18:09:30 +0200 | [diff] [blame] | 910 | MCHBAR8_AND(0x1c8, ~0x1f); |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 911 | async = 1; |
| 912 | } |
| 913 | |
Arthur Heymans | 638240e | 2017-12-25 18:14:46 +0100 | [diff] [blame] | 914 | switch (s->selected_timings.mem_clk) { |
| 915 | case MEM_CLOCK_667MHz: |
| 916 | clk = 0x1a; |
| 917 | if (async != 1) { |
| 918 | if (s->selected_timings.fsb_clk == FSB_CLOCK_800MHz) |
| 919 | clk = 0x10; |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 920 | } |
Arthur Heymans | 638240e | 2017-12-25 18:14:46 +0100 | [diff] [blame] | 921 | break; |
| 922 | case MEM_CLOCK_800MHz: |
| 923 | case MEM_CLOCK_1066MHz: |
| 924 | if (async != 1) |
| 925 | clk = 0x10; |
| 926 | else |
| 927 | clk = 0x1a; |
| 928 | break; |
| 929 | case MEM_CLOCK_1333MHz: |
| 930 | clk = 0x18; |
| 931 | break; |
| 932 | default: |
| 933 | clk = 0x1a; |
| 934 | break; |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 935 | } |
Arthur Heymans | 638240e | 2017-12-25 18:14:46 +0100 | [diff] [blame] | 936 | |
| 937 | if (async != 1) |
| 938 | reg8 = MCHBAR8(0x188) & 0x1e; |
| 939 | |
Felix Held | 432575c | 2018-07-29 18:09:30 +0200 | [diff] [blame] | 940 | MCHBAR8_AND(0x180, ~0x80); |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 941 | |
Arthur Heymans | 638240e | 2017-12-25 18:14:46 +0100 | [diff] [blame] | 942 | if ((s->spd_type == DDR3 && s->selected_timings.mem_clk == MEM_CLOCK_1066MHz) |
| 943 | || (s->spd_type == DDR2 && s->selected_timings.fsb_clk == FSB_CLOCK_800MHz |
| 944 | && s->selected_timings.mem_clk == MEM_CLOCK_667MHz)) { |
Arthur Heymans | 24798a1 | 2017-08-13 16:02:09 +0200 | [diff] [blame] | 945 | i = MCHBAR8(0x1c8) & 0xf; |
Arthur Heymans | 638240e | 2017-12-25 18:14:46 +0100 | [diff] [blame] | 946 | if (s->spd_type == DDR2) |
| 947 | i = (i + 10) % 14; |
| 948 | else /* DDR3 */ |
| 949 | i = (i + 3) % 12; |
Felix Held | 432575c | 2018-07-29 18:09:30 +0200 | [diff] [blame] | 950 | MCHBAR8_AND_OR(0x1c8, ~0x1f, i); |
| 951 | MCHBAR8_OR(0x180, 0x10); |
Arthur Heymans | 70a1dda | 2017-03-09 01:58:24 +0100 | [diff] [blame] | 952 | while (MCHBAR8(0x180) & 0x10) |
| 953 | ; |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 954 | } |
| 955 | |
| 956 | reg8 = MCHBAR8(0x188) & ~1; |
| 957 | MCHBAR8(0x188) = reg8; |
| 958 | reg8 &= ~0x3e; |
| 959 | reg8 |= clk; |
| 960 | MCHBAR8(0x188) = reg8; |
| 961 | reg8 |= 1; |
| 962 | MCHBAR8(0x188) = reg8; |
| 963 | |
Arthur Heymans | 70a1dda | 2017-03-09 01:58:24 +0100 | [diff] [blame] | 964 | if (s->selected_timings.mem_clk == MEM_CLOCK_1333MHz) |
Felix Held | 432575c | 2018-07-29 18:09:30 +0200 | [diff] [blame] | 965 | MCHBAR8_OR(0x18c, 1); |
Arthur Heymans | 0bf87de | 2017-11-04 06:15:05 +0100 | [diff] [blame] | 966 | } |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 967 | |
Arthur Heymans | 0bf87de | 2017-11-04 06:15:05 +0100 | [diff] [blame] | 968 | static void select_default_dq_dqs_settings(struct sysinfo *s) |
| 969 | { |
| 970 | int ch, lane; |
| 971 | |
Arthur Heymans | 276049f | 2017-11-05 05:56:34 +0100 | [diff] [blame] | 972 | FOR_EACH_POPULATED_CHANNEL_AND_BYTELANE(s->dimms, ch, lane) { |
| 973 | switch (s->selected_timings.mem_clk) { |
| 974 | case MEM_CLOCK_667MHz: |
| 975 | memcpy(s->dqs_settings[ch], |
| 976 | default_ddr2_667_dqs, |
| 977 | sizeof(s->dqs_settings[ch])); |
| 978 | memcpy(s->dq_settings[ch], |
| 979 | default_ddr2_667_dq, |
| 980 | sizeof(s->dq_settings[ch])); |
| 981 | s->rt_dqs[ch][lane].tap = 7; |
| 982 | s->rt_dqs[ch][lane].pi = 2; |
| 983 | break; |
| 984 | case MEM_CLOCK_800MHz: |
| 985 | if (s->spd_type == DDR2) { |
Arthur Heymans | 0bf87de | 2017-11-04 06:15:05 +0100 | [diff] [blame] | 986 | memcpy(s->dqs_settings[ch], |
Arthur Heymans | 276049f | 2017-11-05 05:56:34 +0100 | [diff] [blame] | 987 | default_ddr2_800_dqs, |
Arthur Heymans | 0bf87de | 2017-11-04 06:15:05 +0100 | [diff] [blame] | 988 | sizeof(s->dqs_settings[ch])); |
| 989 | memcpy(s->dq_settings[ch], |
Arthur Heymans | 276049f | 2017-11-05 05:56:34 +0100 | [diff] [blame] | 990 | default_ddr2_800_dq, |
Arthur Heymans | 0bf87de | 2017-11-04 06:15:05 +0100 | [diff] [blame] | 991 | sizeof(s->dq_settings[ch])); |
| 992 | s->rt_dqs[ch][lane].tap = 7; |
Arthur Heymans | 0bf87de | 2017-11-04 06:15:05 +0100 | [diff] [blame] | 993 | s->rt_dqs[ch][lane].pi = 0; |
Arthur Heymans | 276049f | 2017-11-05 05:56:34 +0100 | [diff] [blame] | 994 | } else { /* DDR3 */ |
Arthur Heymans | 638240e | 2017-12-25 18:14:46 +0100 | [diff] [blame] | 995 | memcpy(s->dqs_settings[ch], |
| 996 | default_ddr3_800_dqs[s->nmode - 1], |
| 997 | sizeof(s->dqs_settings[ch])); |
| 998 | memcpy(s->dq_settings[ch], |
| 999 | default_ddr3_800_dq[s->nmode - 1], |
| 1000 | sizeof(s->dq_settings[ch])); |
Arthur Heymans | 276049f | 2017-11-05 05:56:34 +0100 | [diff] [blame] | 1001 | s->rt_dqs[ch][lane].tap = 6; |
Arthur Heymans | 638240e | 2017-12-25 18:14:46 +0100 | [diff] [blame] | 1002 | s->rt_dqs[ch][lane].pi = 3; |
Arthur Heymans | 0bf87de | 2017-11-04 06:15:05 +0100 | [diff] [blame] | 1003 | } |
Arthur Heymans | 276049f | 2017-11-05 05:56:34 +0100 | [diff] [blame] | 1004 | break; |
| 1005 | case MEM_CLOCK_1066MHz: |
Arthur Heymans | 638240e | 2017-12-25 18:14:46 +0100 | [diff] [blame] | 1006 | memcpy(s->dqs_settings[ch], |
| 1007 | default_ddr3_1067_dqs[s->nmode - 1], |
| 1008 | sizeof(s->dqs_settings[ch])); |
| 1009 | memcpy(s->dq_settings[ch], |
| 1010 | default_ddr3_1067_dq[s->nmode - 1], |
| 1011 | sizeof(s->dq_settings[ch])); |
Arthur Heymans | 276049f | 2017-11-05 05:56:34 +0100 | [diff] [blame] | 1012 | s->rt_dqs[ch][lane].tap = 5; |
Arthur Heymans | 638240e | 2017-12-25 18:14:46 +0100 | [diff] [blame] | 1013 | s->rt_dqs[ch][lane].pi = 3; |
Arthur Heymans | 276049f | 2017-11-05 05:56:34 +0100 | [diff] [blame] | 1014 | break; |
| 1015 | case MEM_CLOCK_1333MHz: |
Arthur Heymans | 638240e | 2017-12-25 18:14:46 +0100 | [diff] [blame] | 1016 | memcpy(s->dqs_settings[ch], |
| 1017 | default_ddr3_1333_dqs[s->nmode - 1], |
| 1018 | sizeof(s->dqs_settings[ch])); |
| 1019 | memcpy(s->dq_settings[ch], |
| 1020 | default_ddr3_1333_dq[s->nmode - 1], |
| 1021 | sizeof(s->dq_settings[ch])); |
Arthur Heymans | 276049f | 2017-11-05 05:56:34 +0100 | [diff] [blame] | 1022 | s->rt_dqs[ch][lane].tap = 7; |
| 1023 | s->rt_dqs[ch][lane].pi = 0; |
| 1024 | break; |
| 1025 | default: /* not supported */ |
| 1026 | break; |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 1027 | } |
| 1028 | } |
Arthur Heymans | 0bf87de | 2017-11-04 06:15:05 +0100 | [diff] [blame] | 1029 | } |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 1030 | |
Arthur Heymans | 0bf87de | 2017-11-04 06:15:05 +0100 | [diff] [blame] | 1031 | /* |
| 1032 | * It looks like only the RT DQS register for the first rank |
| 1033 | * is used for all ranks. Just set all the 'unused' RT DQS registers |
| 1034 | * to the same as rank 0, out of precaution. |
| 1035 | */ |
| 1036 | static void set_all_dq_dqs_dll_settings(struct sysinfo *s) |
| 1037 | { |
| 1038 | // Program DQ/DQS dll settings |
| 1039 | int ch, lane, rank; |
| 1040 | |
| 1041 | FOR_EACH_POPULATED_CHANNEL(s->dimms, ch) { |
Arthur Heymans | 276049f | 2017-11-05 05:56:34 +0100 | [diff] [blame] | 1042 | FOR_EACH_BYTELANE(lane) { |
Arthur Heymans | 0bf87de | 2017-11-04 06:15:05 +0100 | [diff] [blame] | 1043 | FOR_EACH_RANK_IN_CHANNEL(rank) { |
| 1044 | rt_set_dqs(ch, lane, rank, |
| 1045 | &s->rt_dqs[ch][lane]); |
| 1046 | } |
| 1047 | dqsset(ch, lane, &s->dqs_settings[ch][lane]); |
| 1048 | dqset(ch, lane, &s->dq_settings[ch][lane]); |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 1049 | } |
| 1050 | } |
| 1051 | } |
| 1052 | |
Arthur Heymans | a2cc231 | 2017-05-15 10:13:36 +0200 | [diff] [blame] | 1053 | static void prog_rcomp(struct sysinfo *s) |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 1054 | { |
Arthur Heymans | 0d1c9b0 | 2017-05-15 10:40:42 +0200 | [diff] [blame] | 1055 | u8 i, j, k, reg8; |
| 1056 | const u32 ddr2_x32a[8] = { 0x04040404, 0x06050505, 0x09090807, 0x0D0C0B0A, |
Arthur Heymans | 70a1dda | 2017-03-09 01:58:24 +0100 | [diff] [blame] | 1057 | 0x04040404, 0x08070605, 0x0C0B0A09, 0x100F0E0D }; |
Arthur Heymans | 0d1c9b0 | 2017-05-15 10:40:42 +0200 | [diff] [blame] | 1058 | const u16 ddr2_x378[6] = { 0, 0xAAAA, 0x7777, 0x7777, 0x7777, 0x7777 }; |
| 1059 | const u32 ddr2_x382[6] = { 0, 0x02020202, 0x02020202, 0x02020202, 0x04030303, 0x04030303 }; |
| 1060 | const u32 ddr2_x386[6] = { 0, 0x03020202, 0x03020202, 0x03020202, 0x05040404, 0x05040404 }; |
| 1061 | const u32 ddr2_x38a[6] = { 0, 0x04040303, 0x04040303, 0x04040303, 0x07070605, 0x07070605 }; |
| 1062 | const u32 ddr2_x38e[6] = { 0, 0x06060505, 0x06060505, 0x06060505, 0x09090808, 0x09090808 }; |
| 1063 | const u32 ddr2_x392[6] = { 0, 0x02020202, 0x02020202, 0x02020202, 0x03030202, 0x03030202 }; |
| 1064 | const u32 ddr2_x396[6] = { 0, 0x03030202, 0x03030202, 0x03030202, 0x05040303, 0x05040303 }; |
| 1065 | const u32 ddr2_x39a[6] = { 0, 0x04040403, 0x04040403, 0x04040403, 0x07070605, 0x07070605 }; |
| 1066 | const u32 ddr2_x39e[6] = { 0, 0x06060505, 0x06060505, 0x06060505, 0x08080808, 0x08080808 }; |
| 1067 | |
| 1068 | const u32 ddr3_x32a[8] = {0x06060606, 0x06060606, 0x0b090807, 0x12110f0d, |
| 1069 | 0x06060606, 0x08070606, 0x0d0b0a09, 0x16161511}; |
| 1070 | const u16 ddr3_x378[6] = {0, 0xbbbb, 0x6666, 0x6666, 0x6666, 0x6666}; |
| 1071 | const u32 ddr3_x382[6] = {0, 0x05050505, 0x04040404, 0x04040404, 0x34343434, 0x34343434}; |
| 1072 | const u32 ddr3_x386[6] = {0, 0x05050505, 0x04040404, 0x04040404, 0x34343434, 0x34343434}; |
| 1073 | const u32 ddr3_x38a[6] = {0, 0x06060605, 0x07060504, 0x07060504, 0x34343434, 0x34343434}; |
| 1074 | const u32 ddr3_x38e[6] = {0, 0x09080707, 0x09090808, 0x09090808, 0x34343434, 0x34343434}; |
| 1075 | const u32 ddr3_x392[6] = {0, 0x05050505, 0x04040404, 0x04040404, 0x34343434, 0x34343434}; |
| 1076 | const u32 ddr3_x396[6] = {0, 0x05050505, 0x04040404, 0x04040404, 0x34343434, 0x34343434}; |
| 1077 | const u32 ddr3_x39a[6] = {0, 0x07060606, 0x08070605, 0x08070605, 0x34343434, 0x34343434}; |
| 1078 | const u32 ddr3_x39e[6] = {0, 0x09090807, 0x0b0b0a09, 0x0b0b0a09, 0x34343434, 0x34343434}; |
| 1079 | |
| 1080 | const u16 *x378; |
| 1081 | const u32 *x32a, *x382, *x386, *x38a, *x38e; |
| 1082 | const u32 *x392, *x396, *x39a, *x39e; |
| 1083 | |
| 1084 | const u16 addr[6] = { 0x31c, 0x374, 0x3a2, 0x3d0, 0x3fe, 0x42c }; |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 1085 | u8 bit[6] = { 0, 0, 1, 1, 0, 0 }; |
| 1086 | |
Arthur Heymans | 0d1c9b0 | 2017-05-15 10:40:42 +0200 | [diff] [blame] | 1087 | if (s->spd_type == DDR2) { |
| 1088 | x32a = ddr2_x32a; |
| 1089 | x378 = ddr2_x378; |
| 1090 | x382 = ddr2_x382; |
| 1091 | x386 = ddr2_x386; |
| 1092 | x38a = ddr2_x38a; |
| 1093 | x38e = ddr2_x38e; |
| 1094 | x392 = ddr2_x392; |
| 1095 | x396 = ddr2_x396; |
| 1096 | x39a = ddr2_x39a; |
| 1097 | x39e = ddr2_x39e; |
| 1098 | } else { /* DDR3 */ |
| 1099 | x32a = ddr3_x32a; |
| 1100 | x378 = ddr3_x378; |
| 1101 | x382 = ddr3_x382; |
| 1102 | x386 = ddr3_x386; |
| 1103 | x38a = ddr3_x38a; |
| 1104 | x38e = ddr3_x38e; |
| 1105 | x392 = ddr3_x392; |
| 1106 | x396 = ddr3_x396; |
| 1107 | x39a = ddr3_x39a; |
| 1108 | x39e = ddr3_x39e; |
| 1109 | } |
| 1110 | |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 1111 | FOR_EACH_POPULATED_CHANNEL(s->dimms, i) { |
| 1112 | for (j = 0; j < 6; j++) { |
| 1113 | if (j == 0) { |
Felix Held | 3a2f900 | 2018-07-29 18:51:22 +0200 | [diff] [blame] | 1114 | MCHBAR32_AND_OR(0x400*i + addr[j], ~0xff000, |
| 1115 | 0xaa000); |
Felix Held | 432575c | 2018-07-29 18:09:30 +0200 | [diff] [blame] | 1116 | MCHBAR16_AND_OR(0x400*i + 0x320, ~0xffff, |
| 1117 | 0x6666); |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 1118 | for (k = 0; k < 8; k++) { |
Felix Held | 3a2f900 | 2018-07-29 18:51:22 +0200 | [diff] [blame] | 1119 | MCHBAR32_AND_OR(0x400*i + addr[j] + |
| 1120 | 0xe + (k << 2), |
| 1121 | ~0x3f3f3f3f, x32a[k]); |
| 1122 | MCHBAR32_AND_OR(0x400*i + addr[j] + |
| 1123 | 0x2e + (k << 2), |
| 1124 | ~0x3f3f3f3f, x32a[k]); |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 1125 | } |
| 1126 | } else { |
Felix Held | 3a2f900 | 2018-07-29 18:51:22 +0200 | [diff] [blame] | 1127 | MCHBAR16_AND_OR(0x400*i + addr[j], |
| 1128 | ~0xf000, 0xa000); |
| 1129 | MCHBAR16_AND_OR(0x400*i + addr[j] + 4, |
| 1130 | ~0xffff, x378[j]); |
| 1131 | MCHBAR32_AND_OR(0x400*i + addr[j] + 0xe, |
| 1132 | ~0x3f3f3f3f, x382[j]); |
| 1133 | MCHBAR32_AND_OR(0x400*i + addr[j] + 0x12, |
| 1134 | ~0x3f3f3f3f, x386[j]); |
| 1135 | MCHBAR32_AND_OR(0x400*i + addr[j] + 0x16, |
| 1136 | ~0x3f3f3f3f, x38a[j]); |
| 1137 | MCHBAR32_AND_OR(0x400*i + addr[j] + 0x1a, |
| 1138 | ~0x3f3f3f3f, x38e[j]); |
| 1139 | MCHBAR32_AND_OR(0x400*i + addr[j] + 0x1e, |
| 1140 | ~0x3f3f3f3f, x392[j]); |
| 1141 | MCHBAR32_AND_OR(0x400*i + addr[j] + 0x22, |
| 1142 | ~0x3f3f3f3f, x396[j]); |
| 1143 | MCHBAR32_AND_OR(0x400*i + addr[j] + 0x26, |
| 1144 | ~0x3f3f3f3f, x39a[j]); |
| 1145 | MCHBAR32_AND_OR(0x400*i + addr[j] + 0x2a, |
| 1146 | ~0x3f3f3f3f, x39e[j]); |
Arthur Heymans | 0d1c9b0 | 2017-05-15 10:40:42 +0200 | [diff] [blame] | 1147 | } |
Felix Held | 3a2f900 | 2018-07-29 18:51:22 +0200 | [diff] [blame] | 1148 | if (s->spd_type == DDR3 && |
| 1149 | BOTH_DIMMS_ARE_POPULATED(s->dimms, i)) { |
| 1150 | MCHBAR16_AND_OR(0x378 + 0x400 * i, |
| 1151 | ~0xffff, 0xcccc); |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 1152 | } |
Felix Held | 3a2f900 | 2018-07-29 18:51:22 +0200 | [diff] [blame] | 1153 | MCHBAR8_AND_OR(0x400*i + addr[j], ~1, bit[j]); |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 1154 | } |
Arthur Heymans | 0d1c9b0 | 2017-05-15 10:40:42 +0200 | [diff] [blame] | 1155 | reg8 = (s->spd_type == DDR2) ? 0x12 : 0x36; |
Felix Held | 432575c | 2018-07-29 18:09:30 +0200 | [diff] [blame] | 1156 | MCHBAR8_AND_OR(0x400*i + 0x45a, ~0x3f, reg8); |
| 1157 | MCHBAR8_AND_OR(0x400*i + 0x45e, ~0x3f, reg8); |
| 1158 | MCHBAR8_AND_OR(0x400*i + 0x462, ~0x3f, reg8); |
| 1159 | MCHBAR8_AND_OR(0x400*i + 0x466, ~0x3f, reg8); |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 1160 | } // END EACH POPULATED CHANNEL |
| 1161 | |
Felix Held | 432575c | 2018-07-29 18:09:30 +0200 | [diff] [blame] | 1162 | MCHBAR32_AND_OR(0x134, ~0x63c00, 0x63c00); |
| 1163 | MCHBAR16_AND_OR(0x174, ~0x63ff, 0x63ff); |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 1164 | MCHBAR16(0x178) = 0x0135; |
Felix Held | 432575c | 2018-07-29 18:09:30 +0200 | [diff] [blame] | 1165 | MCHBAR32_AND_OR(0x130, ~0x7bdffe0, 0x7a9ffa0); |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 1166 | |
Arthur Heymans | 70a1dda | 2017-03-09 01:58:24 +0100 | [diff] [blame] | 1167 | if (!CHANNEL_IS_POPULATED(s->dimms, 0)) |
Felix Held | 432575c | 2018-07-29 18:09:30 +0200 | [diff] [blame] | 1168 | MCHBAR32_AND(0x130, ~(1 << 27)); |
Arthur Heymans | 70a1dda | 2017-03-09 01:58:24 +0100 | [diff] [blame] | 1169 | if (!CHANNEL_IS_POPULATED(s->dimms, 1)) |
Felix Held | 432575c | 2018-07-29 18:09:30 +0200 | [diff] [blame] | 1170 | MCHBAR32_AND(0x130, ~(1 << 28)); |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 1171 | |
Felix Held | 432575c | 2018-07-29 18:09:30 +0200 | [diff] [blame] | 1172 | MCHBAR8_OR(0x130, 1); |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 1173 | } |
| 1174 | |
Arthur Heymans | a2cc231 | 2017-05-15 10:13:36 +0200 | [diff] [blame] | 1175 | static void program_odt(struct sysinfo *s) |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 1176 | { |
| 1177 | u8 i; |
Arthur Heymans | e6cc21e | 2017-05-15 10:43:20 +0200 | [diff] [blame] | 1178 | static u16 ddr2_odt[16][2] = { |
Arthur Heymans | 70a1dda | 2017-03-09 01:58:24 +0100 | [diff] [blame] | 1179 | { 0x0000, 0x0000 }, // NC_NC |
| 1180 | { 0x0000, 0x0001 }, // x8SS_NC |
| 1181 | { 0x0000, 0x0011 }, // x8DS_NC |
| 1182 | { 0x0000, 0x0001 }, // x16SS_NC |
| 1183 | { 0x0004, 0x0000 }, // NC_x8SS |
| 1184 | { 0x0101, 0x0404 }, // x8SS_x8SS |
| 1185 | { 0x0101, 0x4444 }, // x8DS_x8SS |
| 1186 | { 0x0101, 0x0404 }, // x16SS_x8SS |
| 1187 | { 0x0044, 0x0000 }, // NC_x8DS |
| 1188 | { 0x1111, 0x0404 }, // x8SS_x8DS |
| 1189 | { 0x1111, 0x4444 }, // x8DS_x8DS |
| 1190 | { 0x1111, 0x0404 }, // x16SS_x8DS |
| 1191 | { 0x0004, 0x0000 }, // NC_x16SS |
| 1192 | { 0x0101, 0x0404 }, // x8SS_x16SS |
| 1193 | { 0x0101, 0x4444 }, // x8DS_x16SS |
| 1194 | { 0x0101, 0x0404 }, // x16SS_x16SS |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 1195 | }; |
| 1196 | |
Arthur Heymans | e6cc21e | 2017-05-15 10:43:20 +0200 | [diff] [blame] | 1197 | static const u16 ddr3_odt[16][2] = { |
| 1198 | { 0x0000, 0x0000 }, // NC_NC |
| 1199 | { 0x0000, 0x0001 }, // x8SS_NC |
| 1200 | { 0x0000, 0x0021 }, // x8DS_NC |
| 1201 | { 0x0000, 0x0001 }, // x16SS_NC |
| 1202 | { 0x0004, 0x0000 }, // NC_x8SS |
| 1203 | { 0x0105, 0x0405 }, // x8SS_x8SS |
| 1204 | { 0x0105, 0x4465 }, // x8DS_x8SS |
| 1205 | { 0x0105, 0x0405 }, // x16SS_x8SS |
| 1206 | { 0x0084, 0x0000 }, // NC_x8DS |
| 1207 | { 0x1195, 0x0405 }, // x8SS_x8DS |
| 1208 | { 0x1195, 0x4465 }, // x8DS_x8DS |
| 1209 | { 0x1195, 0x0405 }, // x16SS_x8DS |
| 1210 | { 0x0004, 0x0000 }, // NC_x16SS |
| 1211 | { 0x0105, 0x0405 }, // x8SS_x16SS |
| 1212 | { 0x0105, 0x4465 }, // x8DS_x16SS |
| 1213 | { 0x0105, 0x0405 }, // x16SS_x16SS |
| 1214 | }; |
| 1215 | |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 1216 | FOR_EACH_POPULATED_CHANNEL(s->dimms, i) { |
Arthur Heymans | e6cc21e | 2017-05-15 10:43:20 +0200 | [diff] [blame] | 1217 | if (s->spd_type == DDR2) { |
| 1218 | MCHBAR16(0x400 * i + 0x298) = |
| 1219 | ddr2_odt[s->dimm_config[i]][1]; |
| 1220 | MCHBAR16(0x400 * i + 0x294) = |
| 1221 | ddr2_odt[s->dimm_config[i]][0]; |
| 1222 | } else { |
| 1223 | MCHBAR16(0x400 * i + 0x298) = |
| 1224 | ddr3_odt[s->dimm_config[i]][1]; |
| 1225 | MCHBAR16(0x400 * i + 0x294) = |
| 1226 | ddr3_odt[s->dimm_config[i]][0]; |
| 1227 | } |
| 1228 | u16 reg16 = MCHBAR16(0x400*i + 0x29c); |
| 1229 | reg16 &= ~0xfff; |
| 1230 | reg16 |= (s->spd_type == DDR2 ? 0x66b : 0x778); |
| 1231 | MCHBAR16(0x400*i + 0x29c) = reg16; |
Felix Held | 3a2f900 | 2018-07-29 18:51:22 +0200 | [diff] [blame] | 1232 | MCHBAR32_AND_OR(0x400*i + 0x260, ~0x70e3c00, 0x3063c00); |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 1233 | } |
| 1234 | } |
| 1235 | |
Arthur Heymans | 1994e448 | 2017-11-04 07:52:23 +0100 | [diff] [blame] | 1236 | static void pre_jedec_memory_map(void) |
| 1237 | { |
| 1238 | /* |
| 1239 | * Configure the memory mapping in stacked mode (channel 1 being mapped |
| 1240 | * above channel 0) and with 128M per rank. |
| 1241 | * This simplifies dram trainings a lot since those need a test address. |
| 1242 | * |
| 1243 | * +-------------+ => 0 |
| 1244 | * | ch 0, rank 0| |
| 1245 | * +-------------+ => 0x8000000 (128M) |
| 1246 | * | ch 0, rank 1| |
| 1247 | * +-------------+ => 0x10000000 (256M) |
| 1248 | * | ch 0, rank 2| |
| 1249 | * +-------------+ => 0x18000000 (384M) |
| 1250 | * | ch 0, rank 3| |
| 1251 | * +-------------+ => 0x20000000 (512M) |
| 1252 | * | ch 1, rank 0| |
| 1253 | * +-------------+ => 0x28000000 (640M) |
| 1254 | * | ch 1, rank 1| |
| 1255 | * +-------------+ => 0x30000000 (768M) |
| 1256 | * | ch 1, rank 2| |
| 1257 | * +-------------+ => 0x38000000 (896M) |
| 1258 | * | ch 1, rank 3| |
| 1259 | * +-------------+ |
| 1260 | * |
| 1261 | * After all trainings are done this is set to the real values specified |
| 1262 | * by the SPD. |
| 1263 | */ |
| 1264 | /* Set rank 0-3 populated */ |
Felix Held | 432575c | 2018-07-29 18:09:30 +0200 | [diff] [blame] | 1265 | MCHBAR32_AND_OR(C0CKECTRL, ~1, 0xf00000); |
| 1266 | MCHBAR32_AND_OR(C1CKECTRL, ~1, 0xf00000); |
Arthur Heymans | 1994e448 | 2017-11-04 07:52:23 +0100 | [diff] [blame] | 1267 | /* Set size of each rank to 128M */ |
| 1268 | MCHBAR16(C0DRA01) = 0x0101; |
| 1269 | MCHBAR16(C0DRA23) = 0x0101; |
| 1270 | MCHBAR16(C1DRA01) = 0x0101; |
| 1271 | MCHBAR16(C1DRA23) = 0x0101; |
| 1272 | MCHBAR16(C0DRB0) = 0x0002; |
| 1273 | MCHBAR16(C0DRB1) = 0x0004; |
| 1274 | MCHBAR16(C0DRB2) = 0x0006; |
| 1275 | MCHBAR16(C0DRB3) = 0x0008; |
| 1276 | MCHBAR16(C1DRB0) = 0x0002; |
| 1277 | MCHBAR16(C1DRB1) = 0x0004; |
| 1278 | MCHBAR16(C1DRB2) = 0x0006; |
Arthur Heymans | 0602ce6 | 2018-05-26 14:44:42 +0200 | [diff] [blame] | 1279 | /* In stacked mode the last present rank on ch1 needs to have its |
| 1280 | size doubled in c1drbx */ |
Arthur Heymans | 1994e448 | 2017-11-04 07:52:23 +0100 | [diff] [blame] | 1281 | MCHBAR16(C1DRB3) = 0x0010; |
Felix Held | 432575c | 2018-07-29 18:09:30 +0200 | [diff] [blame] | 1282 | MCHBAR8_OR(0x111, STACKED_MEM); |
Arthur Heymans | 1994e448 | 2017-11-04 07:52:23 +0100 | [diff] [blame] | 1283 | MCHBAR32(0x104) = 0; |
| 1284 | MCHBAR16(0x102) = 0x400; |
| 1285 | MCHBAR8(0x110) = (2 << 5) | (3 << 3); |
| 1286 | MCHBAR16(0x10e) = 0; |
| 1287 | MCHBAR32(0x108) = 0; |
| 1288 | pci_write_config16(PCI_DEV(0, 0, 0), D0F0_TOLUD, 0x4000); |
| 1289 | /* TOM(64M unit) = 1G = TOTAL_CHANNELS * RANKS_PER_CHANNEL * 128M */ |
| 1290 | pci_write_config16(PCI_DEV(0, 0, 0), D0F0_TOM, 0x10); |
| 1291 | /* TOUUD(1M unit) = 1G = TOTAL_CHANNELS * RANKS_PER_CHANNEL * 128M */ |
| 1292 | pci_write_config16(PCI_DEV(0, 0, 0), D0F0_TOUUD, 0x0400); |
| 1293 | pci_write_config32(PCI_DEV(0, 0, 0), D0F0_GBSM, 0x40000000); |
| 1294 | pci_write_config32(PCI_DEV(0, 0, 0), D0F0_BGSM, 0x40000000); |
| 1295 | pci_write_config32(PCI_DEV(0, 0, 0), D0F0_TSEG, 0x40000000); |
| 1296 | } |
| 1297 | |
| 1298 | u32 test_address(int channel, int rank) |
| 1299 | { |
| 1300 | ASSERT(channel <= 1 && rank < 4); |
| 1301 | return channel * 512 * MiB + rank * 128 * MiB; |
| 1302 | } |
| 1303 | |
Arthur Heymans | f128726 | 2017-12-25 18:30:01 +0100 | [diff] [blame] | 1304 | |
| 1305 | /* DDR3 Rank1 Address mirror |
| 1306 | * swap the following pins: |
| 1307 | * A3<->A4, A5<->A6, A7<->A8, BA0<->BA1 */ |
| 1308 | static u32 mirror_shift_bit(const u32 data, u8 bit) |
| 1309 | { |
| 1310 | u32 temp0 = data, temp1 = data; |
| 1311 | temp0 &= 1 << bit; |
| 1312 | temp0 <<= 1; |
| 1313 | temp1 &= 1 << (bit + 1); |
| 1314 | temp1 >>= 1; |
| 1315 | return (data & ~(3 << bit)) | temp0 | temp1; |
| 1316 | } |
| 1317 | |
Arthur Heymans | b5170c3 | 2017-12-25 20:13:28 +0100 | [diff] [blame] | 1318 | void send_jedec_cmd(const struct sysinfo *s, u8 r, u8 ch, u8 cmd, u32 val) |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 1319 | { |
Arthur Heymans | 1994e448 | 2017-11-04 07:52:23 +0100 | [diff] [blame] | 1320 | u32 addr = test_address(ch, r); |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 1321 | volatile u32 rubbish; |
Arthur Heymans | f128726 | 2017-12-25 18:30:01 +0100 | [diff] [blame] | 1322 | u8 data8 = cmd; |
| 1323 | u32 data32; |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 1324 | |
Arthur Heymans | f128726 | 2017-12-25 18:30:01 +0100 | [diff] [blame] | 1325 | if (s->spd_type == DDR3 && (r & 1) |
| 1326 | && s->dimms[ch * 2 + (r >> 1)].mirrored) { |
| 1327 | data8 = (u8)mirror_shift_bit(data8, 4); |
| 1328 | } |
| 1329 | |
Felix Held | 432575c | 2018-07-29 18:09:30 +0200 | [diff] [blame] | 1330 | MCHBAR8_AND_OR(0x271, ~0x3e, data8); |
| 1331 | MCHBAR8_AND_OR(0x671, ~0x3e, data8); |
Arthur Heymans | f128726 | 2017-12-25 18:30:01 +0100 | [diff] [blame] | 1332 | data32 = val; |
| 1333 | if (s->spd_type == DDR3 && (r & 1) |
| 1334 | && s->dimms[ch * 2 + (r >> 1)].mirrored) { |
| 1335 | data32 = mirror_shift_bit(data32, 3); |
| 1336 | data32 = mirror_shift_bit(data32, 5); |
| 1337 | data32 = mirror_shift_bit(data32, 7); |
| 1338 | } |
| 1339 | data32 <<= 3; |
| 1340 | |
| 1341 | rubbish = read32((void *)((data32 | addr))); |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 1342 | udelay(10); |
Felix Held | 432575c | 2018-07-29 18:09:30 +0200 | [diff] [blame] | 1343 | MCHBAR8_AND_OR(0x271, ~0x3e, NORMALOP_CMD); |
| 1344 | MCHBAR8_AND_OR(0x671, ~0x3e, NORMALOP_CMD); |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 1345 | } |
| 1346 | |
| 1347 | static void jedec_ddr2(struct sysinfo *s) |
| 1348 | { |
| 1349 | u8 i; |
| 1350 | u16 mrsval, ch, r, v; |
| 1351 | |
| 1352 | u8 odt[16][4] = { |
| 1353 | {0x00, 0x00, 0x00, 0x00}, |
| 1354 | {0x01, 0x00, 0x00, 0x00}, |
| 1355 | {0x01, 0x01, 0x00, 0x00}, |
| 1356 | {0x01, 0x00, 0x00, 0x00}, |
| 1357 | {0x00, 0x00, 0x01, 0x00}, |
| 1358 | {0x11, 0x00, 0x11, 0x00}, |
| 1359 | {0x11, 0x11, 0x11, 0x00}, |
| 1360 | {0x11, 0x00, 0x11, 0x00}, |
| 1361 | {0x00, 0x00, 0x01, 0x01}, |
| 1362 | {0x11, 0x00, 0x11, 0x11}, |
| 1363 | {0x11, 0x11, 0x11, 0x11}, |
| 1364 | {0x11, 0x00, 0x11, 0x11}, |
| 1365 | {0x00, 0x00, 0x01, 0x00}, |
| 1366 | {0x11, 0x00, 0x11, 0x00}, |
| 1367 | {0x11, 0x11, 0x11, 0x00}, |
| 1368 | {0x11, 0x00, 0x11, 0x00} |
| 1369 | }; |
| 1370 | |
| 1371 | u16 jedec[12][2] = { |
| 1372 | {NOP_CMD, 0x0}, |
| 1373 | {PRECHARGE_CMD, 0x0}, |
| 1374 | {EMRS2_CMD, 0x0}, |
| 1375 | {EMRS3_CMD, 0x0}, |
| 1376 | {EMRS1_CMD, 0x0}, |
| 1377 | {MRS_CMD, 0x100}, // DLL Reset |
| 1378 | {PRECHARGE_CMD, 0x0}, |
| 1379 | {CBR_CMD, 0x0}, |
| 1380 | {CBR_CMD, 0x0}, |
| 1381 | {MRS_CMD, 0x0}, // DLL out of reset |
| 1382 | {EMRS1_CMD, 0x380}, // OCD calib default |
| 1383 | {EMRS1_CMD, 0x0} |
| 1384 | }; |
| 1385 | |
| 1386 | mrsval = (s->selected_timings.CAS << 4) | ((s->selected_timings.tWR - 1) << 9) | 0xb; |
| 1387 | |
| 1388 | printk(BIOS_DEBUG, "MRS...\n"); |
| 1389 | |
| 1390 | udelay(200); |
| 1391 | |
| 1392 | FOR_EACH_POPULATED_RANK(s->dimms, ch, r) { |
| 1393 | printk(BIOS_DEBUG, "CH%d: Found Rank %d\n", ch, r); |
| 1394 | for (i = 0; i < 12; i++) { |
| 1395 | v = jedec[i][1]; |
| 1396 | switch (jedec[i][0]) { |
| 1397 | case EMRS1_CMD: |
| 1398 | v |= (odt[s->dimm_config[ch]][r] << 2); |
| 1399 | break; |
| 1400 | case MRS_CMD: |
| 1401 | v |= mrsval; |
| 1402 | break; |
| 1403 | default: |
| 1404 | break; |
| 1405 | } |
Arthur Heymans | f128726 | 2017-12-25 18:30:01 +0100 | [diff] [blame] | 1406 | send_jedec_cmd(s, r, ch, jedec[i][0], v); |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 1407 | udelay(1); |
Arthur Heymans | cfa2eaa | 2017-03-20 16:32:07 +0100 | [diff] [blame] | 1408 | printk(RAM_SPEW, "Jedec step %d\n", i); |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 1409 | } |
| 1410 | } |
| 1411 | printk(BIOS_DEBUG, "MRS done\n"); |
| 1412 | } |
| 1413 | |
Arthur Heymans | f128726 | 2017-12-25 18:30:01 +0100 | [diff] [blame] | 1414 | static void jedec_ddr3(struct sysinfo *s) |
| 1415 | { |
| 1416 | int ch, r, dimmconfig, cmd, ddr3_freq; |
| 1417 | |
| 1418 | u8 ddr3_emrs2_rtt_wr_config[16][4] = { /* [config][Rank] */ |
| 1419 | {0, 0, 0, 0}, /* NC_NC */ |
| 1420 | {0, 0, 0, 0}, /* x8ss_NC */ |
| 1421 | {0, 0, 0, 0}, /* x8ds_NC */ |
| 1422 | {0, 0, 0, 0}, /* x16ss_NC */ |
| 1423 | {0, 0, 0, 0}, /* NC_x8ss */ |
| 1424 | {2, 0, 2, 0}, /* x8ss_x8ss */ |
| 1425 | {2, 2, 2, 0}, /* x8ds_x8ss */ |
| 1426 | {2, 0, 2, 0}, /* x16ss_x8ss */ |
| 1427 | {0, 0, 0, 0}, /* NC_x8ss */ |
| 1428 | {2, 0, 2, 2}, /* x8ss_x8ds */ |
| 1429 | {2, 2, 2, 2}, /* x8ds_x8ds */ |
| 1430 | {2, 0, 2, 2}, /* x16ss_x8ds */ |
| 1431 | {0, 0, 0, 0}, /* NC_x16ss */ |
| 1432 | {2, 0, 2, 0}, /* x8ss_x16ss */ |
| 1433 | {2, 2, 2, 0}, /* x8ds_x16ss */ |
| 1434 | {2, 0, 2, 0}, /* x16ss_x16ss */ |
| 1435 | }; |
| 1436 | |
| 1437 | printk(BIOS_DEBUG, "MRS...\n"); |
| 1438 | |
| 1439 | ddr3_freq = s->selected_timings.mem_clk - MEM_CLOCK_800MHz; |
| 1440 | FOR_EACH_POPULATED_RANK(s->dimms, ch, r) { |
| 1441 | printk(BIOS_DEBUG, "CH%d: Found Rank %d\n", ch, r); |
| 1442 | send_jedec_cmd(s, r, ch, NOP_CMD, 0); |
| 1443 | udelay(200); |
| 1444 | dimmconfig = s->dimm_config[ch]; |
| 1445 | cmd = ddr3_freq << 3; /* actually twl - 5 which is same */ |
| 1446 | cmd |= ddr3_emrs2_rtt_wr_config[dimmconfig][r] << 9; |
| 1447 | send_jedec_cmd(s, r, ch, EMRS2_CMD, cmd); |
| 1448 | send_jedec_cmd(s, r, ch, EMRS3_CMD, 0); |
| 1449 | cmd = ddr3_emrs1_rtt_nom_config[dimmconfig][r] << 2; |
| 1450 | /* Hardcode output drive strength to 34 Ohm / RZQ/7 (why??) */ |
| 1451 | cmd |= (1 << 1); |
| 1452 | send_jedec_cmd(s, r, ch, EMRS1_CMD, cmd); |
| 1453 | /* Burst type interleaved, burst length 8, Reset DLL, |
| 1454 | * Precharge PD: DLL on */ |
| 1455 | send_jedec_cmd(s, r, ch, MRS_CMD, (1 << 3) | (1 << 8) |
| 1456 | | (1 << 12) | ((s->selected_timings.CAS - 4) << 4) |
| 1457 | | ((s->selected_timings.tWR - 4) << 9)); |
| 1458 | send_jedec_cmd(s, r, ch, ZQCAL_CMD, (1 << 10)); |
| 1459 | } |
| 1460 | printk(BIOS_DEBUG, "MRS done\n"); |
| 1461 | } |
| 1462 | |
Arthur Heymans | adc571a | 2017-09-25 09:40:54 +0200 | [diff] [blame] | 1463 | static void sdram_recover_receive_enable(const struct sysinfo *s) |
Arthur Heymans | 97e13d8 | 2016-11-30 18:40:38 +0100 | [diff] [blame] | 1464 | { |
Arthur Heymans | 97e13d8 | 2016-11-30 18:40:38 +0100 | [diff] [blame] | 1465 | u32 reg32; |
Arthur Heymans | adc571a | 2017-09-25 09:40:54 +0200 | [diff] [blame] | 1466 | u16 medium, coarse_offset; |
| 1467 | u8 pi_tap; |
| 1468 | int lane, channel; |
Arthur Heymans | 97e13d8 | 2016-11-30 18:40:38 +0100 | [diff] [blame] | 1469 | |
Arthur Heymans | adc571a | 2017-09-25 09:40:54 +0200 | [diff] [blame] | 1470 | FOR_EACH_POPULATED_CHANNEL(s->dimms, channel) { |
| 1471 | medium = 0; |
| 1472 | coarse_offset = 0; |
| 1473 | reg32 = MCHBAR32(0x400 * channel + 0x248); |
| 1474 | reg32 &= ~0xf0000; |
| 1475 | reg32 |= s->rcven_t[channel].min_common_coarse << 16; |
| 1476 | MCHBAR32(0x400 * channel + 0x248) = reg32; |
Arthur Heymans | 97e13d8 | 2016-11-30 18:40:38 +0100 | [diff] [blame] | 1477 | |
Arthur Heymans | 276049f | 2017-11-05 05:56:34 +0100 | [diff] [blame] | 1478 | FOR_EACH_BYTELANE(lane) { |
Arthur Heymans | adc571a | 2017-09-25 09:40:54 +0200 | [diff] [blame] | 1479 | medium |= s->rcven_t[channel].medium[lane] |
| 1480 | << (lane * 2); |
| 1481 | coarse_offset |= |
| 1482 | (s->rcven_t[channel].coarse_offset[lane] & 0x3) |
| 1483 | << (lane * 2); |
| 1484 | |
| 1485 | pi_tap = MCHBAR8(0x400 * channel + 0x560 + lane * 4); |
| 1486 | pi_tap &= ~0x7f; |
| 1487 | pi_tap |= s->rcven_t[channel].tap[lane]; |
| 1488 | pi_tap |= s->rcven_t[channel].pi[lane] << 4; |
| 1489 | MCHBAR8(0x400 * channel + 0x560 + lane * 4) = pi_tap; |
Arthur Heymans | 97e13d8 | 2016-11-30 18:40:38 +0100 | [diff] [blame] | 1490 | } |
Arthur Heymans | adc571a | 2017-09-25 09:40:54 +0200 | [diff] [blame] | 1491 | MCHBAR16(0x400 * channel + 0x58c) = medium; |
| 1492 | MCHBAR16(0x400 * channel + 0x5fa) = coarse_offset; |
Arthur Heymans | 97e13d8 | 2016-11-30 18:40:38 +0100 | [diff] [blame] | 1493 | } |
| 1494 | } |
| 1495 | |
Arthur Heymans | adc571a | 2017-09-25 09:40:54 +0200 | [diff] [blame] | 1496 | static void sdram_program_receive_enable(struct sysinfo *s, int fast_boot) |
Arthur Heymans | 97e13d8 | 2016-11-30 18:40:38 +0100 | [diff] [blame] | 1497 | { |
Arthur Heymans | 97e13d8 | 2016-11-30 18:40:38 +0100 | [diff] [blame] | 1498 | /* Program Receive Enable Timings */ |
Arthur Heymans | adc571a | 2017-09-25 09:40:54 +0200 | [diff] [blame] | 1499 | if (fast_boot) |
| 1500 | sdram_recover_receive_enable(s); |
| 1501 | else |
Arthur Heymans | 6d7a8c1 | 2017-03-07 20:48:14 +0100 | [diff] [blame] | 1502 | rcven(s); |
Arthur Heymans | 97e13d8 | 2016-11-30 18:40:38 +0100 | [diff] [blame] | 1503 | } |
| 1504 | |
Arthur Heymans | a2cc231 | 2017-05-15 10:13:36 +0200 | [diff] [blame] | 1505 | static void set_dradrb(struct sysinfo *s) |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 1506 | { |
Arthur Heymans | 0602ce6 | 2018-05-26 14:44:42 +0200 | [diff] [blame] | 1507 | u8 map, i, ch, r, rankpop0, rankpop1, lastrank_ch1; |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 1508 | u32 c0dra = 0; |
| 1509 | u32 c1dra = 0; |
| 1510 | u32 c0drb = 0; |
| 1511 | u32 c1drb = 0; |
| 1512 | u32 dra; |
| 1513 | u32 dra0; |
| 1514 | u32 dra1; |
| 1515 | u16 totalmemorymb; |
Arthur Heymans | 701da39 | 2017-12-16 22:56:19 +0100 | [diff] [blame] | 1516 | u32 dual_channel_size, single_channel_size, single_channel_offset; |
| 1517 | u32 size_ch0, size_ch1, size_me; |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 1518 | u8 dratab[2][2][2][4] = { |
| 1519 | { |
| 1520 | { |
| 1521 | {0xff, 0xff, 0xff, 0xff}, |
| 1522 | {0xff, 0x00, 0x02, 0xff} |
| 1523 | }, |
| 1524 | { |
| 1525 | {0xff, 0x01, 0xff, 0xff}, |
| 1526 | {0xff, 0x03, 0xff, 0xff} |
| 1527 | } |
| 1528 | }, |
| 1529 | { |
| 1530 | { |
| 1531 | {0xff, 0xff, 0xff, 0xff}, |
| 1532 | {0xff, 0x04, 0x06, 0x08} |
| 1533 | }, |
| 1534 | { |
| 1535 | {0xff, 0xff, 0xff, 0xff}, |
| 1536 | {0x05, 0x07, 0x09, 0xff} |
| 1537 | } |
| 1538 | } |
| 1539 | }; |
| 1540 | |
| 1541 | u8 drbtab[10] = {0x04, 0x02, 0x08, 0x04, 0x08, 0x04, 0x10, 0x08, 0x20, 0x10}; |
| 1542 | |
| 1543 | // DRA |
| 1544 | rankpop0 = 0; |
| 1545 | rankpop1 = 0; |
| 1546 | FOR_EACH_POPULATED_RANK(s->dimms, ch, r) { |
Arthur Heymans | 70a1dda | 2017-03-09 01:58:24 +0100 | [diff] [blame] | 1547 | if (s->dimms[ch<<1].card_type != RAW_CARD_UNPOPULATED |
| 1548 | && (r) < s->dimms[ch<<1].ranks) |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 1549 | i = ch << 1; |
Arthur Heymans | 70a1dda | 2017-03-09 01:58:24 +0100 | [diff] [blame] | 1550 | else |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 1551 | i = (ch << 1) + 1; |
Arthur Heymans | 3cf9403 | 2017-04-05 16:17:26 +0200 | [diff] [blame] | 1552 | |
| 1553 | dra = dratab[s->dimms[i].n_banks] |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 1554 | [s->dimms[i].width] |
| 1555 | [s->dimms[i].cols-9] |
| 1556 | [s->dimms[i].rows-12]; |
Arthur Heymans | 3cf9403 | 2017-04-05 16:17:26 +0200 | [diff] [blame] | 1557 | if (s->dimms[i].n_banks == N_BANKS_8) |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 1558 | dra |= 0x80; |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 1559 | if (ch == 0) { |
| 1560 | c0dra |= dra << (r*8); |
| 1561 | rankpop0 |= 1 << r; |
| 1562 | } else { |
| 1563 | c1dra |= dra << (r*8); |
| 1564 | rankpop1 |= 1 << r; |
| 1565 | } |
| 1566 | } |
| 1567 | MCHBAR32(0x208) = c0dra; |
| 1568 | MCHBAR32(0x608) = c1dra; |
| 1569 | |
Felix Held | 432575c | 2018-07-29 18:09:30 +0200 | [diff] [blame] | 1570 | MCHBAR8_AND_OR(0x262, ~0xf0, (rankpop0 << 4) & 0xf0); |
| 1571 | MCHBAR8_AND_OR(0x662, ~0xf0, (rankpop1 << 4) & 0xf0); |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 1572 | |
Arthur Heymans | b4a7804 | 2017-12-25 20:17:41 +0100 | [diff] [blame] | 1573 | if (s->spd_type == DDR3) { |
| 1574 | FOR_EACH_POPULATED_CHANNEL(s->dimms, ch) { |
| 1575 | /* ZQCAL enable */ |
Felix Held | 432575c | 2018-07-29 18:09:30 +0200 | [diff] [blame] | 1576 | MCHBAR32_OR(0x269 + 0x400 * ch, 1 << 26); |
Arthur Heymans | b4a7804 | 2017-12-25 20:17:41 +0100 | [diff] [blame] | 1577 | } |
| 1578 | } |
| 1579 | |
Arthur Heymans | 70a1dda | 2017-03-09 01:58:24 +0100 | [diff] [blame] | 1580 | if (ONLY_DIMMA_IS_POPULATED(s->dimms, 0) || |
| 1581 | ONLY_DIMMB_IS_POPULATED(s->dimms, 0)) |
Felix Held | 432575c | 2018-07-29 18:09:30 +0200 | [diff] [blame] | 1582 | MCHBAR8_OR(0x260, 1); |
Arthur Heymans | 70a1dda | 2017-03-09 01:58:24 +0100 | [diff] [blame] | 1583 | if (ONLY_DIMMA_IS_POPULATED(s->dimms, 1) || |
| 1584 | ONLY_DIMMB_IS_POPULATED(s->dimms, 1)) |
Felix Held | 432575c | 2018-07-29 18:09:30 +0200 | [diff] [blame] | 1585 | MCHBAR8_OR(0x660, 1); |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 1586 | |
| 1587 | // DRB |
Arthur Heymans | 0602ce6 | 2018-05-26 14:44:42 +0200 | [diff] [blame] | 1588 | lastrank_ch1 = 0; |
Arthur Heymans | dfce932 | 2017-12-16 19:48:00 +0100 | [diff] [blame] | 1589 | FOR_EACH_RANK(ch, r) { |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 1590 | if (ch == 0) { |
Arthur Heymans | dfce932 | 2017-12-16 19:48:00 +0100 | [diff] [blame] | 1591 | if (RANK_IS_POPULATED(s->dimms, ch, r)) { |
| 1592 | dra0 = (c0dra >> (8*r)) & 0x7f; |
| 1593 | c0drb = (u16)(c0drb + drbtab[dra0]); |
| 1594 | } |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 1595 | MCHBAR16(0x200 + 2*r) = c0drb; |
| 1596 | } else { |
Arthur Heymans | dfce932 | 2017-12-16 19:48:00 +0100 | [diff] [blame] | 1597 | if (RANK_IS_POPULATED(s->dimms, ch, r)) { |
Arthur Heymans | 0602ce6 | 2018-05-26 14:44:42 +0200 | [diff] [blame] | 1598 | lastrank_ch1 = r; |
Arthur Heymans | dfce932 | 2017-12-16 19:48:00 +0100 | [diff] [blame] | 1599 | dra1 = (c1dra >> (8*r)) & 0x7f; |
| 1600 | c1drb = (u16)(c1drb + drbtab[dra1]); |
| 1601 | } |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 1602 | MCHBAR16(0x600 + 2*r) = c1drb; |
| 1603 | } |
| 1604 | } |
| 1605 | |
| 1606 | s->channel_capacity[0] = c0drb << 6; |
| 1607 | s->channel_capacity[1] = c1drb << 6; |
Arthur Heymans | 0602ce6 | 2018-05-26 14:44:42 +0200 | [diff] [blame] | 1608 | |
| 1609 | /* |
| 1610 | * In stacked mode the last present rank on ch1 needs to have its |
| 1611 | * size doubled in c1drbx. All subsequent ranks need the same setting |
| 1612 | * according to: "Intel 4 Series Chipset Family Datasheet" |
| 1613 | */ |
| 1614 | if (s->stacked_mode) { |
| 1615 | for (r = lastrank_ch1; r < 4; r++) |
| 1616 | MCHBAR16(0x600 + 2*r) = 2 * c1drb; |
| 1617 | } |
| 1618 | |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 1619 | totalmemorymb = s->channel_capacity[0] + s->channel_capacity[1]; |
| 1620 | printk(BIOS_DEBUG, "Total memory: %d + %d = %dMiB\n", |
| 1621 | s->channel_capacity[0], s->channel_capacity[1], totalmemorymb); |
| 1622 | |
Damien Zammit | 9fb08f5 | 2016-01-22 18:56:23 +1100 | [diff] [blame] | 1623 | /* Populated channel sizes in MiB */ |
Arthur Heymans | 701da39 | 2017-12-16 22:56:19 +0100 | [diff] [blame] | 1624 | size_ch0 = s->channel_capacity[0]; |
| 1625 | size_ch1 = s->channel_capacity[1]; |
| 1626 | size_me = ME_UMA_SIZEMB; |
Damien Zammit | 9fb08f5 | 2016-01-22 18:56:23 +1100 | [diff] [blame] | 1627 | |
Arthur Heymans | 0602ce6 | 2018-05-26 14:44:42 +0200 | [diff] [blame] | 1628 | if (s->stacked_mode) { |
Felix Held | 432575c | 2018-07-29 18:09:30 +0200 | [diff] [blame] | 1629 | MCHBAR8_OR(0x111, STACKED_MEM); |
Arthur Heymans | 0602ce6 | 2018-05-26 14:44:42 +0200 | [diff] [blame] | 1630 | } else { |
Felix Held | 432575c | 2018-07-29 18:09:30 +0200 | [diff] [blame] | 1631 | MCHBAR8_AND(0x111, ~STACKED_MEM); |
| 1632 | MCHBAR8_OR(0x111, 1 << 4); |
Arthur Heymans | 0602ce6 | 2018-05-26 14:44:42 +0200 | [diff] [blame] | 1633 | } |
Damien Zammit | 9fb08f5 | 2016-01-22 18:56:23 +1100 | [diff] [blame] | 1634 | |
Arthur Heymans | 0602ce6 | 2018-05-26 14:44:42 +0200 | [diff] [blame] | 1635 | if (s->stacked_mode) { |
| 1636 | dual_channel_size = 0; |
| 1637 | } else if (size_me == 0) { |
Arthur Heymans | 701da39 | 2017-12-16 22:56:19 +0100 | [diff] [blame] | 1638 | dual_channel_size = MIN(size_ch0, size_ch1) * 2; |
| 1639 | } else { |
| 1640 | if (size_ch0 == 0) { |
| 1641 | /* ME needs ram on CH0 */ |
| 1642 | size_me = 0; |
| 1643 | /* TOTEST: bailout? */ |
| 1644 | } else { |
| 1645 | /* Set ME UMA size in MiB */ |
| 1646 | MCHBAR16(0x100) = size_me; |
| 1647 | /* Set ME UMA Present bit */ |
Felix Held | 432575c | 2018-07-29 18:09:30 +0200 | [diff] [blame] | 1648 | MCHBAR32_OR(0x111, 1); |
Arthur Heymans | 701da39 | 2017-12-16 22:56:19 +0100 | [diff] [blame] | 1649 | } |
| 1650 | dual_channel_size = MIN(size_ch0 - size_me, size_ch1) * 2; |
| 1651 | } |
Arthur Heymans | 0602ce6 | 2018-05-26 14:44:42 +0200 | [diff] [blame] | 1652 | |
Arthur Heymans | 701da39 | 2017-12-16 22:56:19 +0100 | [diff] [blame] | 1653 | MCHBAR16(0x104) = dual_channel_size; |
| 1654 | single_channel_size = size_ch0 + size_ch1 - dual_channel_size; |
| 1655 | MCHBAR16(0x102) = single_channel_size; |
Damien Zammit | 9fb08f5 | 2016-01-22 18:56:23 +1100 | [diff] [blame] | 1656 | |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 1657 | map = 0; |
Arthur Heymans | 701da39 | 2017-12-16 22:56:19 +0100 | [diff] [blame] | 1658 | if (size_ch0 == 0) |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 1659 | map = 0; |
Arthur Heymans | 701da39 | 2017-12-16 22:56:19 +0100 | [diff] [blame] | 1660 | else if (size_ch1 == 0) |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 1661 | map |= 0x20; |
Arthur Heymans | 70a1dda | 2017-03-09 01:58:24 +0100 | [diff] [blame] | 1662 | else |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 1663 | map |= 0x40; |
Damien Zammit | 9fb08f5 | 2016-01-22 18:56:23 +1100 | [diff] [blame] | 1664 | |
Arthur Heymans | 701da39 | 2017-12-16 22:56:19 +0100 | [diff] [blame] | 1665 | if (dual_channel_size == 0) |
Arthur Heymans | 70a1dda | 2017-03-09 01:58:24 +0100 | [diff] [blame] | 1666 | map |= 0x18; |
Arthur Heymans | 701da39 | 2017-12-16 22:56:19 +0100 | [diff] [blame] | 1667 | /* Enable flex mode, we hardcode this everywhere */ |
| 1668 | if (size_me == 0) { |
Arthur Heymans | 0602ce6 | 2018-05-26 14:44:42 +0200 | [diff] [blame] | 1669 | if (!(s->stacked_mode && size_ch0 != 0 && size_ch1 != 0)) { |
| 1670 | map |= 0x04; |
| 1671 | if (size_ch0 <= size_ch1) |
| 1672 | map |= 0x01; |
| 1673 | } |
Arthur Heymans | 701da39 | 2017-12-16 22:56:19 +0100 | [diff] [blame] | 1674 | } else { |
Arthur Heymans | 0602ce6 | 2018-05-26 14:44:42 +0200 | [diff] [blame] | 1675 | if (s->stacked_mode == 0 && size_ch0 - size_me < size_ch1) |
Arthur Heymans | 701da39 | 2017-12-16 22:56:19 +0100 | [diff] [blame] | 1676 | map |= 0x04; |
| 1677 | } |
Arthur Heymans | 70a1dda | 2017-03-09 01:58:24 +0100 | [diff] [blame] | 1678 | |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 1679 | MCHBAR8(0x110) = map; |
| 1680 | MCHBAR16(0x10e) = 0; |
Damien Zammit | 9fb08f5 | 2016-01-22 18:56:23 +1100 | [diff] [blame] | 1681 | |
Arthur Heymans | 701da39 | 2017-12-16 22:56:19 +0100 | [diff] [blame] | 1682 | /* |
| 1683 | * "108h[15:0] Single Channel Offset for Ch0" |
| 1684 | * This is the 'limit' of the part on CH0 that cannot be matched |
| 1685 | * with memory on CH1. MCHBAR16(0x10a) is where the dual channel |
| 1686 | * memory on ch0s end and MCHBAR16(0x108) is the limit of the single |
| 1687 | * channel size on ch0. |
| 1688 | */ |
Arthur Heymans | 0602ce6 | 2018-05-26 14:44:42 +0200 | [diff] [blame] | 1689 | if (s->stacked_mode && size_ch1 != 0) { |
| 1690 | single_channel_offset = 0; |
| 1691 | } else if (size_me == 0) { |
Arthur Heymans | 701da39 | 2017-12-16 22:56:19 +0100 | [diff] [blame] | 1692 | if (size_ch0 > size_ch1) |
| 1693 | single_channel_offset = dual_channel_size / 2 |
| 1694 | + single_channel_size; |
| 1695 | else |
| 1696 | single_channel_offset = dual_channel_size / 2; |
| 1697 | } else { |
| 1698 | if ((size_ch0 > size_ch1) && ((map & 0x7) == 4)) |
| 1699 | single_channel_offset = dual_channel_size / 2 |
| 1700 | + single_channel_size; |
| 1701 | else |
| 1702 | single_channel_offset = dual_channel_size / 2 |
| 1703 | + size_me; |
| 1704 | } |
| 1705 | |
| 1706 | MCHBAR16(0x108) = single_channel_offset; |
| 1707 | MCHBAR16(0x10a) = dual_channel_size / 2; |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 1708 | } |
| 1709 | |
Arthur Heymans | a2cc231 | 2017-05-15 10:13:36 +0200 | [diff] [blame] | 1710 | static void configure_mmap(struct sysinfo *s) |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 1711 | { |
Damien Zammit | d63115d | 2016-01-22 19:11:44 +1100 | [diff] [blame] | 1712 | bool reclaim; |
| 1713 | u32 gfxsize, gttsize, tsegsize, mmiosize, tom, tolud, touud; |
| 1714 | u32 gfxbase, gttbase, tsegbase, reclaimbase, reclaimlimit; |
Arthur Heymans | 16a70a4 | 2017-09-22 12:22:24 +0200 | [diff] [blame] | 1715 | u32 mmiostart, umasizem; |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 1716 | u16 ggc; |
Arthur Heymans | 27f94ee | 2016-06-18 21:08:58 +0200 | [diff] [blame] | 1717 | u16 ggc2uma[] = { 0, 1, 4, 8, 16, 32, 48, 64, 128, 256, 96, |
| 1718 | 160, 224, 352 }; |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 1719 | u8 ggc2gtt[] = { 0, 1, 0, 2, 0, 0, 0, 0, 0, 2, 3, 4}; |
Arthur Heymans | 16a70a4 | 2017-09-22 12:22:24 +0200 | [diff] [blame] | 1720 | u8 reg8; |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 1721 | |
Arthur Heymans | 70a1dda | 2017-03-09 01:58:24 +0100 | [diff] [blame] | 1722 | ggc = pci_read_config16(PCI_DEV(0, 0, 0), 0x52); |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 1723 | gfxsize = ggc2uma[(ggc & 0xf0) >> 4]; |
| 1724 | gttsize = ggc2gtt[(ggc & 0xf00) >> 8]; |
Arthur Heymans | 16a70a4 | 2017-09-22 12:22:24 +0200 | [diff] [blame] | 1725 | tsegsize = 8; // 8MB TSEG |
Damien Zammit | 523e90f | 2016-09-05 02:32:40 +1000 | [diff] [blame] | 1726 | mmiosize = 0x800; // 2GB MMIO |
Arthur Heymans | 16a70a4 | 2017-09-22 12:22:24 +0200 | [diff] [blame] | 1727 | umasizem = gfxsize + gttsize + tsegsize; |
| 1728 | mmiostart = 0x1000 - mmiosize + umasizem; |
Damien Zammit | 9fb08f5 | 2016-01-22 18:56:23 +1100 | [diff] [blame] | 1729 | tom = s->channel_capacity[0] + s->channel_capacity[1] - ME_UMA_SIZEMB; |
Arthur Heymans | 16a70a4 | 2017-09-22 12:22:24 +0200 | [diff] [blame] | 1730 | tolud = MIN(mmiostart, tom); |
Damien Zammit | d63115d | 2016-01-22 19:11:44 +1100 | [diff] [blame] | 1731 | |
| 1732 | reclaim = false; |
| 1733 | if ((tom - tolud) > 0x40) |
| 1734 | reclaim = true; |
| 1735 | |
| 1736 | if (reclaim) { |
| 1737 | tolud = tolud & ~0x3f; |
| 1738 | tom = tom & ~0x3f; |
| 1739 | reclaimbase = MAX(0x1000, tom); |
| 1740 | reclaimlimit = reclaimbase + (MIN(0x1000, tom) - tolud) - 0x40; |
| 1741 | } |
| 1742 | |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 1743 | touud = tom; |
Damien Zammit | d63115d | 2016-01-22 19:11:44 +1100 | [diff] [blame] | 1744 | if (reclaim) |
| 1745 | touud = reclaimlimit + 0x40; |
| 1746 | |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 1747 | gfxbase = tolud - gfxsize; |
| 1748 | gttbase = gfxbase - gttsize; |
| 1749 | tsegbase = gttbase - tsegsize; |
| 1750 | |
Arthur Heymans | 70a1dda | 2017-03-09 01:58:24 +0100 | [diff] [blame] | 1751 | pci_write_config16(PCI_DEV(0, 0, 0), 0xb0, tolud << 4); |
| 1752 | pci_write_config16(PCI_DEV(0, 0, 0), 0xa0, tom >> 6); |
Damien Zammit | d63115d | 2016-01-22 19:11:44 +1100 | [diff] [blame] | 1753 | if (reclaim) { |
Arthur Heymans | 70a1dda | 2017-03-09 01:58:24 +0100 | [diff] [blame] | 1754 | pci_write_config16(PCI_DEV(0, 0, 0), 0x98, |
Damien Zammit | d63115d | 2016-01-22 19:11:44 +1100 | [diff] [blame] | 1755 | (u16)(reclaimbase >> 6)); |
Arthur Heymans | 70a1dda | 2017-03-09 01:58:24 +0100 | [diff] [blame] | 1756 | pci_write_config16(PCI_DEV(0, 0, 0), 0x9a, |
Damien Zammit | d63115d | 2016-01-22 19:11:44 +1100 | [diff] [blame] | 1757 | (u16)(reclaimlimit >> 6)); |
| 1758 | } |
Arthur Heymans | 70a1dda | 2017-03-09 01:58:24 +0100 | [diff] [blame] | 1759 | pci_write_config16(PCI_DEV(0, 0, 0), 0xa2, touud); |
| 1760 | pci_write_config32(PCI_DEV(0, 0, 0), 0xa4, gfxbase << 20); |
| 1761 | pci_write_config32(PCI_DEV(0, 0, 0), 0xa8, gttbase << 20); |
Arthur Heymans | 16a70a4 | 2017-09-22 12:22:24 +0200 | [diff] [blame] | 1762 | /* Enable and set tseg size to 8M */ |
| 1763 | reg8 = pci_read_config8(PCI_DEV(0, 0, 0), D0F0_ESMRAMC); |
| 1764 | reg8 &= ~0x7; |
| 1765 | reg8 |= (2 << 1) | (1 << 0); /* 8M and TSEG_Enable */ |
| 1766 | pci_write_config8(PCI_DEV(0, 0, 0), D0F0_ESMRAMC, reg8); |
Arthur Heymans | 70a1dda | 2017-03-09 01:58:24 +0100 | [diff] [blame] | 1767 | pci_write_config32(PCI_DEV(0, 0, 0), 0xac, tsegbase << 20); |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 1768 | } |
| 1769 | |
Arthur Heymans | a2cc231 | 2017-05-15 10:13:36 +0200 | [diff] [blame] | 1770 | static void set_enhanced_mode(struct sysinfo *s) |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 1771 | { |
| 1772 | u8 ch, reg8; |
Arthur Heymans | 7345a17 | 2018-05-26 15:08:06 +0200 | [diff] [blame] | 1773 | u32 reg32; |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 1774 | |
| 1775 | MCHBAR32(0xfb0) = 0x1000d024; |
| 1776 | MCHBAR32(0xfb4) = 0xc842; |
| 1777 | MCHBAR32(0xfbc) = 0xf; |
| 1778 | MCHBAR32(0xfc4) = 0xfe22244; |
| 1779 | MCHBAR8(0x12f) = 0x5c; |
Felix Held | 432575c | 2018-07-29 18:09:30 +0200 | [diff] [blame] | 1780 | MCHBAR8_OR(0xfb0, 1); |
Arthur Heymans | 3fa103a | 2017-05-25 19:54:49 +0200 | [diff] [blame] | 1781 | if (s->selected_timings.mem_clk <= MEM_CLOCK_800MHz) |
Felix Held | 432575c | 2018-07-29 18:09:30 +0200 | [diff] [blame] | 1782 | MCHBAR8_OR(0x12f, 0x2); |
Arthur Heymans | 3fa103a | 2017-05-25 19:54:49 +0200 | [diff] [blame] | 1783 | else |
Felix Held | 432575c | 2018-07-29 18:09:30 +0200 | [diff] [blame] | 1784 | MCHBAR8_AND(0x12f, ~0x2); |
| 1785 | MCHBAR8_AND_OR(0x6c0, ~0xf0, 0xa0); |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 1786 | MCHBAR32(0xfa8) = 0x30d400; |
| 1787 | |
| 1788 | FOR_EACH_POPULATED_CHANNEL(s->dimms, ch) { |
Felix Held | 432575c | 2018-07-29 18:09:30 +0200 | [diff] [blame] | 1789 | MCHBAR8_OR(0x400*ch + 0x26c, 1); |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 1790 | MCHBAR32(0x400*ch + 0x278) = 0x88141881; |
| 1791 | MCHBAR16(0x400*ch + 0x27c) = 0x0041; |
| 1792 | MCHBAR8(0x400*ch + 0x292) = 0xf2; |
Felix Held | 432575c | 2018-07-29 18:09:30 +0200 | [diff] [blame] | 1793 | MCHBAR16_OR(0x400*ch + 0x272, 0x100); |
| 1794 | MCHBAR8_AND_OR(0x400*ch + 0x243, ~0x2, 1); |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 1795 | MCHBAR32(0x400*ch + 0x288) = 0x8040200; |
| 1796 | MCHBAR32(0x400*ch + 0x28c) = 0xff402010; |
| 1797 | MCHBAR32(0x400*ch + 0x290) = 0x4f2091c; |
| 1798 | } |
| 1799 | |
Arthur Heymans | 70a1dda | 2017-03-09 01:58:24 +0100 | [diff] [blame] | 1800 | reg8 = pci_read_config8(PCI_DEV(0, 0, 0), 0xf0); |
| 1801 | pci_write_config8(PCI_DEV(0, 0, 0), 0xf0, reg8 | 1); |
Felix Held | 3a2f900 | 2018-07-29 18:51:22 +0200 | [diff] [blame] | 1802 | MCHBAR32_AND_OR(0xfa0, ~0x20002, 0x2 | (s->selected_timings.fsb_clk == |
| 1803 | FSB_CLOCK_1333MHz ? 0x20000 : 0)); |
Arthur Heymans | 7345a17 | 2018-05-26 15:08:06 +0200 | [diff] [blame] | 1804 | reg32 = 0x219100c2; |
| 1805 | if (s->selected_timings.fsb_clk == FSB_CLOCK_1333MHz) { |
| 1806 | reg32 |= 1; |
| 1807 | if (s->selected_timings.mem_clk == MEM_CLOCK_1066MHz) |
| 1808 | reg32 &= ~0x10000; |
| 1809 | } else if (s->selected_timings.fsb_clk == FSB_CLOCK_1066MHz) { |
| 1810 | reg32 &= ~0x10000; |
| 1811 | } |
Felix Held | 432575c | 2018-07-29 18:09:30 +0200 | [diff] [blame] | 1812 | MCHBAR32_AND_OR(0xfa4, ~0x219100c3, reg32); |
Arthur Heymans | 7345a17 | 2018-05-26 15:08:06 +0200 | [diff] [blame] | 1813 | reg32 = 0x44a00; |
| 1814 | switch (s->selected_timings.fsb_clk) { |
| 1815 | case FSB_CLOCK_1333MHz: |
| 1816 | reg32 |= 0x62; |
| 1817 | break; |
| 1818 | case FSB_CLOCK_1066MHz: |
| 1819 | reg32 |= 0x5a; |
| 1820 | break; |
| 1821 | default: |
| 1822 | case FSB_CLOCK_800MHz: |
| 1823 | reg32 |= 0x53; |
| 1824 | break; |
| 1825 | } |
| 1826 | |
| 1827 | MCHBAR32(0x2c) = reg32; |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 1828 | MCHBAR32(0x30) = 0x1f5a86; |
| 1829 | MCHBAR32(0x34) = 0x1902810; |
| 1830 | MCHBAR32(0x38) = 0xf7000000; |
Arthur Heymans | 7345a17 | 2018-05-26 15:08:06 +0200 | [diff] [blame] | 1831 | reg32 = 0x23014410; |
| 1832 | if (s->selected_timings.fsb_clk > FSB_CLOCK_800MHz) |
| 1833 | reg32 = (reg32 & ~0x2000000) | 0x44000000; |
| 1834 | MCHBAR32(0x3c) = reg32; |
| 1835 | reg32 = 0x8f038000; |
| 1836 | if (s->selected_timings.fsb_clk == FSB_CLOCK_1333MHz) |
| 1837 | reg32 &= ~0x4000000; |
Felix Held | 432575c | 2018-07-29 18:09:30 +0200 | [diff] [blame] | 1838 | MCHBAR32_AND_OR(0x40, ~0x8f038000, reg32); |
Arthur Heymans | 7345a17 | 2018-05-26 15:08:06 +0200 | [diff] [blame] | 1839 | reg32 = 0x00013001; |
| 1840 | if (s->selected_timings.fsb_clk < FSB_CLOCK_1333MHz) |
| 1841 | reg32 |= 0x20000; |
| 1842 | MCHBAR32(0x20) = reg32; |
Arthur Heymans | 70a1dda | 2017-03-09 01:58:24 +0100 | [diff] [blame] | 1843 | pci_write_config8(PCI_DEV(0, 0, 0), 0xf0, reg8 & ~1); |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 1844 | } |
| 1845 | |
Arthur Heymans | a2cc231 | 2017-05-15 10:13:36 +0200 | [diff] [blame] | 1846 | static void power_settings(struct sysinfo *s) |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 1847 | { |
| 1848 | u32 reg1, reg2, reg3, reg4, clkgate, x592; |
| 1849 | u8 lane, ch; |
| 1850 | u8 twl = 0; |
| 1851 | u16 x264, x23c; |
| 1852 | |
Arthur Heymans | 3fa103a | 2017-05-25 19:54:49 +0200 | [diff] [blame] | 1853 | if (s->spd_type == DDR2) { |
| 1854 | twl = s->selected_timings.CAS - 1; |
| 1855 | x264 = 0x78; |
| 1856 | |
| 1857 | switch (s->selected_timings.mem_clk) { |
| 1858 | default: |
| 1859 | case MEM_CLOCK_667MHz: |
| 1860 | reg1 = 0x99; |
| 1861 | reg2 = 0x1048a9; |
| 1862 | clkgate = 0x230000; |
| 1863 | x23c = 0x7a89; |
| 1864 | break; |
| 1865 | case MEM_CLOCK_800MHz: |
| 1866 | if (s->selected_timings.CAS == 5) { |
| 1867 | reg1 = 0x19a; |
| 1868 | reg2 = 0x1048aa; |
| 1869 | } else { |
| 1870 | reg1 = 0x9a; |
| 1871 | reg2 = 0x2158aa; |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 1872 | x264 = 0x89; |
Arthur Heymans | 3fa103a | 2017-05-25 19:54:49 +0200 | [diff] [blame] | 1873 | } |
| 1874 | clkgate = 0x280000; |
| 1875 | x23c = 0x7b89; |
| 1876 | break; |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 1877 | } |
Arthur Heymans | 3fa103a | 2017-05-25 19:54:49 +0200 | [diff] [blame] | 1878 | reg3 = 0x232; |
| 1879 | reg4 = 0x2864; |
| 1880 | } else { /* DDR3 */ |
| 1881 | int ddr3_idx = s->selected_timings.mem_clk - MEM_CLOCK_800MHz; |
| 1882 | int cas_idx = s->selected_timings.CAS - 5; |
| 1883 | |
| 1884 | twl = s->selected_timings.mem_clk - MEM_CLOCK_800MHz + 5; |
| 1885 | reg1 = ddr3_c2_tab[s->nmode - 1][ddr3_idx][cas_idx][0]; |
| 1886 | reg2 = ddr3_c2_tab[s->nmode - 1][ddr3_idx][cas_idx][1]; |
| 1887 | reg3 = 0x764; |
| 1888 | reg4 = 0x78c8; |
| 1889 | x264 = ddr3_c2_x264[ddr3_idx][cas_idx]; |
| 1890 | x23c = ddr3_c2_x23c[ddr3_idx][cas_idx]; |
| 1891 | switch (s->selected_timings.mem_clk) { |
| 1892 | case MEM_CLOCK_800MHz: |
| 1893 | default: |
| 1894 | clkgate = 0x280000; |
| 1895 | break; |
| 1896 | case MEM_CLOCK_1066MHz: |
| 1897 | clkgate = 0x350000; |
| 1898 | break; |
| 1899 | case MEM_CLOCK_1333MHz: |
| 1900 | clkgate = 0xff0000; |
| 1901 | break; |
| 1902 | } |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 1903 | } |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 1904 | |
Arthur Heymans | 70a1dda | 2017-03-09 01:58:24 +0100 | [diff] [blame] | 1905 | if (CHANNEL_IS_POPULATED(s->dimms, 0) && CHANNEL_IS_POPULATED(s->dimms, 1)) |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 1906 | MCHBAR32(0x14) = 0x0010461f; |
Arthur Heymans | 70a1dda | 2017-03-09 01:58:24 +0100 | [diff] [blame] | 1907 | else |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 1908 | MCHBAR32(0x14) = 0x0010691f; |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 1909 | MCHBAR32(0x18) = 0xdf6437f7; |
| 1910 | MCHBAR32(0x1c) = 0x0; |
Felix Held | 432575c | 2018-07-29 18:09:30 +0200 | [diff] [blame] | 1911 | MCHBAR32_AND_OR(0x24, ~0xe0000000, 0x60000000); |
| 1912 | MCHBAR32_AND_OR(0x44, ~0x1fef0000, 0x6b0000); |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 1913 | MCHBAR16(0x115) = (u16) reg1; |
Felix Held | 432575c | 2018-07-29 18:09:30 +0200 | [diff] [blame] | 1914 | MCHBAR32_AND_OR(0x117, ~0xffffff, reg2); |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 1915 | MCHBAR8(0x124) = 0x7; |
Felix Held | 432575c | 2018-07-29 18:09:30 +0200 | [diff] [blame] | 1916 | // not sure if dummy reads are needed |
| 1917 | MCHBAR16_AND_OR(0x12a, 0, 0x80); |
| 1918 | MCHBAR8_AND_OR(0x12c, 0, 0xa0); |
| 1919 | MCHBAR16_AND(0x174, ~(1 << 15)); |
| 1920 | MCHBAR16_AND_OR(0x188, ~0x1f00, 0x1f00); |
| 1921 | MCHBAR8_AND(0x18c, ~0x8); |
| 1922 | MCHBAR8_OR(0x192, 1); |
| 1923 | MCHBAR8_OR(0x193, 0xf); |
| 1924 | MCHBAR16_AND_OR(0x1b4, ~0x480, 0x80); |
| 1925 | MCHBAR16_AND_OR(0x210, ~0x1fff, 0x3f); // | clockgatingiii |
| 1926 | // non-aligned access: possible bug? |
| 1927 | MCHBAR32_AND_OR(0x6d1, ~0xff03ff, 0x100 | clkgate); |
| 1928 | MCHBAR8_AND_OR(0x212, ~0x7f, 0x7f); |
| 1929 | MCHBAR32_AND_OR(0x2c0, ~0xffff0, 0xcc5f0); |
| 1930 | MCHBAR8_AND_OR(0x2c4, ~0x70, 0x70); |
| 1931 | // non-aligned access: possible bug? |
| 1932 | MCHBAR32_AND_OR(0x2d1, ~0xffffff, 0xff2831); // | clockgatingi |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 1933 | MCHBAR32(0x2d4) = 0x40453600; |
| 1934 | MCHBAR32(0x300) = 0xc0b0a08; |
| 1935 | MCHBAR32(0x304) = 0x6040201; |
Felix Held | 432575c | 2018-07-29 18:09:30 +0200 | [diff] [blame] | 1936 | MCHBAR32_AND_OR(0x30c, ~0x43c0f, 0x41405); |
Arthur Heymans | 7345a17 | 2018-05-26 15:08:06 +0200 | [diff] [blame] | 1937 | MCHBAR16(0x610) = reg3; |
| 1938 | MCHBAR16(0x612) = reg4; |
Felix Held | 432575c | 2018-07-29 18:09:30 +0200 | [diff] [blame] | 1939 | MCHBAR32_AND_OR(0x62c, ~0xc000000, 0x4000000); |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 1940 | MCHBAR32(0xae4) = 0; |
Felix Held | 432575c | 2018-07-29 18:09:30 +0200 | [diff] [blame] | 1941 | MCHBAR32_AND_OR(0xc00, ~0xf0000, 0x10000); |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 1942 | MCHBAR32(0xf00) = 0x393a3b3c; |
| 1943 | MCHBAR32(0xf04) = 0x3d3e3f40; |
| 1944 | MCHBAR32(0xf08) = 0x393a3b3c; |
| 1945 | MCHBAR32(0xf0c) = 0x3d3e3f40; |
Felix Held | 432575c | 2018-07-29 18:09:30 +0200 | [diff] [blame] | 1946 | MCHBAR32_AND(0xf18, ~0xfff00001); |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 1947 | MCHBAR32(0xf48) = 0xfff0ffe0; |
| 1948 | MCHBAR32(0xf4c) = 0xffc0ff00; |
| 1949 | MCHBAR32(0xf50) = 0xfc00f000; |
| 1950 | MCHBAR32(0xf54) = 0xc0008000; |
Felix Held | 432575c | 2018-07-29 18:09:30 +0200 | [diff] [blame] | 1951 | MCHBAR32_AND_OR(0xf6c, ~0xffff0000, 0xffff0000); |
| 1952 | MCHBAR32_AND(0xfac, ~0x80000000); |
| 1953 | MCHBAR32_AND(0xfb8, ~0xff000000); |
| 1954 | MCHBAR32_AND_OR(0xfbc, ~0x7f800, 0xf000); |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 1955 | MCHBAR32(0x1104) = 0x3003232; |
| 1956 | MCHBAR32(0x1108) = 0x74; |
Arthur Heymans | 70a1dda | 2017-03-09 01:58:24 +0100 | [diff] [blame] | 1957 | if (s->selected_timings.fsb_clk == FSB_CLOCK_800MHz) |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 1958 | MCHBAR32(0x110c) = 0xaa; |
Arthur Heymans | 70a1dda | 2017-03-09 01:58:24 +0100 | [diff] [blame] | 1959 | else |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 1960 | MCHBAR32(0x110c) = 0x100; |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 1961 | MCHBAR32(0x1110) = 0x10810350 & ~0x78; |
| 1962 | MCHBAR32(0x1114) = 0; |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 1963 | x592 = 0xff; |
Arthur Heymans | 70a1dda | 2017-03-09 01:58:24 +0100 | [diff] [blame] | 1964 | if (pci_read_config8(PCI_DEV(0, 0, 0), 0x8) < 3) |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 1965 | x592 = ~0x4; |
Arthur Heymans | 70a1dda | 2017-03-09 01:58:24 +0100 | [diff] [blame] | 1966 | |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 1967 | FOR_EACH_POPULATED_CHANNEL(s->dimms, ch) { |
| 1968 | MCHBAR8(0x400*ch + 0x239) = twl + 15; |
| 1969 | MCHBAR16(0x400*ch + 0x23c) = x23c; |
Felix Held | 432575c | 2018-07-29 18:09:30 +0200 | [diff] [blame] | 1970 | MCHBAR32_AND_OR(0x400*ch + 0x248, ~0x706033, 0x406033); |
| 1971 | MCHBAR32_AND_OR(0x400*ch + 0x260, ~(1 << 16), 1 << 16); |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 1972 | MCHBAR8(0x400*ch + 0x264) = x264; |
Felix Held | 432575c | 2018-07-29 18:09:30 +0200 | [diff] [blame] | 1973 | MCHBAR8_AND_OR(0x400*ch + 0x592, ~0x3f, 0x3c & x592); |
| 1974 | MCHBAR8_AND_OR(0x400*ch + 0x593, ~0x1f, 0x1e); |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 1975 | } |
| 1976 | |
Arthur Heymans | 70a1dda | 2017-03-09 01:58:24 +0100 | [diff] [blame] | 1977 | for (lane = 0; lane < 8; lane++) |
Felix Held | 432575c | 2018-07-29 18:09:30 +0200 | [diff] [blame] | 1978 | MCHBAR8_AND(0x561 + (lane << 2), ~(1 << 3)); |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 1979 | } |
| 1980 | |
Arthur Heymans | b5170c3 | 2017-12-25 20:13:28 +0100 | [diff] [blame] | 1981 | static void software_ddr3_reset(struct sysinfo *s) |
| 1982 | { |
| 1983 | printk(BIOS_DEBUG, "Software initiated DDR3 reset.\n"); |
Felix Held | 432575c | 2018-07-29 18:09:30 +0200 | [diff] [blame] | 1984 | MCHBAR8_OR(0x1a8, 0x02); |
| 1985 | MCHBAR8_AND(0x5da, ~0x80); |
| 1986 | MCHBAR8_AND(0x1a8, ~0x02); |
| 1987 | MCHBAR8_AND_OR(0x5da, ~0x03, 1); |
Arthur Heymans | b5170c3 | 2017-12-25 20:13:28 +0100 | [diff] [blame] | 1988 | udelay(200); |
Felix Held | 432575c | 2018-07-29 18:09:30 +0200 | [diff] [blame] | 1989 | MCHBAR8_AND(0x1a8, ~0x02); |
| 1990 | MCHBAR8_OR(0x5da, 0x80); |
| 1991 | MCHBAR8_AND(0x5da, ~0x80); |
Arthur Heymans | b5170c3 | 2017-12-25 20:13:28 +0100 | [diff] [blame] | 1992 | udelay(500); |
Felix Held | 432575c | 2018-07-29 18:09:30 +0200 | [diff] [blame] | 1993 | MCHBAR8_OR(0x5da, 0x03); |
| 1994 | MCHBAR8_AND(0x5da, ~0x03); |
Arthur Heymans | b5170c3 | 2017-12-25 20:13:28 +0100 | [diff] [blame] | 1995 | /* After write leveling the dram needs to be reset and reinitialised */ |
| 1996 | jedec_ddr3(s); |
| 1997 | } |
| 1998 | |
Arthur Heymans | a2cc231 | 2017-05-15 10:13:36 +0200 | [diff] [blame] | 1999 | void do_raminit(struct sysinfo *s, int fast_boot) |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 2000 | { |
| 2001 | u8 ch; |
| 2002 | u8 r, bank; |
| 2003 | u32 reg32; |
| 2004 | |
Arthur Heymans | 97e13d8 | 2016-11-30 18:40:38 +0100 | [diff] [blame] | 2005 | if (s->boot_path != BOOT_PATH_WARM_RESET) { |
| 2006 | // Clear self refresh |
| 2007 | MCHBAR32(PMSTS_MCHBAR) = MCHBAR32(PMSTS_MCHBAR) |
| 2008 | | PMSTS_BOTH_SELFREFRESH; |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 2009 | |
Arthur Heymans | 97e13d8 | 2016-11-30 18:40:38 +0100 | [diff] [blame] | 2010 | // Clear host clk gate reg |
Felix Held | 432575c | 2018-07-29 18:09:30 +0200 | [diff] [blame] | 2011 | MCHBAR32_OR(0x1c, 0xffffffff); |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 2012 | |
Arthur Heymans | 840c27e | 2017-05-15 10:21:37 +0200 | [diff] [blame] | 2013 | // Select type |
| 2014 | if (s->spd_type == DDR2) |
Felix Held | 432575c | 2018-07-29 18:09:30 +0200 | [diff] [blame] | 2015 | MCHBAR8_AND(0x1a8, ~0x4); |
Arthur Heymans | 840c27e | 2017-05-15 10:21:37 +0200 | [diff] [blame] | 2016 | else |
Felix Held | 432575c | 2018-07-29 18:09:30 +0200 | [diff] [blame] | 2017 | MCHBAR8_OR(0x1a8, 0x4); |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 2018 | |
Arthur Heymans | 97e13d8 | 2016-11-30 18:40:38 +0100 | [diff] [blame] | 2019 | // Set freq |
Felix Held | 432575c | 2018-07-29 18:09:30 +0200 | [diff] [blame] | 2020 | MCHBAR32_AND_OR(0xc00, ~0x70, |
| 2021 | (s->selected_timings.mem_clk << 4) | (1 << 10)); |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 2022 | |
Arthur Heymans | 97e13d8 | 2016-11-30 18:40:38 +0100 | [diff] [blame] | 2023 | // Overwrite freq if chipset rejects it |
| 2024 | s->selected_timings.mem_clk = (MCHBAR8(0xc00) & 0x70) >> 4; |
| 2025 | if (s->selected_timings.mem_clk > (s->max_fsb + 3)) |
| 2026 | die("Error: DDR is faster than FSB, halt\n"); |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 2027 | } |
| 2028 | |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 2029 | // Program clock crossing |
Arthur Heymans | a2cc231 | 2017-05-15 10:13:36 +0200 | [diff] [blame] | 2030 | program_crossclock(s); |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 2031 | printk(BIOS_DEBUG, "Done clk crossing\n"); |
| 2032 | |
Arthur Heymans | 97e13d8 | 2016-11-30 18:40:38 +0100 | [diff] [blame] | 2033 | if (s->boot_path != BOOT_PATH_WARM_RESET) { |
Arthur Heymans | a2cc231 | 2017-05-15 10:13:36 +0200 | [diff] [blame] | 2034 | setioclk_dram(s); |
Arthur Heymans | 97e13d8 | 2016-11-30 18:40:38 +0100 | [diff] [blame] | 2035 | printk(BIOS_DEBUG, "Done I/O clk\n"); |
| 2036 | } |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 2037 | |
| 2038 | // Grant to launch |
Arthur Heymans | a2cc231 | 2017-05-15 10:13:36 +0200 | [diff] [blame] | 2039 | launch_dram(s); |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 2040 | printk(BIOS_DEBUG, "Done launch\n"); |
| 2041 | |
Arthur Heymans | a2cc231 | 2017-05-15 10:13:36 +0200 | [diff] [blame] | 2042 | // Program DRAM timings |
| 2043 | program_timings(s); |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 2044 | printk(BIOS_DEBUG, "Done timings\n"); |
| 2045 | |
| 2046 | // Program DLL |
Arthur Heymans | a2cc231 | 2017-05-15 10:13:36 +0200 | [diff] [blame] | 2047 | program_dll(s); |
Arthur Heymans | 0bf87de | 2017-11-04 06:15:05 +0100 | [diff] [blame] | 2048 | if (!fast_boot) |
| 2049 | select_default_dq_dqs_settings(s); |
| 2050 | set_all_dq_dqs_dll_settings(s); |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 2051 | |
| 2052 | // RCOMP |
Arthur Heymans | 97e13d8 | 2016-11-30 18:40:38 +0100 | [diff] [blame] | 2053 | if (s->boot_path != BOOT_PATH_WARM_RESET) { |
Arthur Heymans | a2cc231 | 2017-05-15 10:13:36 +0200 | [diff] [blame] | 2054 | prog_rcomp(s); |
Arthur Heymans | 97e13d8 | 2016-11-30 18:40:38 +0100 | [diff] [blame] | 2055 | printk(BIOS_DEBUG, "RCOMP\n"); |
| 2056 | } |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 2057 | |
| 2058 | // ODT |
Arthur Heymans | a2cc231 | 2017-05-15 10:13:36 +0200 | [diff] [blame] | 2059 | program_odt(s); |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 2060 | printk(BIOS_DEBUG, "Done ODT\n"); |
| 2061 | |
| 2062 | // RCOMP update |
Arthur Heymans | 97e13d8 | 2016-11-30 18:40:38 +0100 | [diff] [blame] | 2063 | if (s->boot_path != BOOT_PATH_WARM_RESET) { |
Felix Held | 432575c | 2018-07-29 18:09:30 +0200 | [diff] [blame] | 2064 | while (MCHBAR8(0x130) & 1) |
Arthur Heymans | 97e13d8 | 2016-11-30 18:40:38 +0100 | [diff] [blame] | 2065 | ; |
| 2066 | printk(BIOS_DEBUG, "Done RCOMP update\n"); |
| 2067 | } |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 2068 | |
Arthur Heymans | 1994e448 | 2017-11-04 07:52:23 +0100 | [diff] [blame] | 2069 | pre_jedec_memory_map(); |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 2070 | |
| 2071 | // IOBUFACT |
| 2072 | if (CHANNEL_IS_POPULATED(s->dimms, 0)) { |
Felix Held | 432575c | 2018-07-29 18:09:30 +0200 | [diff] [blame] | 2073 | MCHBAR8_AND_OR(0x5dd, ~0x3f, 0x3f); |
| 2074 | MCHBAR8_OR(0x5d8, 0x7); |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 2075 | } |
| 2076 | if (CHANNEL_IS_POPULATED(s->dimms, 1)) { |
Arthur Heymans | 70a1dda | 2017-03-09 01:58:24 +0100 | [diff] [blame] | 2077 | if (pci_read_config8(PCI_DEV(0, 0, 0), 0x8) < 2) { |
Felix Held | 432575c | 2018-07-29 18:09:30 +0200 | [diff] [blame] | 2078 | MCHBAR8_AND_OR(0x5dd, ~0x3f, 0x3f); |
| 2079 | MCHBAR8_OR(0x5d8, 1); |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 2080 | } |
Felix Held | 432575c | 2018-07-29 18:09:30 +0200 | [diff] [blame] | 2081 | MCHBAR8_OR(0x9dd, 0x3f); |
| 2082 | MCHBAR8_OR(0x9d8, 0x7); |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 2083 | } |
| 2084 | |
Arthur Heymans | b5170c3 | 2017-12-25 20:13:28 +0100 | [diff] [blame] | 2085 | /* DDR3 reset */ |
| 2086 | if ((s->spd_type == DDR3) && (s->boot_path != BOOT_PATH_RESUME)) { |
| 2087 | printk(BIOS_DEBUG, "DDR3 Reset.\n"); |
Felix Held | 432575c | 2018-07-29 18:09:30 +0200 | [diff] [blame] | 2088 | MCHBAR8_AND(0x1a8, ~0x2); |
| 2089 | MCHBAR8_OR(0x5da, 0x80); |
Arthur Heymans | b5170c3 | 2017-12-25 20:13:28 +0100 | [diff] [blame] | 2090 | udelay(500); |
Felix Held | 432575c | 2018-07-29 18:09:30 +0200 | [diff] [blame] | 2091 | MCHBAR8_AND(0x1a8, ~0x2); |
| 2092 | MCHBAR8_AND(0x5da, ~0x80); |
Arthur Heymans | b5170c3 | 2017-12-25 20:13:28 +0100 | [diff] [blame] | 2093 | udelay(500); |
| 2094 | } |
| 2095 | |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 2096 | // Pre jedec |
Felix Held | 432575c | 2018-07-29 18:09:30 +0200 | [diff] [blame] | 2097 | MCHBAR8_OR(0x40, 0x2); |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 2098 | FOR_EACH_POPULATED_CHANNEL(s->dimms, ch) { |
Felix Held | 432575c | 2018-07-29 18:09:30 +0200 | [diff] [blame] | 2099 | MCHBAR32_OR(0x400*ch + 0x260, 1 << 27); |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 2100 | } |
Felix Held | 432575c | 2018-07-29 18:09:30 +0200 | [diff] [blame] | 2101 | MCHBAR16_OR(0x212, 0xf000); |
| 2102 | MCHBAR16_OR(0x212, 0xf00); |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 2103 | printk(BIOS_DEBUG, "Done pre-jedec\n"); |
| 2104 | |
| 2105 | // JEDEC reset |
Arthur Heymans | f128726 | 2017-12-25 18:30:01 +0100 | [diff] [blame] | 2106 | if (s->boot_path != BOOT_PATH_RESUME) { |
| 2107 | if (s->spd_type == DDR2) |
| 2108 | jedec_ddr2(s); |
| 2109 | else /* DDR3 */ |
| 2110 | jedec_ddr3(s); |
| 2111 | } |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 2112 | |
| 2113 | printk(BIOS_DEBUG, "Done jedec steps\n"); |
| 2114 | |
Arthur Heymans | b5170c3 | 2017-12-25 20:13:28 +0100 | [diff] [blame] | 2115 | if (s->spd_type == DDR3) { |
| 2116 | if (!fast_boot) |
| 2117 | search_write_leveling(s); |
| 2118 | if (s->boot_path == BOOT_PATH_NORMAL) |
| 2119 | software_ddr3_reset(s); |
| 2120 | } |
| 2121 | |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 2122 | // After JEDEC reset |
Felix Held | 432575c | 2018-07-29 18:09:30 +0200 | [diff] [blame] | 2123 | MCHBAR8_AND(0x40, ~0x2); |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 2124 | FOR_EACH_POPULATED_CHANNEL(s->dimms, ch) { |
Arthur Heymans | 0d28495 | 2017-05-25 19:55:52 +0200 | [diff] [blame] | 2125 | reg32 = (2 << 18); |
| 2126 | reg32 |= post_jedec_tab[s->selected_timings.fsb_clk] |
| 2127 | [s->selected_timings.mem_clk - MEM_CLOCK_667MHz][0] |
| 2128 | << 13; |
| 2129 | if (s->selected_timings.mem_clk == MEM_CLOCK_667MHz && |
| 2130 | s->selected_timings.fsb_clk == FSB_CLOCK_1066MHz && |
| 2131 | ch == 1) { |
| 2132 | reg32 |= (post_jedec_tab[s->selected_timings.fsb_clk] |
| 2133 | [s->selected_timings.mem_clk - MEM_CLOCK_667MHz][1] |
| 2134 | - 1) << 8; |
| 2135 | } else { |
| 2136 | reg32 |= post_jedec_tab[s->selected_timings.fsb_clk] |
| 2137 | [s->selected_timings.mem_clk - MEM_CLOCK_667MHz][1] |
| 2138 | << 8; |
| 2139 | } |
Felix Held | 432575c | 2018-07-29 18:09:30 +0200 | [diff] [blame] | 2140 | MCHBAR32_AND_OR(0x400*ch + 0x274, ~0xfff00, reg32); |
| 2141 | MCHBAR8_AND(0x400*ch + 0x274, ~0x80); |
| 2142 | MCHBAR8_OR(0x400*ch + 0x26c, 1); |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 2143 | MCHBAR32(0x400*ch + 0x278) = 0x88141881; |
| 2144 | MCHBAR16(0x400*ch + 0x27c) = 0x41; |
| 2145 | MCHBAR8(0x400*ch + 0x292) = 0xf2; |
Felix Held | 432575c | 2018-07-29 18:09:30 +0200 | [diff] [blame] | 2146 | MCHBAR8_OR(0x400*ch + 0x271, 0xe); |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 2147 | } |
Felix Held | 432575c | 2018-07-29 18:09:30 +0200 | [diff] [blame] | 2148 | MCHBAR8_OR(0x2c4, 0x8); |
| 2149 | MCHBAR8_OR(0x2c3, 0x40); |
| 2150 | MCHBAR8_OR(0x2c4, 0x4); |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 2151 | |
| 2152 | printk(BIOS_DEBUG, "Done post-jedec\n"); |
| 2153 | |
Arthur Heymans | a2cc231 | 2017-05-15 10:13:36 +0200 | [diff] [blame] | 2154 | // Set DDR init complete |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 2155 | FOR_EACH_POPULATED_CHANNEL(s->dimms, ch) { |
Felix Held | 432575c | 2018-07-29 18:09:30 +0200 | [diff] [blame] | 2156 | MCHBAR32_OR(0x400*ch + 0x268, 0xc0000000); |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 2157 | } |
| 2158 | |
| 2159 | // Receive enable |
Arthur Heymans | adc571a | 2017-09-25 09:40:54 +0200 | [diff] [blame] | 2160 | sdram_program_receive_enable(s, fast_boot); |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 2161 | printk(BIOS_DEBUG, "Done rcven\n"); |
| 2162 | |
| 2163 | // Finish rcven |
| 2164 | FOR_EACH_CHANNEL(ch) { |
Felix Held | 432575c | 2018-07-29 18:09:30 +0200 | [diff] [blame] | 2165 | MCHBAR8_AND(0x400*ch + 0x5d8, ~0xe); |
| 2166 | MCHBAR8_OR(0x400*ch + 0x5d8, 0x2); |
| 2167 | MCHBAR8_OR(0x400*ch + 0x5d8, 0x4); |
| 2168 | MCHBAR8_OR(0x400*ch + 0x5d8, 0x8); |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 2169 | } |
Felix Held | 432575c | 2018-07-29 18:09:30 +0200 | [diff] [blame] | 2170 | MCHBAR8_OR(0x5dc, 0x80); |
| 2171 | MCHBAR8_AND(0x5dc, ~0x80); |
| 2172 | MCHBAR8_OR(0x5dc, 0x80); |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 2173 | |
| 2174 | // Dummy writes / reads |
Arthur Heymans | 97e13d8 | 2016-11-30 18:40:38 +0100 | [diff] [blame] | 2175 | if (s->boot_path == BOOT_PATH_NORMAL) { |
| 2176 | volatile u32 data; |
| 2177 | FOR_EACH_POPULATED_RANK(s->dimms, ch, r) { |
| 2178 | for (bank = 0; bank < 4; bank++) { |
Arthur Heymans | 1994e448 | 2017-11-04 07:52:23 +0100 | [diff] [blame] | 2179 | reg32 = test_address(ch, r) | |
Arthur Heymans | 97e13d8 | 2016-11-30 18:40:38 +0100 | [diff] [blame] | 2180 | (bank << 12); |
| 2181 | write32((u32 *)reg32, 0xffffffff); |
| 2182 | data = read32((u32 *)reg32); |
| 2183 | printk(BIOS_DEBUG, "Wrote ones,"); |
| 2184 | printk(BIOS_DEBUG, " Read: [0x%08x]=0x%08x\n", |
| 2185 | reg32, data); |
| 2186 | write32((u32 *)reg32, 0x00000000); |
| 2187 | data = read32((u32 *)reg32); |
| 2188 | printk(BIOS_DEBUG, "Wrote zeros,"); |
| 2189 | printk(BIOS_DEBUG, " Read: [0x%08x]=0x%08x\n", |
| 2190 | reg32, data); |
| 2191 | } |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 2192 | } |
| 2193 | } |
| 2194 | printk(BIOS_DEBUG, "Done dummy reads\n"); |
| 2195 | |
| 2196 | // XXX tRD |
| 2197 | |
Arthur Heymans | 95c48cb | 2017-11-04 08:07:06 +0100 | [diff] [blame] | 2198 | if (!fast_boot) { |
| 2199 | if (s->selected_timings.mem_clk > MEM_CLOCK_667MHz) { |
| 2200 | if(do_write_training(s)) |
| 2201 | die("DQ write training failed!"); |
| 2202 | } |
| 2203 | if (do_read_training(s)) |
| 2204 | die("DQS read training failed!"); |
| 2205 | } |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 2206 | |
| 2207 | // DRADRB |
Arthur Heymans | a2cc231 | 2017-05-15 10:13:36 +0200 | [diff] [blame] | 2208 | set_dradrb(s); |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 2209 | printk(BIOS_DEBUG, "Done DRADRB\n"); |
| 2210 | |
| 2211 | // Memory map |
Arthur Heymans | a2cc231 | 2017-05-15 10:13:36 +0200 | [diff] [blame] | 2212 | configure_mmap(s); |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 2213 | printk(BIOS_DEBUG, "Done memory map\n"); |
| 2214 | |
| 2215 | // Enhanced mode |
Arthur Heymans | a2cc231 | 2017-05-15 10:13:36 +0200 | [diff] [blame] | 2216 | set_enhanced_mode(s); |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 2217 | printk(BIOS_DEBUG, "Done enhanced mode\n"); |
| 2218 | |
| 2219 | // Periodic RCOMP |
Felix Held | 432575c | 2018-07-29 18:09:30 +0200 | [diff] [blame] | 2220 | MCHBAR16_AND_OR(0x160, ~0xfff, 0x999); |
| 2221 | MCHBAR16_OR(0x1b4, 0x3000); |
| 2222 | MCHBAR8_OR(0x130, 0x82); |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 2223 | printk(BIOS_DEBUG, "Done PRCOMP\n"); |
| 2224 | |
| 2225 | // Power settings |
Arthur Heymans | a2cc231 | 2017-05-15 10:13:36 +0200 | [diff] [blame] | 2226 | power_settings(s); |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 2227 | printk(BIOS_DEBUG, "Done power settings\n"); |
| 2228 | |
| 2229 | // ME related |
Arthur Heymans | ddc8828 | 2017-02-27 16:27:21 +0100 | [diff] [blame] | 2230 | /* |
| 2231 | * FIXME: This locks some registers like bit1 of GGC |
| 2232 | * and is only needed in case of ME being used. |
| 2233 | */ |
| 2234 | if (ME_UMA_SIZEMB != 0) { |
| 2235 | if (RANK_IS_POPULATED(s->dimms, 0, 0) |
| 2236 | || RANK_IS_POPULATED(s->dimms, 1, 0)) |
Felix Held | 432575c | 2018-07-29 18:09:30 +0200 | [diff] [blame] | 2237 | MCHBAR8_OR(0xa2f, 1 << 0); |
Arthur Heymans | ddc8828 | 2017-02-27 16:27:21 +0100 | [diff] [blame] | 2238 | if (RANK_IS_POPULATED(s->dimms, 0, 1) |
| 2239 | || RANK_IS_POPULATED(s->dimms, 1, 1)) |
Felix Held | 432575c | 2018-07-29 18:09:30 +0200 | [diff] [blame] | 2240 | MCHBAR8_OR(0xa2f, 1 << 1); |
| 2241 | MCHBAR32_OR(0xa30, 1 << 26); |
Damien Zammit | d63115d | 2016-01-22 19:11:44 +1100 | [diff] [blame] | 2242 | } |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 2243 | |
Arthur Heymans | a2cc231 | 2017-05-15 10:13:36 +0200 | [diff] [blame] | 2244 | printk(BIOS_DEBUG, "Done raminit\n"); |
Damien Zammit | 4b513a6 | 2015-08-20 00:37:05 +1000 | [diff] [blame] | 2245 | } |