blob: a47176917a7445d9022269a57359b4b2111537ec [file] [log] [blame]
Ravi Sarawadib8224f42022-04-10 23:31:24 -07001config SOC_INTEL_METEORLAKE
2 bool
Ravi Sarawadi91ffac82022-05-07 16:37:09 -07003 select ACPI_INTEL_HARDWARE_SLEEP_VALUES
Ravi Sarawadib8224f42022-04-10 23:31:24 -07004 select ARCH_X86
5 select BOOT_DEVICE_SUPPORTS_WRITES
Ravi Sarawadi8069b5d2022-04-10 23:36:52 -07006 select CACHE_MRC_SETTINGS
7 select CPU_INTEL_COMMON
Subrata Banik1f5154e2022-12-06 18:21:50 +05308 select CPU_INTEL_COMMON_VOLTAGE
Ravi Sarawadi91ffac82022-05-07 16:37:09 -07009 select CPU_INTEL_FIRMWARE_INTERFACE_TABLE
10 select CPU_SUPPORTS_INTEL_TME
11 select CPU_SUPPORTS_PM_TIMER_EMULATION
Matt DeVillierdecbf7b2023-01-18 18:58:38 -060012 select DEFAULT_SOFTWARE_CONNECTION_MANAGER if MAINBOARD_HAS_CHROMEOS
Subrata Banike96993d2022-07-09 22:06:45 +000013 select DEFAULT_X2APIC_LATE_WORKAROUND
Saurabh Mishra16ba8e12022-11-22 13:35:08 +053014 select DISPLAY_FSP_VERSION_INFO_2
Ravi Sarawadie02fd832022-05-08 00:27:31 -070015 select DRIVERS_USB_ACPI
Sean Rhodes7bbc9a52022-07-18 11:31:00 +010016 select EDK2_CPU_TIMER_LIB if PAYLOAD_EDK2
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070017 select FSP_COMPRESS_FSP_S_LZ4
18 select FAST_SPI_SUPPORTS_EXT_BIOS_WINDOW
Ravi Sarawadi8069b5d2022-04-10 23:36:52 -070019 select FSP_M_XIP
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070020 select FSP_STATUS_GLOBAL_RESET_REQUIRED_3
Subrata Banike88bee72022-06-27 16:51:44 +053021 select FSP_USES_CB_DEBUG_EVENT_HANDLER
22 select FSPS_HAS_ARCH_UPD
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070023 select GENERIC_GPIO_LIB
Subrata Banike88bee72022-06-27 16:51:44 +053024 select HAVE_DEBUG_RAM_SETUP
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070025 select HAVE_FSP_GOP
Subrata Banik7b851232024-01-09 17:05:22 +053026 select HAVE_FSP_LOGO_SUPPORT if RUN_FSP_GOP
Eran Mitrani222903e2022-12-19 11:27:10 -080027 select HAVE_HYPERTHREADING
Subrata Banikc0f4b122022-12-06 14:03:07 +053028 select HAVE_INTEL_COMPLIANCE_TEST_MODE
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070029 select HAVE_SMI_HANDLER
Ravi Sarawadib8224f42022-04-10 23:31:24 -070030 select IDT_IN_EVERY_STAGE
Subrata Banik0d6d2282022-07-09 22:17:02 +000031 select INTEL_DESCRIPTOR_MODE_CAPABLE
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070032 select INTEL_GMA_ACPI
Ravi Sarawadi8069b5d2022-04-10 23:36:52 -070033 select INTEL_GMA_ADD_VBT if RUN_FSP_GOP
Dinesh Gehlot0d76a302022-12-09 07:24:08 +000034 select INTEL_GMA_OPREGION_2_1
Subrata Banik913ea972023-09-20 19:28:41 +000035 select INTEL_GMA_VERSION_2
Subrata Banik0d6d2282022-07-09 22:17:02 +000036 select IOAPIC
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070037 select MICROCODE_BLOB_UNDISCLOSED
Subrata Banika2473192023-02-22 13:03:04 +000038 select MP_SERVICES_PPI_V2
Subrata Banik0d6d2282022-07-09 22:17:02 +000039 select MRC_SETTINGS_PROTECT
Subrata Banik0d6d2282022-07-09 22:17:02 +000040 select PARALLEL_MP_AP_WORK
Kane Chen70c6fb42023-07-12 19:11:41 +080041 select PCIE_CLOCK_CONTROL_THROUGH_P2SB
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070042 select PLATFORM_USES_FSP2_3
43 select PMC_GLOBAL_RESET_ENABLE_LOCK
Ravi Sarawadib8224f42022-04-10 23:31:24 -070044 select SOC_INTEL_COMMON
Ravi Sarawadie02fd832022-05-08 00:27:31 -070045 select SOC_INTEL_COMMON_ACPI_WAKE_SOURCE
Ravi Sarawadi8069b5d2022-04-10 23:36:52 -070046 select SOC_INTEL_COMMON_BLOCK
Ravi Sarawadie02fd832022-05-08 00:27:31 -070047 select SOC_INTEL_COMMON_BLOCK_ACPI
48 select SOC_INTEL_COMMON_BLOCK_ACPI_CPPC
Sridhar Siricillad1237da2022-12-09 01:13:45 +053049 select SOC_INTEL_COMMON_BLOCK_ACPI_CPU_HYBRID
Ravi Sarawadie02fd832022-05-08 00:27:31 -070050 select SOC_INTEL_COMMON_BLOCK_ACPI_GPIO
Subrata Banik2a2488f2022-12-05 20:28:42 +053051 select SOC_INTEL_COMMON_BLOCK_ACPI_LPIT
Ravi Sarawadie02fd832022-05-08 00:27:31 -070052 select SOC_INTEL_COMMON_BLOCK_ACPI_PEP
53 select SOC_INTEL_COMMON_BLOCK_ACPI_PEP_LPM_REQ
Ravi Sarawadib8224f42022-04-10 23:31:24 -070054 select SOC_INTEL_COMMON_BLOCK_CAR
Ravi Sarawadi8069b5d2022-04-10 23:36:52 -070055 select SOC_INTEL_COMMON_BLOCK_CHIP_CONFIG
Subrata Banik00b682e2022-09-14 17:58:51 -070056 select SOC_INTEL_COMMON_BLOCK_CNVI
Ravi Sarawadib8224f42022-04-10 23:31:24 -070057 select SOC_INTEL_COMMON_BLOCK_CPU
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070058 select SOC_INTEL_COMMON_BLOCK_CPU_MPINIT
59 select SOC_INTEL_COMMON_BLOCK_CPU_SMMRELOCATE
60 select SOC_INTEL_COMMON_BLOCK_DTT
61 select SOC_INTEL_COMMON_BLOCK_GPIO_DUAL_ROUTE_SUPPORT
Subrata Banik247dd0e2023-03-16 18:31:13 +053062 select SOC_INTEL_COMMON_BLOCK_GPIO_IOSTANDBY
Subrata Banikbae1de12022-07-21 13:43:37 +000063 select SOC_INTEL_COMMON_BLOCK_GPIO_LOCK_USING_PCR
Jamie Ryub6c32d72022-08-03 01:13:33 -070064 select SOC_INTEL_COMMON_BLOCK_GPIO_PMODE_4BITS
Ravi Sarawadib8224f42022-04-10 23:31:24 -070065 select SOC_INTEL_COMMON_BLOCK_GSPI_VERSION_2
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070066 select SOC_INTEL_COMMON_BLOCK_HDA
Subrata Banik98b69672022-11-23 14:46:16 +053067 select SOC_INTEL_COMMON_BLOCK_HECI1_DISABLE_USING_PMC_IPC
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070068 select SOC_INTEL_COMMON_BLOCK_IPU
69 select SOC_INTEL_COMMON_BLOCK_IOE_P2SB
Kapil Porwalcca3c902022-12-19 23:57:15 +053070 select SOC_INTEL_COMMON_BLOCK_IRQ
Dinesh Gehlotef2e4fc2023-02-20 13:15:13 +000071 select SOC_INTEL_COMMON_BLOCK_ME_SPEC_18
Ravi Sarawadi8069b5d2022-04-10 23:36:52 -070072 select SOC_INTEL_COMMON_BLOCK_MEMINIT
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070073 select SOC_INTEL_COMMON_BLOCK_PCIE_RTD3
74 select SOC_INTEL_COMMON_BLOCK_PMC_EPOC
75 select SOC_INTEL_COMMON_BLOCK_POWER_LIMIT
Ravi Sarawadib8224f42022-04-10 23:31:24 -070076 select SOC_INTEL_COMMON_BLOCK_SA
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070077 select SOC_INTEL_COMMON_BLOCK_SMM
78 select SOC_INTEL_COMMON_BLOCK_SMM_IO_TRAP
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070079 select SOC_INTEL_COMMON_BLOCK_THERMAL_BEHIND_PMC
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070080 select SOC_INTEL_COMMON_BLOCK_XHCI
81 select SOC_INTEL_COMMON_BLOCK_XHCI_ELOG
82 select SOC_INTEL_COMMON_BASECODE
Subrata Banikcbbfd682023-11-14 01:36:09 +053083 select SOC_INTEL_COMMON_BASECODE_RAMTOP if !MAINBOARD_HAS_CHROMEOS
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070084 select SOC_INTEL_COMMON_FSP_RESET
Angel Ponseb90c512022-07-18 14:41:24 +020085 select SOC_INTEL_COMMON_PCH_CLIENT
Ravi Sarawadib8224f42022-04-10 23:31:24 -070086 select SOC_INTEL_COMMON_RESET
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070087 select SOC_INTEL_COMMON_BLOCK_IOC
Pratikkumar Prajapatiaa15ae02023-08-30 10:40:29 -070088 select SOC_INTEL_CRASHLOG
Krishna Prasad Bhat4b224cb2023-06-26 15:34:08 +053089 select SOC_INTEL_CSE_LITE_PSR if MAINBOARD_HAS_CHROMEOS
Subrata Banik38793342023-04-19 18:38:03 +053090 select SOC_INTEL_CSE_SEND_EOP_LATE if !MAINBOARD_HAS_CHROMEOS
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070091 select SOC_INTEL_CSE_SET_EOP
Pratikkumar Prajapatiaa15ae02023-08-30 10:40:29 -070092 select SOC_INTEL_IOE_DIE_SUPPORT
Subrata Banik93ca15c2023-10-16 14:06:27 +053093 select SOC_INTEL_GFX_MBUS_JOIN if MAINBOARD_HAS_CHROMEOS && BMP_LOGO
Wonkyu Kima8884892022-08-10 14:10:03 -070094 select SOC_INTEL_GFX_NON_PREFETCHABLE_MMIO
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070095 select SOC_INTEL_MEM_MAPPED_PM_CONFIGURATION
Ravi Sarawadib8224f42022-04-10 23:31:24 -070096 select SSE2
97 select SUPPORT_CPU_UCODE_IN_CBFS
Anil Kumarab1605e2023-09-14 14:48:21 -070098 select TME_KEY_REGENERATION_ON_WARM_BOOT
Ravi Sarawadib8224f42022-04-10 23:31:24 -070099 select TSC_MONOTONIC_TIMER
100 select UDELAY_TSC
Ronak Kanabar8e38a672023-06-08 16:43:08 +0530101 select UDK_202302_BINDING
Subrata Banik2921a222023-02-28 10:08:27 +0000102 select X86_CLFLUSH_CAR
Subrata Banik6a22c5f2022-11-21 17:39:57 +0530103 select X86_INIT_NEED_1_SIPI
Pratikkumar Prajapati20ce9012022-12-19 17:41:39 -0800104 select INTEL_KEYLOCKER
Elyes Haouas2f872e92023-07-21 07:47:00 +0200105 help
106 Intel Meteorlake support. Mainboards should specify the SoC
107 type using the `SOC_INTEL_METEORLAKE_*` options instead
108 of selecting this option directly.
109
110config SOC_INTEL_METEORLAKE_U_H
111 bool
112 select SOC_INTEL_METEORLAKE
113 help
114 Choose this option if your mainboard has a MTL-U (9W or 15W)
115 or MTL-H (28W or 45W) SoC.
116
117 Note, the MTL-U/H-Processor Line offered in a 1-Chip Platform
118 that includes the Compute, SOC, GT, and IOE tile on the same
119 package.
120
121config SOC_INTEL_METEORLAKE_S
122 bool
123 select SOC_INTEL_METEORLAKE
124 help
125 Choose this option if your mainboard has a MTL-S (35W or 65W) SoC.
126 Note, MTL-S SoC combines Compute, GFX, SoC, IOE and PCH die.
127
Subrata Banikc02dd3f2023-09-15 23:05:48 +0530128config SOC_INTEL_METEORLAKE_PRE_PRODUCTION_SILICON
129 bool
130 default n
131 help
132 Choose this option if your mainboard has a Meteor Lake pre-production
133 silicon. Typically known as engineering samples (like ES). This type
134 of the silicon are very common for early platform development.
135
Elyes Haouas2f872e92023-07-21 07:47:00 +0200136if SOC_INTEL_METEORLAKE
Ravi Sarawadi91ffac82022-05-07 16:37:09 -0700137
Subrata Banik8e158592022-12-13 12:16:52 +0530138config SOC_INTEL_METEORLAKE_TCSS_USB4_SUPPORT
139 bool
140 default y
141 select SOC_INTEL_COMMON_BLOCK_TCSS
142 select SOC_INTEL_COMMON_BLOCK_USB4
143 select SOC_INTEL_COMMON_BLOCK_USB4_PCIE
144 select SOC_INTEL_COMMON_BLOCK_USB4_XHCI
145
Subrata Banik43004212022-12-13 12:20:47 +0530146config METEORLAKE_CAR_ENHANCED_NEM
147 bool
148 default y if !INTEL_CAR_NEM
149 select INTEL_CAR_NEM_ENHANCED
150 select CAR_HAS_SF_MASKS
151 select COS_MAPPED_TO_MSB
152 select CAR_HAS_L3_PROTECTED_WAYS
153
Ravi Sarawadi91ffac82022-05-07 16:37:09 -0700154config MAX_CPUS
155 int
156 default 22
Ravi Sarawadib8224f42022-04-10 23:31:24 -0700157
158config DCACHE_RAM_BASE
159 default 0xfef00000
160
161config DCACHE_RAM_SIZE
162 default 0xc0000
163 help
164 The size of the cache-as-ram region required during bootblock
165 and/or romstage.
166
167config DCACHE_BSP_STACK_SIZE
168 hex
169 default 0x80400
170 help
171 The amount of anticipated stack usage in CAR by bootblock and
172 other stages. In the case of FSP_USES_CB_STACK default value will be
173 sum of FSP-M stack requirement(512KiB) and CB romstage stack requirement
174 (~1KiB).
175
176config FSP_TEMP_RAM_SIZE
177 hex
178 default 0x20000
179 help
180 The amount of anticipated heap usage in CAR by FSP.
181 Refer to Platform FSP integration guide document to know
182 the exact FSP requirement for Heap setup.
183
Ravi Sarawadi91ffac82022-05-07 16:37:09 -0700184config CHIPSET_DEVICETREE
185 string
186 default "soc/intel/meteorlake/chipset.cb"
187
188config EXT_BIOS_WIN_BASE
189 default 0xf8000000
190
191config EXT_BIOS_WIN_SIZE
192 default 0x2000000
193
Ravi Sarawadib8224f42022-04-10 23:31:24 -0700194config IFD_CHIPSET
195 string
Subrata Banikd624e742022-07-06 06:45:57 +0000196 default "mtl"
Ravi Sarawadib8224f42022-04-10 23:31:24 -0700197
198config IED_REGION_SIZE
199 hex
200 default 0x400000
201
Subrata Banika33bcb92022-07-06 07:07:26 +0000202# Intel recommends reserving the PCIe TBT root port resources as below:
Ravi Sarawadi91ffac82022-05-07 16:37:09 -0700203# - 42 buses
204# - 194 MiB Non-prefetchable memory
205# - 448 MiB Prefetchable memory
206if SOC_INTEL_ENABLE_USB4_PCIE_RESOURCES
207
208config PCIEXP_HOTPLUG_BUSES
209 int
210 default 42
211
212config PCIEXP_HOTPLUG_MEM
213 hex
214 default 0xc200000
215
216config PCIEXP_HOTPLUG_PREFETCH_MEM
217 hex
218 default 0x1c000000
219
220endif # SOC_INTEL_ENABLE_USB4_PCIE_RESOURCES
221
222config MAX_TBT_ROOT_PORTS
223 int
224 default 4
225
226config MAX_ROOT_PORTS
227 int
228 default 12
229
230config MAX_PCIE_CLOCK_SRC
231 int
232 default 9
233
234config SMM_TSEG_SIZE
235 hex
236 default 0x800000
237
238config SMM_RESERVED_SIZE
239 hex
240 default 0x200000
241
Ravi Sarawadib8224f42022-04-10 23:31:24 -0700242config PCR_BASE_ADDRESS
243 hex
244 default 0xe0000000
245 help
246 This option allows you to select MMIO Base Address of sideband bus.
247
Subrata Banik5557fbe2023-07-12 14:31:09 +0530248config IOE_PCR_BASE_ADDRESS
249 hex
250 default 0x3fff0000000
251 help
252 This option allows you to select MMIO Base Address of IOE sideband bus.
253
Ravi Sarawadib8224f42022-04-10 23:31:24 -0700254config ECAM_MMCONF_BASE_ADDRESS
255 default 0xc0000000
256
Sridhar Siricillad9c82692023-01-05 17:08:17 +0530257config SOC_INTEL_PERFORMANCE_CORE_SCALE_FACTOR
258 int
259 default 125
260
261config SOC_INTEL_EFFICIENT_CORE_SCALE_FACTOR
262 int
263 default 100
264
Ravi Sarawadib8224f42022-04-10 23:31:24 -0700265config CPU_BCLK_MHZ
266 int
267 default 100
268
269config SOC_INTEL_COMMON_BLOCK_GSPI_CLOCK_MHZ
270 int
271 default 120
272
273config CPU_XTAL_HZ
274 default 38400000
275
276config DRIVERS_I2C_DESIGNWARE_CLOCK_MHZ
277 int
278 default 133
279
280config SOC_INTEL_COMMON_BLOCK_GSPI_MAX
281 int
Subrata Banike54a8fd2022-07-06 12:54:48 +0000282 default 3
Ravi Sarawadib8224f42022-04-10 23:31:24 -0700283
284config SOC_INTEL_I2C_DEV_MAX
285 int
286 default 6
287
288config SOC_INTEL_UART_DEV_MAX
289 int
290 default 3
291
Ravi Sarawadi91ffac82022-05-07 16:37:09 -0700292config SOC_INTEL_USB2_DEV_MAX
293 int
294 default 10
295
296config SOC_INTEL_USB3_DEV_MAX
297 int
298 default 2
299
Ravi Sarawadib8224f42022-04-10 23:31:24 -0700300config CONSOLE_UART_BASE_ADDRESS
301 hex
Ravi Sarawadi91ffac82022-05-07 16:37:09 -0700302 default 0xfe02c000
Ravi Sarawadib8224f42022-04-10 23:31:24 -0700303 depends on INTEL_LPSS_UART_FOR_CONSOLE
304
305# Clock divider parameters for 115200 baud rate
Angel Pons054ff5e2022-06-26 10:19:53 +0200306# Baudrate = (UART source clock * M) /(N *16)
Wonkyu Kim60d9b892022-10-10 23:01:38 -0700307# MTL UART source clock: 100MHz
Ravi Sarawadib8224f42022-04-10 23:31:24 -0700308config SOC_INTEL_COMMON_LPSS_UART_CLK_M_VAL
309 hex
310 default 0x25a
311
312config SOC_INTEL_COMMON_LPSS_UART_CLK_N_VAL
313 hex
314 default 0x7fff
315
Ravi Sarawadi8069b5d2022-04-10 23:36:52 -0700316config VBOOT
Ravi Sarawadi91ffac82022-05-07 16:37:09 -0700317 select VBOOT_SEPARATE_VERSTAGE
Ravi Sarawadi8069b5d2022-04-10 23:36:52 -0700318 select VBOOT_MUST_REQUEST_DISPLAY
319 select VBOOT_STARTS_IN_BOOTBLOCK
320 select VBOOT_VBNV_CMOS
321 select VBOOT_VBNV_CMOS_BACKUP_TO_FLASH
322 select VBOOT_X86_SHA256_ACCELERATION
Jeremy Compostella6b02a202023-11-27 15:07:43 -0800323 select VBOOT_X86_RSA_ACCELERATION
Ravi Sarawadi8069b5d2022-04-10 23:36:52 -0700324
Subrata Banikfebd3d72022-05-30 13:59:25 +0530325# Default hash block size is 1KiB. Increasing it to 4KiB to improve
326# hashing time as well as read time.
327config VBOOT_HASH_BLOCK_SIZE
328 hex
329 default 0x1000
330
Ravi Sarawadib8224f42022-04-10 23:31:24 -0700331config CBFS_SIZE
332 hex
333 default 0x200000
334
335config PRERAM_CBMEM_CONSOLE_SIZE
336 hex
Subrata Banik7d1995c2022-05-30 13:56:13 +0530337 default 0x2000
Ravi Sarawadib8224f42022-04-10 23:31:24 -0700338
Kapil Porwal1eb44252023-01-18 01:10:04 +0530339config CONSOLE_CBMEM_BUFFER_SIZE
340 hex
Subrata Banikdeebd942023-05-08 10:29:42 +0000341 default 0x100000 if BUILDING_WITH_DEBUG_FSP
Kapil Porwal1eb44252023-01-18 01:10:04 +0530342 default 0x40000
343
Ravi Sarawadi8069b5d2022-04-10 23:36:52 -0700344config FSP_HEADER_PATH
345 string "Location of FSP headers"
346 default "src/vendorcode/intel/fsp/fsp2_0/meteorlake/"
347
348config FSP_FD_PATH
349 string
350 depends on FSP_USE_REPO
351 default "3rdparty/fsp/MeteorLakeFspBinPkg/Fsp.fd"
352
353config SOC_INTEL_METEORLAKE_DEBUG_CONSENT
354 int "Debug Consent for MTL"
Kane Chen2d8bc342023-08-02 15:29:21 +0800355 # USB DBC is more common for developers so make this default to 6 if
Ravi Sarawadi8069b5d2022-04-10 23:36:52 -0700356 # SOC_INTEL_DEBUG_CONSENT=y
Kane Chen2d8bc342023-08-02 15:29:21 +0800357 default 6 if SOC_INTEL_DEBUG_CONSENT
Kane Chen429c3042023-10-25 15:25:16 +0800358 default 2 if SOC_INTEL_COMMON_BLOCK_TRACEHUB
Ravi Sarawadi8069b5d2022-04-10 23:36:52 -0700359 default 0
360 help
361 This is to control debug interface on SOC.
362 Setting non-zero value will allow to use DBC or DCI to debug SOC.
363 PlatformDebugConsent in FspmUpd.h has the details.
364
365 Desired platform debug type are
Kane Chen2d8bc342023-08-02 15:29:21 +0800366 0:Disabled, 2:Enabled Trace Active, 4:Enabled Trace Ready,
367 6:Enable Trace Power-Off, 7:Manual
Ravi Sarawadi8069b5d2022-04-10 23:36:52 -0700368
369config DATA_BUS_WIDTH
370 int
371 default 128
372
373config DIMMS_PER_CHANNEL
374 int
375 default 2
376
377config MRC_CHANNEL_WIDTH
378 int
379 default 16
380
Ravi Sarawadi91ffac82022-05-07 16:37:09 -0700381config SOC_INTEL_GFX_FRAMEBUFFER_OFFSET
382 hex
383 default 0x800000
384
Kapil Porwale988cc22023-01-16 16:41:49 +0000385config FSP_PUBLISH_MBP_HOB
386 bool
387 default n if CHROMEOS
388 default y
389 help
390 This is to control creation of ME_BIOS_PAYLOAD_HOB (MBP HOB) by FSP.
391 Disabling it for the platforms, which do not use MBP HOB, can improve the boot time.
392
Subrata Banik6ee454a2023-03-30 21:01:44 +0530393config BUILDING_WITH_DEBUG_FSP
394 bool "Debug FSP is used for the build"
395 default n
396 help
397 Set this option if debug build of FSP is used.
398
Subrata Banikfa85b0f2023-04-02 15:31:06 +0530399config DROP_CPU_FEATURE_PROGRAM_IN_FSP
400 bool
Subrata Banik03ff5db2023-04-02 15:44:13 +0530401 default y if MP_SERVICES_PPI_V2_NOOP || CHROMEOS
Subrata Banikfa85b0f2023-04-02 15:31:06 +0530402 default n
403 help
404 This is to avoid FSP running basic CPU feature programming on BSP
405 and on APs using the "CpuFeaturesPei.efi" module. The feature programming
406 includes enabling x2APIC, MCA, MCE and Turbo etc.
407
408 Most of these feature programming are getting performed today in scope
409 of coreboot doing MP Init. Running these redundant programming in scope
410 of FSP (when `USE_FSP_FEATURE_PROGRAM_ON_APS` config is enabled) would
411 results in CPU exception.
412
413 SoC users to select this config after dropping "CpuFeaturesPei.ffs" module
414 from FSP-S Firmware Volume (FV). Upon selection, coreboot runs those additional
415 feature programming on BSP and APs.
416
417 This feature is default enabled, in case of "coreboot running MP init"
418 aka MP_SERVICES_PPI_V2_NOOP config is selected.
419
Ravi Sarawadi31e0aeb2022-10-12 00:05:41 -0700420config PCIE_LTR_MAX_SNOOP_LATENCY
421 hex
422 default 0x100f
423 help
424 Latency tolerance reporting, max snoop latency value defaults to 15.73 ms.
425
426config PCIE_LTR_MAX_NO_SNOOP_LATENCY
427 hex
428 default 0x100f
429 help
430 Latency tolerance reporting, max non-snoop latency value defaults to 15.73 ms.
431
Kane Chen70c6fb42023-07-12 19:11:41 +0800432config IOE_DIE_CLOCK_START
433 int
434 default 6 if SOC_INTEL_METEORLAKE_U_H
435
Subrata Banik36d612c2023-08-04 23:43:53 +0530436config HAVE_BMP_LOGO_COMPRESS_LZMA
437 default n
438
Krishna Prasad Bhat18309272023-09-21 23:54:53 +0530439# The default offset to store CSE RW FW version information is at 68.
440# However, in Intel Meteor Lake based systems that use PSR, the additional
441# size required to keep CSE RW FW version information and PSR back-up status
442# in adjacent CMOS memory at offset 68 is not available. Therefore, we
443# override the default offset to 161, which has enough space to keep both
444# the CSE related information together.
445config SOC_INTEL_CSE_FW_PARTITION_CMOS_OFFSET
446 int
447 default 161
448
Jeremy Compostella74f5a3e2023-10-18 14:42:13 -0700449config SOC_INTEL_COMMON_BLOCK_ACPI_SLP_S0_FREQ_HZ
Sukumar Ghorai814bfc72023-10-07 23:21:47 -0700450 default 0x2005
451 help
452 slp_s0_residency granularity in 122us ticks (i.e. ~8.2KHz) in Meteor Lake.
453
Jeremy Compostella79c09ba2023-10-20 14:06:36 -0700454config SOC_INTEL_METEORLAKE_SIGN_OF_LIFE
455 bool
456 default y if !SOC_INTEL_METEORLAKE_PRE_PRODUCTION_SILICON
457 depends on MAINBOARD_HAS_CHROMEOS
458 select VBT_CBFS_COMPRESSION_DEFAULT_LZ4
459 help
460 Enable the FSP-M Sign-of-Life feature to display a
461 configurable text message on screen during memory training
462 and CSME update.
Jeremy Compostellaba07f952023-12-20 09:17:18 -0800463
464config SOC_PHYSICAL_ADDRESS_WIDTH
Subrata Banik0acae972024-01-08 09:32:11 +0530465 int
Jeremy Compostellaba07f952023-12-20 09:17:18 -0800466 default 42
467
Ravi Sarawadib8224f42022-04-10 23:31:24 -0700468endif