blob: 1c61547fb635973b5ce0598d6460be6ea3fdd15d [file] [log] [blame]
Ravi Sarawadib8224f42022-04-10 23:31:24 -07001config SOC_INTEL_METEORLAKE
2 bool
Ravi Sarawadi91ffac82022-05-07 16:37:09 -07003 select ACPI_INTEL_HARDWARE_SLEEP_VALUES
Ravi Sarawadib8224f42022-04-10 23:31:24 -07004 select ARCH_X86
5 select BOOT_DEVICE_SUPPORTS_WRITES
Ravi Sarawadi8069b5d2022-04-10 23:36:52 -07006 select CACHE_MRC_SETTINGS
7 select CPU_INTEL_COMMON
Subrata Banik1f5154e2022-12-06 18:21:50 +05308 select CPU_INTEL_COMMON_VOLTAGE
Ravi Sarawadi91ffac82022-05-07 16:37:09 -07009 select CPU_INTEL_FIRMWARE_INTERFACE_TABLE
10 select CPU_SUPPORTS_INTEL_TME
11 select CPU_SUPPORTS_PM_TIMER_EMULATION
Matt DeVillierdecbf7b2023-01-18 18:58:38 -060012 select DEFAULT_SOFTWARE_CONNECTION_MANAGER if MAINBOARD_HAS_CHROMEOS
Subrata Banike96993d2022-07-09 22:06:45 +000013 select DEFAULT_X2APIC_LATE_WORKAROUND
Saurabh Mishra16ba8e12022-11-22 13:35:08 +053014 select DISPLAY_FSP_VERSION_INFO_2
Ravi Sarawadie02fd832022-05-08 00:27:31 -070015 select DRIVERS_USB_ACPI
Sean Rhodes7bbc9a52022-07-18 11:31:00 +010016 select EDK2_CPU_TIMER_LIB if PAYLOAD_EDK2
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070017 select FSP_COMPRESS_FSP_S_LZ4
18 select FAST_SPI_SUPPORTS_EXT_BIOS_WINDOW
Ravi Sarawadi8069b5d2022-04-10 23:36:52 -070019 select FSP_M_XIP
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070020 select FSP_STATUS_GLOBAL_RESET_REQUIRED_3
Subrata Banike88bee72022-06-27 16:51:44 +053021 select FSP_USES_CB_DEBUG_EVENT_HANDLER
22 select FSPS_HAS_ARCH_UPD
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070023 select GENERIC_GPIO_LIB
Subrata Banike88bee72022-06-27 16:51:44 +053024 select HAVE_DEBUG_RAM_SETUP
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070025 select HAVE_FSP_GOP
Eran Mitrani222903e2022-12-19 11:27:10 -080026 select HAVE_HYPERTHREADING
Subrata Banikc0f4b122022-12-06 14:03:07 +053027 select HAVE_INTEL_COMPLIANCE_TEST_MODE
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070028 select HAVE_SMI_HANDLER
Ravi Sarawadib8224f42022-04-10 23:31:24 -070029 select IDT_IN_EVERY_STAGE
Subrata Banik0d6d2282022-07-09 22:17:02 +000030 select INTEL_DESCRIPTOR_MODE_CAPABLE
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070031 select INTEL_GMA_ACPI
Ravi Sarawadi8069b5d2022-04-10 23:36:52 -070032 select INTEL_GMA_ADD_VBT if RUN_FSP_GOP
Dinesh Gehlot0d76a302022-12-09 07:24:08 +000033 select INTEL_GMA_OPREGION_2_1
Subrata Banik0d6d2282022-07-09 22:17:02 +000034 select IOAPIC
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070035 select MICROCODE_BLOB_UNDISCLOSED
Subrata Banika2473192023-02-22 13:03:04 +000036 select MP_SERVICES_PPI_V2
Subrata Banik0d6d2282022-07-09 22:17:02 +000037 select MRC_SETTINGS_PROTECT
Subrata Banik0d6d2282022-07-09 22:17:02 +000038 select PARALLEL_MP_AP_WORK
Kane Chen70c6fb42023-07-12 19:11:41 +080039 select PCIE_CLOCK_CONTROL_THROUGH_P2SB
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070040 select PLATFORM_USES_FSP2_3
41 select PMC_GLOBAL_RESET_ENABLE_LOCK
Ravi Sarawadib8224f42022-04-10 23:31:24 -070042 select SOC_INTEL_COMMON
Ravi Sarawadie02fd832022-05-08 00:27:31 -070043 select SOC_INTEL_COMMON_ACPI_WAKE_SOURCE
Ravi Sarawadi8069b5d2022-04-10 23:36:52 -070044 select SOC_INTEL_COMMON_BLOCK
Ravi Sarawadie02fd832022-05-08 00:27:31 -070045 select SOC_INTEL_COMMON_BLOCK_ACPI
46 select SOC_INTEL_COMMON_BLOCK_ACPI_CPPC
Sridhar Siricillad1237da2022-12-09 01:13:45 +053047 select SOC_INTEL_COMMON_BLOCK_ACPI_CPU_HYBRID
Ravi Sarawadie02fd832022-05-08 00:27:31 -070048 select SOC_INTEL_COMMON_BLOCK_ACPI_GPIO
Subrata Banik2a2488f2022-12-05 20:28:42 +053049 select SOC_INTEL_COMMON_BLOCK_ACPI_LPIT
Ravi Sarawadie02fd832022-05-08 00:27:31 -070050 select SOC_INTEL_COMMON_BLOCK_ACPI_PEP
51 select SOC_INTEL_COMMON_BLOCK_ACPI_PEP_LPM_REQ
Ravi Sarawadib8224f42022-04-10 23:31:24 -070052 select SOC_INTEL_COMMON_BLOCK_CAR
Ravi Sarawadi8069b5d2022-04-10 23:36:52 -070053 select SOC_INTEL_COMMON_BLOCK_CHIP_CONFIG
Subrata Banik00b682e2022-09-14 17:58:51 -070054 select SOC_INTEL_COMMON_BLOCK_CNVI
Ravi Sarawadib8224f42022-04-10 23:31:24 -070055 select SOC_INTEL_COMMON_BLOCK_CPU
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070056 select SOC_INTEL_COMMON_BLOCK_CPU_MPINIT
57 select SOC_INTEL_COMMON_BLOCK_CPU_SMMRELOCATE
58 select SOC_INTEL_COMMON_BLOCK_DTT
59 select SOC_INTEL_COMMON_BLOCK_GPIO_DUAL_ROUTE_SUPPORT
Subrata Banik247dd0e2023-03-16 18:31:13 +053060 select SOC_INTEL_COMMON_BLOCK_GPIO_IOSTANDBY
Subrata Banikbae1de12022-07-21 13:43:37 +000061 select SOC_INTEL_COMMON_BLOCK_GPIO_LOCK_USING_PCR
Jamie Ryub6c32d72022-08-03 01:13:33 -070062 select SOC_INTEL_COMMON_BLOCK_GPIO_PMODE_4BITS
Ravi Sarawadib8224f42022-04-10 23:31:24 -070063 select SOC_INTEL_COMMON_BLOCK_GSPI_VERSION_2
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070064 select SOC_INTEL_COMMON_BLOCK_HDA
Subrata Banik98b69672022-11-23 14:46:16 +053065 select SOC_INTEL_COMMON_BLOCK_HECI1_DISABLE_USING_PMC_IPC
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070066 select SOC_INTEL_COMMON_BLOCK_IPU
67 select SOC_INTEL_COMMON_BLOCK_IOE_P2SB
Kapil Porwalcca3c902022-12-19 23:57:15 +053068 select SOC_INTEL_COMMON_BLOCK_IRQ
Dinesh Gehlotef2e4fc2023-02-20 13:15:13 +000069 select SOC_INTEL_COMMON_BLOCK_ME_SPEC_18
Ravi Sarawadi8069b5d2022-04-10 23:36:52 -070070 select SOC_INTEL_COMMON_BLOCK_MEMINIT
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070071 select SOC_INTEL_COMMON_BLOCK_PCIE_RTD3
72 select SOC_INTEL_COMMON_BLOCK_PMC_EPOC
73 select SOC_INTEL_COMMON_BLOCK_POWER_LIMIT
Ravi Sarawadib8224f42022-04-10 23:31:24 -070074 select SOC_INTEL_COMMON_BLOCK_SA
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070075 select SOC_INTEL_COMMON_BLOCK_SMM
76 select SOC_INTEL_COMMON_BLOCK_SMM_IO_TRAP
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070077 select SOC_INTEL_COMMON_BLOCK_THERMAL_BEHIND_PMC
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070078 select SOC_INTEL_COMMON_BLOCK_XHCI
79 select SOC_INTEL_COMMON_BLOCK_XHCI_ELOG
80 select SOC_INTEL_COMMON_BASECODE
Subrata Banik30a01142023-03-22 00:35:42 +053081 select SOC_INTEL_COMMON_BASECODE_RAMTOP
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070082 select SOC_INTEL_COMMON_FSP_RESET
Angel Ponseb90c512022-07-18 14:41:24 +020083 select SOC_INTEL_COMMON_PCH_CLIENT
Ravi Sarawadib8224f42022-04-10 23:31:24 -070084 select SOC_INTEL_COMMON_RESET
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070085 select SOC_INTEL_COMMON_BLOCK_IOC
Pratikkumar Prajapatiaa15ae02023-08-30 10:40:29 -070086 select SOC_INTEL_CRASHLOG
Subrata Banik38793342023-04-19 18:38:03 +053087 select SOC_INTEL_CSE_SEND_EOP_LATE if !MAINBOARD_HAS_CHROMEOS
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070088 select SOC_INTEL_CSE_SET_EOP
Pratikkumar Prajapatiaa15ae02023-08-30 10:40:29 -070089 select SOC_INTEL_IOE_DIE_SUPPORT
Wonkyu Kima8884892022-08-10 14:10:03 -070090 select SOC_INTEL_GFX_NON_PREFETCHABLE_MMIO
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070091 select SOC_INTEL_MEM_MAPPED_PM_CONFIGURATION
Ravi Sarawadib8224f42022-04-10 23:31:24 -070092 select SSE2
93 select SUPPORT_CPU_UCODE_IN_CBFS
Anil Kumarab1605e2023-09-14 14:48:21 -070094 select TME_KEY_REGENERATION_ON_WARM_BOOT
Ravi Sarawadib8224f42022-04-10 23:31:24 -070095 select TSC_MONOTONIC_TIMER
96 select UDELAY_TSC
Ronak Kanabar8e38a672023-06-08 16:43:08 +053097 select UDK_202302_BINDING
Subrata Banik2921a222023-02-28 10:08:27 +000098 select X86_CLFLUSH_CAR
Subrata Banik6a22c5f2022-11-21 17:39:57 +053099 select X86_INIT_NEED_1_SIPI
Pratikkumar Prajapati20ce9012022-12-19 17:41:39 -0800100 select INTEL_KEYLOCKER
Elyes Haouas2f872e92023-07-21 07:47:00 +0200101 help
102 Intel Meteorlake support. Mainboards should specify the SoC
103 type using the `SOC_INTEL_METEORLAKE_*` options instead
104 of selecting this option directly.
105
106config SOC_INTEL_METEORLAKE_U_H
107 bool
108 select SOC_INTEL_METEORLAKE
109 help
110 Choose this option if your mainboard has a MTL-U (9W or 15W)
111 or MTL-H (28W or 45W) SoC.
112
113 Note, the MTL-U/H-Processor Line offered in a 1-Chip Platform
114 that includes the Compute, SOC, GT, and IOE tile on the same
115 package.
116
117config SOC_INTEL_METEORLAKE_S
118 bool
119 select SOC_INTEL_METEORLAKE
120 help
121 Choose this option if your mainboard has a MTL-S (35W or 65W) SoC.
122 Note, MTL-S SoC combines Compute, GFX, SoC, IOE and PCH die.
123
Subrata Banikc02dd3f2023-09-15 23:05:48 +0530124config SOC_INTEL_METEORLAKE_PRE_PRODUCTION_SILICON
125 bool
126 default n
127 help
128 Choose this option if your mainboard has a Meteor Lake pre-production
129 silicon. Typically known as engineering samples (like ES). This type
130 of the silicon are very common for early platform development.
131
Elyes Haouas2f872e92023-07-21 07:47:00 +0200132if SOC_INTEL_METEORLAKE
Ravi Sarawadi91ffac82022-05-07 16:37:09 -0700133
Subrata Banik8e158592022-12-13 12:16:52 +0530134config SOC_INTEL_METEORLAKE_TCSS_USB4_SUPPORT
135 bool
136 default y
137 select SOC_INTEL_COMMON_BLOCK_TCSS
138 select SOC_INTEL_COMMON_BLOCK_USB4
139 select SOC_INTEL_COMMON_BLOCK_USB4_PCIE
140 select SOC_INTEL_COMMON_BLOCK_USB4_XHCI
141
Subrata Banik43004212022-12-13 12:20:47 +0530142config METEORLAKE_CAR_ENHANCED_NEM
143 bool
144 default y if !INTEL_CAR_NEM
145 select INTEL_CAR_NEM_ENHANCED
146 select CAR_HAS_SF_MASKS
147 select COS_MAPPED_TO_MSB
148 select CAR_HAS_L3_PROTECTED_WAYS
149
Ravi Sarawadi91ffac82022-05-07 16:37:09 -0700150config MAX_CPUS
151 int
152 default 22
Ravi Sarawadib8224f42022-04-10 23:31:24 -0700153
154config DCACHE_RAM_BASE
155 default 0xfef00000
156
157config DCACHE_RAM_SIZE
158 default 0xc0000
159 help
160 The size of the cache-as-ram region required during bootblock
161 and/or romstage.
162
163config DCACHE_BSP_STACK_SIZE
164 hex
165 default 0x80400
166 help
167 The amount of anticipated stack usage in CAR by bootblock and
168 other stages. In the case of FSP_USES_CB_STACK default value will be
169 sum of FSP-M stack requirement(512KiB) and CB romstage stack requirement
170 (~1KiB).
171
172config FSP_TEMP_RAM_SIZE
173 hex
174 default 0x20000
175 help
176 The amount of anticipated heap usage in CAR by FSP.
177 Refer to Platform FSP integration guide document to know
178 the exact FSP requirement for Heap setup.
179
Ravi Sarawadi91ffac82022-05-07 16:37:09 -0700180config CHIPSET_DEVICETREE
181 string
182 default "soc/intel/meteorlake/chipset.cb"
183
184config EXT_BIOS_WIN_BASE
185 default 0xf8000000
186
187config EXT_BIOS_WIN_SIZE
188 default 0x2000000
189
Ravi Sarawadib8224f42022-04-10 23:31:24 -0700190config IFD_CHIPSET
191 string
Subrata Banikd624e742022-07-06 06:45:57 +0000192 default "mtl"
Ravi Sarawadib8224f42022-04-10 23:31:24 -0700193
194config IED_REGION_SIZE
195 hex
196 default 0x400000
197
198config HEAP_SIZE
199 hex
Subrata Banik71a2a3d2023-08-03 10:26:21 +0000200 default 0x80000 if BMP_LOGO
Ravi Sarawadib8224f42022-04-10 23:31:24 -0700201 default 0x10000
202
Subrata Banika33bcb92022-07-06 07:07:26 +0000203# Intel recommends reserving the PCIe TBT root port resources as below:
Ravi Sarawadi91ffac82022-05-07 16:37:09 -0700204# - 42 buses
205# - 194 MiB Non-prefetchable memory
206# - 448 MiB Prefetchable memory
207if SOC_INTEL_ENABLE_USB4_PCIE_RESOURCES
208
209config PCIEXP_HOTPLUG_BUSES
210 int
211 default 42
212
213config PCIEXP_HOTPLUG_MEM
214 hex
215 default 0xc200000
216
217config PCIEXP_HOTPLUG_PREFETCH_MEM
218 hex
219 default 0x1c000000
220
221endif # SOC_INTEL_ENABLE_USB4_PCIE_RESOURCES
222
223config MAX_TBT_ROOT_PORTS
224 int
225 default 4
226
227config MAX_ROOT_PORTS
228 int
229 default 12
230
231config MAX_PCIE_CLOCK_SRC
232 int
233 default 9
234
235config SMM_TSEG_SIZE
236 hex
237 default 0x800000
238
239config SMM_RESERVED_SIZE
240 hex
241 default 0x200000
242
Ravi Sarawadib8224f42022-04-10 23:31:24 -0700243config PCR_BASE_ADDRESS
244 hex
245 default 0xe0000000
246 help
247 This option allows you to select MMIO Base Address of sideband bus.
248
Subrata Banik5557fbe2023-07-12 14:31:09 +0530249config IOE_PCR_BASE_ADDRESS
250 hex
251 default 0x3fff0000000
252 help
253 This option allows you to select MMIO Base Address of IOE sideband bus.
254
Ravi Sarawadib8224f42022-04-10 23:31:24 -0700255config ECAM_MMCONF_BASE_ADDRESS
256 default 0xc0000000
257
Sridhar Siricillad9c82692023-01-05 17:08:17 +0530258config SOC_INTEL_PERFORMANCE_CORE_SCALE_FACTOR
259 int
260 default 125
261
262config SOC_INTEL_EFFICIENT_CORE_SCALE_FACTOR
263 int
264 default 100
265
Ravi Sarawadib8224f42022-04-10 23:31:24 -0700266config CPU_BCLK_MHZ
267 int
268 default 100
269
270config SOC_INTEL_COMMON_BLOCK_GSPI_CLOCK_MHZ
271 int
272 default 120
273
274config CPU_XTAL_HZ
275 default 38400000
276
277config DRIVERS_I2C_DESIGNWARE_CLOCK_MHZ
278 int
279 default 133
280
281config SOC_INTEL_COMMON_BLOCK_GSPI_MAX
282 int
Subrata Banike54a8fd2022-07-06 12:54:48 +0000283 default 3
Ravi Sarawadib8224f42022-04-10 23:31:24 -0700284
285config SOC_INTEL_I2C_DEV_MAX
286 int
287 default 6
288
289config SOC_INTEL_UART_DEV_MAX
290 int
291 default 3
292
Ravi Sarawadi91ffac82022-05-07 16:37:09 -0700293config SOC_INTEL_USB2_DEV_MAX
294 int
295 default 10
296
297config SOC_INTEL_USB3_DEV_MAX
298 int
299 default 2
300
Ravi Sarawadib8224f42022-04-10 23:31:24 -0700301config CONSOLE_UART_BASE_ADDRESS
302 hex
Ravi Sarawadi91ffac82022-05-07 16:37:09 -0700303 default 0xfe02c000
Ravi Sarawadib8224f42022-04-10 23:31:24 -0700304 depends on INTEL_LPSS_UART_FOR_CONSOLE
305
Ravi Sarawadi91ffac82022-05-07 16:37:09 -0700306config VBT_DATA_SIZE_KB
307 int
308 default 9
309
Ravi Sarawadib8224f42022-04-10 23:31:24 -0700310# Clock divider parameters for 115200 baud rate
Angel Pons054ff5e2022-06-26 10:19:53 +0200311# Baudrate = (UART source clock * M) /(N *16)
Wonkyu Kim60d9b892022-10-10 23:01:38 -0700312# MTL UART source clock: 100MHz
Ravi Sarawadib8224f42022-04-10 23:31:24 -0700313config SOC_INTEL_COMMON_LPSS_UART_CLK_M_VAL
314 hex
315 default 0x25a
316
317config SOC_INTEL_COMMON_LPSS_UART_CLK_N_VAL
318 hex
319 default 0x7fff
320
Ravi Sarawadi8069b5d2022-04-10 23:36:52 -0700321config VBOOT
Ravi Sarawadi91ffac82022-05-07 16:37:09 -0700322 select VBOOT_SEPARATE_VERSTAGE
Ravi Sarawadi8069b5d2022-04-10 23:36:52 -0700323 select VBOOT_MUST_REQUEST_DISPLAY
324 select VBOOT_STARTS_IN_BOOTBLOCK
325 select VBOOT_VBNV_CMOS
326 select VBOOT_VBNV_CMOS_BACKUP_TO_FLASH
327 select VBOOT_X86_SHA256_ACCELERATION
328
Subrata Banikfebd3d72022-05-30 13:59:25 +0530329# Default hash block size is 1KiB. Increasing it to 4KiB to improve
330# hashing time as well as read time.
331config VBOOT_HASH_BLOCK_SIZE
332 hex
333 default 0x1000
334
Ravi Sarawadib8224f42022-04-10 23:31:24 -0700335config CBFS_SIZE
336 hex
337 default 0x200000
338
339config PRERAM_CBMEM_CONSOLE_SIZE
340 hex
Subrata Banik7d1995c2022-05-30 13:56:13 +0530341 default 0x2000
Ravi Sarawadib8224f42022-04-10 23:31:24 -0700342
Kapil Porwal1eb44252023-01-18 01:10:04 +0530343config CONSOLE_CBMEM_BUFFER_SIZE
344 hex
Subrata Banikdeebd942023-05-08 10:29:42 +0000345 default 0x100000 if BUILDING_WITH_DEBUG_FSP
Kapil Porwal1eb44252023-01-18 01:10:04 +0530346 default 0x40000
347
Ravi Sarawadi8069b5d2022-04-10 23:36:52 -0700348config FSP_HEADER_PATH
349 string "Location of FSP headers"
350 default "src/vendorcode/intel/fsp/fsp2_0/meteorlake/"
351
352config FSP_FD_PATH
353 string
354 depends on FSP_USE_REPO
355 default "3rdparty/fsp/MeteorLakeFspBinPkg/Fsp.fd"
356
357config SOC_INTEL_METEORLAKE_DEBUG_CONSENT
358 int "Debug Consent for MTL"
Kane Chen2d8bc342023-08-02 15:29:21 +0800359 # USB DBC is more common for developers so make this default to 6 if
Ravi Sarawadi8069b5d2022-04-10 23:36:52 -0700360 # SOC_INTEL_DEBUG_CONSENT=y
Kane Chen2d8bc342023-08-02 15:29:21 +0800361 default 6 if SOC_INTEL_DEBUG_CONSENT
Ravi Sarawadi8069b5d2022-04-10 23:36:52 -0700362 default 0
363 help
364 This is to control debug interface on SOC.
365 Setting non-zero value will allow to use DBC or DCI to debug SOC.
366 PlatformDebugConsent in FspmUpd.h has the details.
367
368 Desired platform debug type are
Kane Chen2d8bc342023-08-02 15:29:21 +0800369 0:Disabled, 2:Enabled Trace Active, 4:Enabled Trace Ready,
370 6:Enable Trace Power-Off, 7:Manual
Ravi Sarawadi8069b5d2022-04-10 23:36:52 -0700371
372config DATA_BUS_WIDTH
373 int
374 default 128
375
376config DIMMS_PER_CHANNEL
377 int
378 default 2
379
380config MRC_CHANNEL_WIDTH
381 int
382 default 16
383
Ravi Sarawadi91ffac82022-05-07 16:37:09 -0700384config SOC_INTEL_GFX_FRAMEBUFFER_OFFSET
385 hex
386 default 0x800000
387
Kapil Porwale988cc22023-01-16 16:41:49 +0000388config FSP_PUBLISH_MBP_HOB
389 bool
390 default n if CHROMEOS
391 default y
392 help
393 This is to control creation of ME_BIOS_PAYLOAD_HOB (MBP HOB) by FSP.
394 Disabling it for the platforms, which do not use MBP HOB, can improve the boot time.
395
Subrata Banik6ee454a2023-03-30 21:01:44 +0530396config BUILDING_WITH_DEBUG_FSP
397 bool "Debug FSP is used for the build"
398 default n
399 help
400 Set this option if debug build of FSP is used.
401
Subrata Banikfa85b0f2023-04-02 15:31:06 +0530402config DROP_CPU_FEATURE_PROGRAM_IN_FSP
403 bool
Subrata Banik03ff5db2023-04-02 15:44:13 +0530404 default y if MP_SERVICES_PPI_V2_NOOP || CHROMEOS
Subrata Banikfa85b0f2023-04-02 15:31:06 +0530405 default n
406 help
407 This is to avoid FSP running basic CPU feature programming on BSP
408 and on APs using the "CpuFeaturesPei.efi" module. The feature programming
409 includes enabling x2APIC, MCA, MCE and Turbo etc.
410
411 Most of these feature programming are getting performed today in scope
412 of coreboot doing MP Init. Running these redundant programming in scope
413 of FSP (when `USE_FSP_FEATURE_PROGRAM_ON_APS` config is enabled) would
414 results in CPU exception.
415
416 SoC users to select this config after dropping "CpuFeaturesPei.ffs" module
417 from FSP-S Firmware Volume (FV). Upon selection, coreboot runs those additional
418 feature programming on BSP and APs.
419
420 This feature is default enabled, in case of "coreboot running MP init"
421 aka MP_SERVICES_PPI_V2_NOOP config is selected.
422
Ravi Sarawadi31e0aeb2022-10-12 00:05:41 -0700423config PCIE_LTR_MAX_SNOOP_LATENCY
424 hex
425 default 0x100f
426 help
427 Latency tolerance reporting, max snoop latency value defaults to 15.73 ms.
428
429config PCIE_LTR_MAX_NO_SNOOP_LATENCY
430 hex
431 default 0x100f
432 help
433 Latency tolerance reporting, max non-snoop latency value defaults to 15.73 ms.
434
Kane Chen70c6fb42023-07-12 19:11:41 +0800435config IOE_DIE_CLOCK_START
436 int
437 default 6 if SOC_INTEL_METEORLAKE_U_H
438
Subrata Banik36d612c2023-08-04 23:43:53 +0530439config HAVE_BMP_LOGO_COMPRESS_LZMA
440 default n
441
Ravi Sarawadib8224f42022-04-10 23:31:24 -0700442endif