blob: c565be81663ac6ab70dc33cf093337b4f6fb8950 [file] [log] [blame]
Ravi Sarawadib8224f42022-04-10 23:31:24 -07001config SOC_INTEL_METEORLAKE
2 bool
Ravi Sarawadi91ffac82022-05-07 16:37:09 -07003 help
Subrata Banik807d3332023-06-02 15:42:08 +05304 Intel Meteorlake support. Mainboards should specify the SoC
5 type using the `SOC_INTEL_METEORLAKE_*` options instead
6 of selecting this option directly.
7
Subrata Banik3a183bc2023-06-20 20:29:29 +05308config SOC_INTEL_METEORLAKE_U_H
Subrata Banik807d3332023-06-02 15:42:08 +05309 bool
10 select SOC_INTEL_METEORLAKE
11 help
Subrata Banik3a183bc2023-06-20 20:29:29 +053012 Choose this option if your mainboard has a MTL-U (9W or 15W)
13 or MTL-H (28W or 45W) SoC.
14
15 Note, the MTL-U/H-Processor Line offered in a 1-Chip Platform
16 that includes the Compute, SOC, GT, and IOE tile on the same
17 package.
Subrata Banik807d3332023-06-02 15:42:08 +053018
19config SOC_INTEL_METEORLAKE_S
20 bool
21 select SOC_INTEL_METEORLAKE
22 help
Subrata Banik3a183bc2023-06-20 20:29:29 +053023 Choose this option if your mainboard has a MTL-S (35W or 65W) SoC.
Subrata Banik807d3332023-06-02 15:42:08 +053024 Note, MTL-S SoC combines Compute, GFX, SoC, IOE and PCH die.
Ravi Sarawadib8224f42022-04-10 23:31:24 -070025
26if SOC_INTEL_METEORLAKE
27
28config CPU_SPECIFIC_OPTIONS
29 def_bool y
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070030 select ACPI_INTEL_HARDWARE_SLEEP_VALUES
Ravi Sarawadib8224f42022-04-10 23:31:24 -070031 select ARCH_X86
32 select BOOT_DEVICE_SUPPORTS_WRITES
Ravi Sarawadi8069b5d2022-04-10 23:36:52 -070033 select CACHE_MRC_SETTINGS
34 select CPU_INTEL_COMMON
Subrata Banik1f5154e2022-12-06 18:21:50 +053035 select CPU_INTEL_COMMON_VOLTAGE
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070036 select CPU_INTEL_FIRMWARE_INTERFACE_TABLE
37 select CPU_SUPPORTS_INTEL_TME
38 select CPU_SUPPORTS_PM_TIMER_EMULATION
Matt DeVillierdecbf7b2023-01-18 18:58:38 -060039 select DEFAULT_SOFTWARE_CONNECTION_MANAGER if MAINBOARD_HAS_CHROMEOS
Subrata Banike96993d2022-07-09 22:06:45 +000040 select DEFAULT_X2APIC_LATE_WORKAROUND
Saurabh Mishra16ba8e12022-11-22 13:35:08 +053041 select DISPLAY_FSP_VERSION_INFO_2
Ravi Sarawadie02fd832022-05-08 00:27:31 -070042 select DRIVERS_USB_ACPI
Sean Rhodes7bbc9a52022-07-18 11:31:00 +010043 select EDK2_CPU_TIMER_LIB if PAYLOAD_EDK2
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070044 select FSP_COMPRESS_FSP_S_LZ4
45 select FAST_SPI_SUPPORTS_EXT_BIOS_WINDOW
Ravi Sarawadi8069b5d2022-04-10 23:36:52 -070046 select FSP_M_XIP
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070047 select FSP_STATUS_GLOBAL_RESET_REQUIRED_3
Subrata Banike88bee72022-06-27 16:51:44 +053048 select FSP_USES_CB_DEBUG_EVENT_HANDLER
49 select FSPS_HAS_ARCH_UPD
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070050 select GENERIC_GPIO_LIB
Subrata Banike88bee72022-06-27 16:51:44 +053051 select HAVE_DEBUG_RAM_SETUP
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070052 select HAVE_FSP_GOP
Eran Mitrani222903e2022-12-19 11:27:10 -080053 select HAVE_HYPERTHREADING
Subrata Banikc0f4b122022-12-06 14:03:07 +053054 select HAVE_INTEL_COMPLIANCE_TEST_MODE
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070055 select HAVE_SMI_HANDLER
Ravi Sarawadib8224f42022-04-10 23:31:24 -070056 select IDT_IN_EVERY_STAGE
Subrata Banik0d6d2282022-07-09 22:17:02 +000057 select INTEL_DESCRIPTOR_MODE_CAPABLE
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070058 select INTEL_GMA_ACPI
Ravi Sarawadi8069b5d2022-04-10 23:36:52 -070059 select INTEL_GMA_ADD_VBT if RUN_FSP_GOP
Dinesh Gehlot0d76a302022-12-09 07:24:08 +000060 select INTEL_GMA_OPREGION_2_1
Subrata Banik0d6d2282022-07-09 22:17:02 +000061 select IOAPIC
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070062 select MICROCODE_BLOB_UNDISCLOSED
Subrata Banika2473192023-02-22 13:03:04 +000063 select MP_SERVICES_PPI_V2
Subrata Banik0d6d2282022-07-09 22:17:02 +000064 select MRC_SETTINGS_PROTECT
Subrata Banik0d6d2282022-07-09 22:17:02 +000065 select PARALLEL_MP_AP_WORK
Kane Chen70c6fb42023-07-12 19:11:41 +080066 select PCIE_CLOCK_CONTROL_THROUGH_P2SB
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070067 select PLATFORM_USES_FSP2_3
68 select PMC_GLOBAL_RESET_ENABLE_LOCK
Ravi Sarawadib8224f42022-04-10 23:31:24 -070069 select SOC_INTEL_COMMON
Ravi Sarawadie02fd832022-05-08 00:27:31 -070070 select SOC_INTEL_COMMON_ACPI_WAKE_SOURCE
Ravi Sarawadi8069b5d2022-04-10 23:36:52 -070071 select SOC_INTEL_COMMON_BLOCK
Ravi Sarawadie02fd832022-05-08 00:27:31 -070072 select SOC_INTEL_COMMON_BLOCK_ACPI
73 select SOC_INTEL_COMMON_BLOCK_ACPI_CPPC
Sridhar Siricillad1237da2022-12-09 01:13:45 +053074 select SOC_INTEL_COMMON_BLOCK_ACPI_CPU_HYBRID
Ravi Sarawadie02fd832022-05-08 00:27:31 -070075 select SOC_INTEL_COMMON_BLOCK_ACPI_GPIO
Subrata Banik2a2488f2022-12-05 20:28:42 +053076 select SOC_INTEL_COMMON_BLOCK_ACPI_LPIT
Ravi Sarawadie02fd832022-05-08 00:27:31 -070077 select SOC_INTEL_COMMON_BLOCK_ACPI_PEP
78 select SOC_INTEL_COMMON_BLOCK_ACPI_PEP_LPM_REQ
Ravi Sarawadib8224f42022-04-10 23:31:24 -070079 select SOC_INTEL_COMMON_BLOCK_CAR
Ravi Sarawadi8069b5d2022-04-10 23:36:52 -070080 select SOC_INTEL_COMMON_BLOCK_CHIP_CONFIG
Subrata Banik00b682e2022-09-14 17:58:51 -070081 select SOC_INTEL_COMMON_BLOCK_CNVI
Ravi Sarawadib8224f42022-04-10 23:31:24 -070082 select SOC_INTEL_COMMON_BLOCK_CPU
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070083 select SOC_INTEL_COMMON_BLOCK_CPU_MPINIT
84 select SOC_INTEL_COMMON_BLOCK_CPU_SMMRELOCATE
85 select SOC_INTEL_COMMON_BLOCK_DTT
86 select SOC_INTEL_COMMON_BLOCK_GPIO_DUAL_ROUTE_SUPPORT
Subrata Banik247dd0e2023-03-16 18:31:13 +053087 select SOC_INTEL_COMMON_BLOCK_GPIO_IOSTANDBY
Subrata Banikbae1de12022-07-21 13:43:37 +000088 select SOC_INTEL_COMMON_BLOCK_GPIO_LOCK_USING_PCR
Jamie Ryub6c32d72022-08-03 01:13:33 -070089 select SOC_INTEL_COMMON_BLOCK_GPIO_PMODE_4BITS
Ravi Sarawadib8224f42022-04-10 23:31:24 -070090 select SOC_INTEL_COMMON_BLOCK_GSPI_VERSION_2
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070091 select SOC_INTEL_COMMON_BLOCK_HDA
Subrata Banik98b69672022-11-23 14:46:16 +053092 select SOC_INTEL_COMMON_BLOCK_HECI1_DISABLE_USING_PMC_IPC
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070093 select SOC_INTEL_COMMON_BLOCK_IPU
94 select SOC_INTEL_COMMON_BLOCK_IOE_P2SB
Kapil Porwalcca3c902022-12-19 23:57:15 +053095 select SOC_INTEL_COMMON_BLOCK_IRQ
Dinesh Gehlotef2e4fc2023-02-20 13:15:13 +000096 select SOC_INTEL_COMMON_BLOCK_ME_SPEC_18
Ravi Sarawadi8069b5d2022-04-10 23:36:52 -070097 select SOC_INTEL_COMMON_BLOCK_MEMINIT
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070098 select SOC_INTEL_COMMON_BLOCK_PCIE_RTD3
99 select SOC_INTEL_COMMON_BLOCK_PMC_EPOC
100 select SOC_INTEL_COMMON_BLOCK_POWER_LIMIT
Ravi Sarawadib8224f42022-04-10 23:31:24 -0700101 select SOC_INTEL_COMMON_BLOCK_SA
Ravi Sarawadi91ffac82022-05-07 16:37:09 -0700102 select SOC_INTEL_COMMON_BLOCK_SMM
103 select SOC_INTEL_COMMON_BLOCK_SMM_IO_TRAP
Ravi Sarawadi91ffac82022-05-07 16:37:09 -0700104 select SOC_INTEL_COMMON_BLOCK_THERMAL_BEHIND_PMC
Ravi Sarawadi91ffac82022-05-07 16:37:09 -0700105 select SOC_INTEL_COMMON_BLOCK_XHCI
106 select SOC_INTEL_COMMON_BLOCK_XHCI_ELOG
107 select SOC_INTEL_COMMON_BASECODE
Subrata Banik30a01142023-03-22 00:35:42 +0530108 select SOC_INTEL_COMMON_BASECODE_RAMTOP
Ravi Sarawadi91ffac82022-05-07 16:37:09 -0700109 select SOC_INTEL_COMMON_FSP_RESET
Angel Ponseb90c512022-07-18 14:41:24 +0200110 select SOC_INTEL_COMMON_PCH_CLIENT
Ravi Sarawadib8224f42022-04-10 23:31:24 -0700111 select SOC_INTEL_COMMON_RESET
Ravi Sarawadi91ffac82022-05-07 16:37:09 -0700112 select SOC_INTEL_COMMON_BLOCK_IOC
Subrata Banik38793342023-04-19 18:38:03 +0530113 select SOC_INTEL_CSE_SEND_EOP_LATE if !MAINBOARD_HAS_CHROMEOS
Ravi Sarawadi91ffac82022-05-07 16:37:09 -0700114 select SOC_INTEL_CSE_SET_EOP
Wonkyu Kima8884892022-08-10 14:10:03 -0700115 select SOC_INTEL_GFX_NON_PREFETCHABLE_MMIO
Ravi Sarawadi91ffac82022-05-07 16:37:09 -0700116 select SOC_INTEL_MEM_MAPPED_PM_CONFIGURATION
Ravi Sarawadib8224f42022-04-10 23:31:24 -0700117 select SSE2
118 select SUPPORT_CPU_UCODE_IN_CBFS
119 select TSC_MONOTONIC_TIMER
120 select UDELAY_TSC
Ronak Kanabar8e38a672023-06-08 16:43:08 +0530121 select UDK_202302_BINDING
Subrata Banik2921a222023-02-28 10:08:27 +0000122 select X86_CLFLUSH_CAR
Subrata Banik6a22c5f2022-11-21 17:39:57 +0530123 select X86_INIT_NEED_1_SIPI
Pratikkumar Prajapati20ce9012022-12-19 17:41:39 -0800124 select INTEL_KEYLOCKER
Ravi Sarawadi91ffac82022-05-07 16:37:09 -0700125
Subrata Banik8e158592022-12-13 12:16:52 +0530126config SOC_INTEL_METEORLAKE_TCSS_USB4_SUPPORT
127 bool
128 default y
129 select SOC_INTEL_COMMON_BLOCK_TCSS
130 select SOC_INTEL_COMMON_BLOCK_USB4
131 select SOC_INTEL_COMMON_BLOCK_USB4_PCIE
132 select SOC_INTEL_COMMON_BLOCK_USB4_XHCI
133
Subrata Banik43004212022-12-13 12:20:47 +0530134config METEORLAKE_CAR_ENHANCED_NEM
135 bool
136 default y if !INTEL_CAR_NEM
137 select INTEL_CAR_NEM_ENHANCED
138 select CAR_HAS_SF_MASKS
139 select COS_MAPPED_TO_MSB
140 select CAR_HAS_L3_PROTECTED_WAYS
141
Ravi Sarawadi91ffac82022-05-07 16:37:09 -0700142config MAX_CPUS
143 int
144 default 22
Ravi Sarawadib8224f42022-04-10 23:31:24 -0700145
146config DCACHE_RAM_BASE
147 default 0xfef00000
148
149config DCACHE_RAM_SIZE
150 default 0xc0000
151 help
152 The size of the cache-as-ram region required during bootblock
153 and/or romstage.
154
155config DCACHE_BSP_STACK_SIZE
156 hex
157 default 0x80400
158 help
159 The amount of anticipated stack usage in CAR by bootblock and
160 other stages. In the case of FSP_USES_CB_STACK default value will be
161 sum of FSP-M stack requirement(512KiB) and CB romstage stack requirement
162 (~1KiB).
163
164config FSP_TEMP_RAM_SIZE
165 hex
166 default 0x20000
167 help
168 The amount of anticipated heap usage in CAR by FSP.
169 Refer to Platform FSP integration guide document to know
170 the exact FSP requirement for Heap setup.
171
Ravi Sarawadi91ffac82022-05-07 16:37:09 -0700172config CHIPSET_DEVICETREE
173 string
174 default "soc/intel/meteorlake/chipset.cb"
175
176config EXT_BIOS_WIN_BASE
177 default 0xf8000000
178
179config EXT_BIOS_WIN_SIZE
180 default 0x2000000
181
Ravi Sarawadib8224f42022-04-10 23:31:24 -0700182config IFD_CHIPSET
183 string
Subrata Banikd624e742022-07-06 06:45:57 +0000184 default "mtl"
Ravi Sarawadib8224f42022-04-10 23:31:24 -0700185
186config IED_REGION_SIZE
187 hex
188 default 0x400000
189
190config HEAP_SIZE
191 hex
192 default 0x10000
193
Subrata Banika33bcb92022-07-06 07:07:26 +0000194# Intel recommends reserving the PCIe TBT root port resources as below:
Ravi Sarawadi91ffac82022-05-07 16:37:09 -0700195# - 42 buses
196# - 194 MiB Non-prefetchable memory
197# - 448 MiB Prefetchable memory
198if SOC_INTEL_ENABLE_USB4_PCIE_RESOURCES
199
200config PCIEXP_HOTPLUG_BUSES
201 int
202 default 42
203
204config PCIEXP_HOTPLUG_MEM
205 hex
206 default 0xc200000
207
208config PCIEXP_HOTPLUG_PREFETCH_MEM
209 hex
210 default 0x1c000000
211
212endif # SOC_INTEL_ENABLE_USB4_PCIE_RESOURCES
213
214config MAX_TBT_ROOT_PORTS
215 int
216 default 4
217
218config MAX_ROOT_PORTS
219 int
220 default 12
221
222config MAX_PCIE_CLOCK_SRC
223 int
224 default 9
225
226config SMM_TSEG_SIZE
227 hex
228 default 0x800000
229
230config SMM_RESERVED_SIZE
231 hex
232 default 0x200000
233
Ravi Sarawadib8224f42022-04-10 23:31:24 -0700234config PCR_BASE_ADDRESS
235 hex
236 default 0xe0000000
237 help
238 This option allows you to select MMIO Base Address of sideband bus.
239
Subrata Banik5557fbe2023-07-12 14:31:09 +0530240config IOE_PCR_BASE_ADDRESS
241 hex
242 default 0x3fff0000000
243 help
244 This option allows you to select MMIO Base Address of IOE sideband bus.
245
Ravi Sarawadib8224f42022-04-10 23:31:24 -0700246config ECAM_MMCONF_BASE_ADDRESS
247 default 0xc0000000
248
Sridhar Siricillad9c82692023-01-05 17:08:17 +0530249config SOC_INTEL_PERFORMANCE_CORE_SCALE_FACTOR
250 int
251 default 125
252
253config SOC_INTEL_EFFICIENT_CORE_SCALE_FACTOR
254 int
255 default 100
256
Ravi Sarawadib8224f42022-04-10 23:31:24 -0700257config CPU_BCLK_MHZ
258 int
259 default 100
260
261config SOC_INTEL_COMMON_BLOCK_GSPI_CLOCK_MHZ
262 int
263 default 120
264
265config CPU_XTAL_HZ
266 default 38400000
267
268config DRIVERS_I2C_DESIGNWARE_CLOCK_MHZ
269 int
270 default 133
271
272config SOC_INTEL_COMMON_BLOCK_GSPI_MAX
273 int
Subrata Banike54a8fd2022-07-06 12:54:48 +0000274 default 3
Ravi Sarawadib8224f42022-04-10 23:31:24 -0700275
276config SOC_INTEL_I2C_DEV_MAX
277 int
278 default 6
279
280config SOC_INTEL_UART_DEV_MAX
281 int
282 default 3
283
Ravi Sarawadi91ffac82022-05-07 16:37:09 -0700284config SOC_INTEL_USB2_DEV_MAX
285 int
286 default 10
287
288config SOC_INTEL_USB3_DEV_MAX
289 int
290 default 2
291
Ravi Sarawadib8224f42022-04-10 23:31:24 -0700292config CONSOLE_UART_BASE_ADDRESS
293 hex
Ravi Sarawadi91ffac82022-05-07 16:37:09 -0700294 default 0xfe02c000
Ravi Sarawadib8224f42022-04-10 23:31:24 -0700295 depends on INTEL_LPSS_UART_FOR_CONSOLE
296
Ravi Sarawadi91ffac82022-05-07 16:37:09 -0700297config VBT_DATA_SIZE_KB
298 int
299 default 9
300
Ravi Sarawadib8224f42022-04-10 23:31:24 -0700301# Clock divider parameters for 115200 baud rate
Angel Pons054ff5e2022-06-26 10:19:53 +0200302# Baudrate = (UART source clock * M) /(N *16)
Wonkyu Kim60d9b892022-10-10 23:01:38 -0700303# MTL UART source clock: 100MHz
Ravi Sarawadib8224f42022-04-10 23:31:24 -0700304config SOC_INTEL_COMMON_LPSS_UART_CLK_M_VAL
305 hex
306 default 0x25a
307
308config SOC_INTEL_COMMON_LPSS_UART_CLK_N_VAL
309 hex
310 default 0x7fff
311
Ravi Sarawadi8069b5d2022-04-10 23:36:52 -0700312config VBOOT
Ravi Sarawadi91ffac82022-05-07 16:37:09 -0700313 select VBOOT_SEPARATE_VERSTAGE
Ravi Sarawadi8069b5d2022-04-10 23:36:52 -0700314 select VBOOT_MUST_REQUEST_DISPLAY
315 select VBOOT_STARTS_IN_BOOTBLOCK
316 select VBOOT_VBNV_CMOS
317 select VBOOT_VBNV_CMOS_BACKUP_TO_FLASH
318 select VBOOT_X86_SHA256_ACCELERATION
319
Subrata Banikfebd3d72022-05-30 13:59:25 +0530320# Default hash block size is 1KiB. Increasing it to 4KiB to improve
321# hashing time as well as read time.
322config VBOOT_HASH_BLOCK_SIZE
323 hex
324 default 0x1000
325
Ravi Sarawadib8224f42022-04-10 23:31:24 -0700326config CBFS_SIZE
327 hex
328 default 0x200000
329
330config PRERAM_CBMEM_CONSOLE_SIZE
331 hex
Subrata Banikdeebd942023-05-08 10:29:42 +0000332 default 0x16000 if BUILDING_WITH_DEBUG_FSP
Subrata Banik7d1995c2022-05-30 13:56:13 +0530333 default 0x2000
Ravi Sarawadib8224f42022-04-10 23:31:24 -0700334
Kapil Porwal1eb44252023-01-18 01:10:04 +0530335config CONSOLE_CBMEM_BUFFER_SIZE
336 hex
Subrata Banikdeebd942023-05-08 10:29:42 +0000337 default 0x100000 if BUILDING_WITH_DEBUG_FSP
Kapil Porwal1eb44252023-01-18 01:10:04 +0530338 default 0x40000
339
Ravi Sarawadi8069b5d2022-04-10 23:36:52 -0700340config FSP_HEADER_PATH
341 string "Location of FSP headers"
342 default "src/vendorcode/intel/fsp/fsp2_0/meteorlake/"
343
344config FSP_FD_PATH
345 string
346 depends on FSP_USE_REPO
347 default "3rdparty/fsp/MeteorLakeFspBinPkg/Fsp.fd"
348
349config SOC_INTEL_METEORLAKE_DEBUG_CONSENT
350 int "Debug Consent for MTL"
351 # USB DBC is more common for developers so make this default to 3 if
352 # SOC_INTEL_DEBUG_CONSENT=y
Subrata Banik653e1572022-07-20 12:26:24 +0000353 default 3 if SOC_INTEL_DEBUG_CONSENT
Ravi Sarawadi8069b5d2022-04-10 23:36:52 -0700354 default 0
355 help
356 This is to control debug interface on SOC.
357 Setting non-zero value will allow to use DBC or DCI to debug SOC.
358 PlatformDebugConsent in FspmUpd.h has the details.
359
360 Desired platform debug type are
361 0:Disabled, 1:Enabled (DCI OOB+[DbC]), 2:Enabled (DCI OOB),
362 3:Enabled (USB3 DbC), 4:Enabled (XDP/MIPI60), 5:Enabled (USB2 DbC),
363 6:Enable (2-wire DCI OOB), 7:Manual
364
365config DATA_BUS_WIDTH
366 int
367 default 128
368
369config DIMMS_PER_CHANNEL
370 int
371 default 2
372
373config MRC_CHANNEL_WIDTH
374 int
375 default 16
376
Ravi Sarawadi91ffac82022-05-07 16:37:09 -0700377config SOC_INTEL_GFX_FRAMEBUFFER_OFFSET
378 hex
379 default 0x800000
380
Kapil Porwale988cc22023-01-16 16:41:49 +0000381config FSP_PUBLISH_MBP_HOB
382 bool
383 default n if CHROMEOS
384 default y
385 help
386 This is to control creation of ME_BIOS_PAYLOAD_HOB (MBP HOB) by FSP.
387 Disabling it for the platforms, which do not use MBP HOB, can improve the boot time.
388
Subrata Banik6ee454a2023-03-30 21:01:44 +0530389config BUILDING_WITH_DEBUG_FSP
390 bool "Debug FSP is used for the build"
391 default n
392 help
393 Set this option if debug build of FSP is used.
394
Subrata Banikfa85b0f2023-04-02 15:31:06 +0530395config DROP_CPU_FEATURE_PROGRAM_IN_FSP
396 bool
Subrata Banik03ff5db2023-04-02 15:44:13 +0530397 default y if MP_SERVICES_PPI_V2_NOOP || CHROMEOS
Subrata Banikfa85b0f2023-04-02 15:31:06 +0530398 default n
399 help
400 This is to avoid FSP running basic CPU feature programming on BSP
401 and on APs using the "CpuFeaturesPei.efi" module. The feature programming
402 includes enabling x2APIC, MCA, MCE and Turbo etc.
403
404 Most of these feature programming are getting performed today in scope
405 of coreboot doing MP Init. Running these redundant programming in scope
406 of FSP (when `USE_FSP_FEATURE_PROGRAM_ON_APS` config is enabled) would
407 results in CPU exception.
408
409 SoC users to select this config after dropping "CpuFeaturesPei.ffs" module
410 from FSP-S Firmware Volume (FV). Upon selection, coreboot runs those additional
411 feature programming on BSP and APs.
412
413 This feature is default enabled, in case of "coreboot running MP init"
414 aka MP_SERVICES_PPI_V2_NOOP config is selected.
415
Ravi Sarawadi31e0aeb2022-10-12 00:05:41 -0700416config PCIE_LTR_MAX_SNOOP_LATENCY
417 hex
418 default 0x100f
419 help
420 Latency tolerance reporting, max snoop latency value defaults to 15.73 ms.
421
422config PCIE_LTR_MAX_NO_SNOOP_LATENCY
423 hex
424 default 0x100f
425 help
426 Latency tolerance reporting, max non-snoop latency value defaults to 15.73 ms.
427
Kane Chen70c6fb42023-07-12 19:11:41 +0800428config IOE_DIE_CLOCK_START
429 int
430 default 6 if SOC_INTEL_METEORLAKE_U_H
431
Ravi Sarawadib8224f42022-04-10 23:31:24 -0700432endif