blob: 4f2c65d4b9bf38929ce387c9a5c04cad8135c3e7 [file] [log] [blame]
Ravi Sarawadib8224f42022-04-10 23:31:24 -07001config SOC_INTEL_METEORLAKE
2 bool
Ravi Sarawadi91ffac82022-05-07 16:37:09 -07003 help
4 Intel Meteorlake support
Ravi Sarawadib8224f42022-04-10 23:31:24 -07005
6if SOC_INTEL_METEORLAKE
7
8config CPU_SPECIFIC_OPTIONS
9 def_bool y
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070010 select ACPI_INTEL_HARDWARE_SLEEP_VALUES
Ravi Sarawadib8224f42022-04-10 23:31:24 -070011 select ARCH_X86
12 select BOOT_DEVICE_SUPPORTS_WRITES
Ravi Sarawadi8069b5d2022-04-10 23:36:52 -070013 select CACHE_MRC_SETTINGS
14 select CPU_INTEL_COMMON
Subrata Banik1f5154e2022-12-06 18:21:50 +053015 select CPU_INTEL_COMMON_VOLTAGE
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070016 select CPU_INTEL_FIRMWARE_INTERFACE_TABLE
17 select CPU_SUPPORTS_INTEL_TME
18 select CPU_SUPPORTS_PM_TIMER_EMULATION
Subrata Banike96993d2022-07-09 22:06:45 +000019 select DEFAULT_X2APIC_LATE_WORKAROUND
Saurabh Mishra16ba8e12022-11-22 13:35:08 +053020 select DISPLAY_FSP_VERSION_INFO_2
Ravi Sarawadie02fd832022-05-08 00:27:31 -070021 select DRIVERS_USB_ACPI
Sean Rhodes7bbc9a52022-07-18 11:31:00 +010022 select EDK2_CPU_TIMER_LIB if PAYLOAD_EDK2
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070023 select FSP_COMPRESS_FSP_S_LZ4
24 select FAST_SPI_SUPPORTS_EXT_BIOS_WINDOW
Ravi Sarawadi8069b5d2022-04-10 23:36:52 -070025 select FSP_M_XIP
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070026 select FSP_STATUS_GLOBAL_RESET_REQUIRED_3
Subrata Banike88bee72022-06-27 16:51:44 +053027 select FSP_USES_CB_DEBUG_EVENT_HANDLER
28 select FSPS_HAS_ARCH_UPD
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070029 select GENERIC_GPIO_LIB
Subrata Banike88bee72022-06-27 16:51:44 +053030 select HAVE_DEBUG_RAM_SETUP
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070031 select HAVE_FSP_GOP
Subrata Banikc0f4b122022-12-06 14:03:07 +053032 select HAVE_INTEL_COMPLIANCE_TEST_MODE
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070033 select HAVE_SMI_HANDLER
Ravi Sarawadib8224f42022-04-10 23:31:24 -070034 select IDT_IN_EVERY_STAGE
35 select INTEL_CAR_NEM
Subrata Banik0d6d2282022-07-09 22:17:02 +000036 select INTEL_DESCRIPTOR_MODE_CAPABLE
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070037 select INTEL_GMA_ACPI
Ravi Sarawadi8069b5d2022-04-10 23:36:52 -070038 select INTEL_GMA_ADD_VBT if RUN_FSP_GOP
Subrata Banik0d6d2282022-07-09 22:17:02 +000039 select IOAPIC
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070040 select MICROCODE_BLOB_UNDISCLOSED
Subrata Banik0d6d2282022-07-09 22:17:02 +000041 select MRC_SETTINGS_PROTECT
Subrata Banik0d6d2282022-07-09 22:17:02 +000042 select PARALLEL_MP_AP_WORK
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070043 select PLATFORM_USES_FSP2_3
44 select PMC_GLOBAL_RESET_ENABLE_LOCK
Ravi Sarawadib8224f42022-04-10 23:31:24 -070045 select SOC_INTEL_COMMON
Ravi Sarawadie02fd832022-05-08 00:27:31 -070046 select SOC_INTEL_COMMON_ACPI_WAKE_SOURCE
Ravi Sarawadi8069b5d2022-04-10 23:36:52 -070047 select SOC_INTEL_COMMON_BLOCK
Ravi Sarawadie02fd832022-05-08 00:27:31 -070048 select SOC_INTEL_COMMON_BLOCK_ACPI
49 select SOC_INTEL_COMMON_BLOCK_ACPI_CPPC
50 select SOC_INTEL_COMMON_BLOCK_ACPI_GPIO
Subrata Banik2a2488f2022-12-05 20:28:42 +053051 select SOC_INTEL_COMMON_BLOCK_ACPI_LPIT
Ravi Sarawadie02fd832022-05-08 00:27:31 -070052 select SOC_INTEL_COMMON_BLOCK_ACPI_PEP
53 select SOC_INTEL_COMMON_BLOCK_ACPI_PEP_LPM_REQ
Ravi Sarawadib8224f42022-04-10 23:31:24 -070054 select SOC_INTEL_COMMON_BLOCK_CAR
Ravi Sarawadi8069b5d2022-04-10 23:36:52 -070055 select SOC_INTEL_COMMON_BLOCK_CHIP_CONFIG
Subrata Banik00b682e2022-09-14 17:58:51 -070056 select SOC_INTEL_COMMON_BLOCK_CNVI
Ravi Sarawadib8224f42022-04-10 23:31:24 -070057 select SOC_INTEL_COMMON_BLOCK_CPU
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070058 select SOC_INTEL_COMMON_BLOCK_CPU_MPINIT
59 select SOC_INTEL_COMMON_BLOCK_CPU_SMMRELOCATE
60 select SOC_INTEL_COMMON_BLOCK_DTT
61 select SOC_INTEL_COMMON_BLOCK_GPIO_DUAL_ROUTE_SUPPORT
Subrata Banikbae1de12022-07-21 13:43:37 +000062 select SOC_INTEL_COMMON_BLOCK_GPIO_LOCK_USING_PCR
Jamie Ryub6c32d72022-08-03 01:13:33 -070063 select SOC_INTEL_COMMON_BLOCK_GPIO_PMODE_4BITS
Ravi Sarawadib8224f42022-04-10 23:31:24 -070064 select SOC_INTEL_COMMON_BLOCK_GSPI_VERSION_2
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070065 select SOC_INTEL_COMMON_BLOCK_HDA
Subrata Banik98b69672022-11-23 14:46:16 +053066 select SOC_INTEL_COMMON_BLOCK_HECI1_DISABLE_USING_PMC_IPC
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070067 select SOC_INTEL_COMMON_BLOCK_IPU
68 select SOC_INTEL_COMMON_BLOCK_IOE_P2SB
Ravi Sarawadi8069b5d2022-04-10 23:36:52 -070069 select SOC_INTEL_COMMON_BLOCK_MEMINIT
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070070 select SOC_INTEL_COMMON_BLOCK_PCIE_RTD3
71 select SOC_INTEL_COMMON_BLOCK_PMC_EPOC
72 select SOC_INTEL_COMMON_BLOCK_POWER_LIMIT
Ravi Sarawadib8224f42022-04-10 23:31:24 -070073 select SOC_INTEL_COMMON_BLOCK_SA
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070074 select SOC_INTEL_COMMON_BLOCK_SMM
75 select SOC_INTEL_COMMON_BLOCK_SMM_IO_TRAP
76 select SOC_INTEL_COMMON_BLOCK_TCSS
77 select SOC_INTEL_COMMON_BLOCK_THERMAL_BEHIND_PMC
78 select SOC_INTEL_COMMON_BLOCK_USB4
79 select SOC_INTEL_COMMON_BLOCK_USB4_PCIE
80 select SOC_INTEL_COMMON_BLOCK_USB4_XHCI
81 select SOC_INTEL_COMMON_BLOCK_XHCI
82 select SOC_INTEL_COMMON_BLOCK_XHCI_ELOG
83 select SOC_INTEL_COMMON_BASECODE
84 select SOC_INTEL_COMMON_FSP_RESET
Angel Ponseb90c512022-07-18 14:41:24 +020085 select SOC_INTEL_COMMON_PCH_CLIENT
Ravi Sarawadib8224f42022-04-10 23:31:24 -070086 select SOC_INTEL_COMMON_RESET
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070087 select SOC_INTEL_COMMON_BLOCK_IOC
Subrata Banikb9553042022-11-24 23:48:13 +053088 select SOC_INTEL_CSE_SEND_EOP_LATE
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070089 select SOC_INTEL_CSE_SET_EOP
Wonkyu Kima8884892022-08-10 14:10:03 -070090 select SOC_INTEL_GFX_NON_PREFETCHABLE_MMIO
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070091 select SOC_INTEL_MEM_MAPPED_PM_CONFIGURATION
Ravi Sarawadib8224f42022-04-10 23:31:24 -070092 select SSE2
93 select SUPPORT_CPU_UCODE_IN_CBFS
94 select TSC_MONOTONIC_TIMER
95 select UDELAY_TSC
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070096 select UDK_202111_BINDING
Subrata Banik6a22c5f2022-11-21 17:39:57 +053097 select X86_INIT_NEED_1_SIPI
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070098
99config MAX_CPUS
100 int
101 default 22
Ravi Sarawadib8224f42022-04-10 23:31:24 -0700102
103config DCACHE_RAM_BASE
104 default 0xfef00000
105
106config DCACHE_RAM_SIZE
107 default 0xc0000
108 help
109 The size of the cache-as-ram region required during bootblock
110 and/or romstage.
111
112config DCACHE_BSP_STACK_SIZE
113 hex
114 default 0x80400
115 help
116 The amount of anticipated stack usage in CAR by bootblock and
117 other stages. In the case of FSP_USES_CB_STACK default value will be
118 sum of FSP-M stack requirement(512KiB) and CB romstage stack requirement
119 (~1KiB).
120
121config FSP_TEMP_RAM_SIZE
122 hex
123 default 0x20000
124 help
125 The amount of anticipated heap usage in CAR by FSP.
126 Refer to Platform FSP integration guide document to know
127 the exact FSP requirement for Heap setup.
128
Ravi Sarawadi91ffac82022-05-07 16:37:09 -0700129config CHIPSET_DEVICETREE
130 string
131 default "soc/intel/meteorlake/chipset.cb"
132
133config EXT_BIOS_WIN_BASE
134 default 0xf8000000
135
136config EXT_BIOS_WIN_SIZE
137 default 0x2000000
138
Ravi Sarawadib8224f42022-04-10 23:31:24 -0700139config IFD_CHIPSET
140 string
Subrata Banikd624e742022-07-06 06:45:57 +0000141 default "mtl"
Ravi Sarawadib8224f42022-04-10 23:31:24 -0700142
143config IED_REGION_SIZE
144 hex
145 default 0x400000
146
147config HEAP_SIZE
148 hex
149 default 0x10000
150
Subrata Banika33bcb92022-07-06 07:07:26 +0000151# Intel recommends reserving the PCIe TBT root port resources as below:
Ravi Sarawadi91ffac82022-05-07 16:37:09 -0700152# - 42 buses
153# - 194 MiB Non-prefetchable memory
154# - 448 MiB Prefetchable memory
155if SOC_INTEL_ENABLE_USB4_PCIE_RESOURCES
156
157config PCIEXP_HOTPLUG_BUSES
158 int
159 default 42
160
161config PCIEXP_HOTPLUG_MEM
162 hex
163 default 0xc200000
164
165config PCIEXP_HOTPLUG_PREFETCH_MEM
166 hex
167 default 0x1c000000
168
169endif # SOC_INTEL_ENABLE_USB4_PCIE_RESOURCES
170
171config MAX_TBT_ROOT_PORTS
172 int
173 default 4
174
175config MAX_ROOT_PORTS
176 int
177 default 12
178
179config MAX_PCIE_CLOCK_SRC
180 int
181 default 9
182
183config SMM_TSEG_SIZE
184 hex
185 default 0x800000
186
187config SMM_RESERVED_SIZE
188 hex
189 default 0x200000
190
Ravi Sarawadib8224f42022-04-10 23:31:24 -0700191config PCR_BASE_ADDRESS
192 hex
193 default 0xe0000000
194 help
195 This option allows you to select MMIO Base Address of sideband bus.
196
197config ECAM_MMCONF_BASE_ADDRESS
198 default 0xc0000000
199
200config CPU_BCLK_MHZ
201 int
202 default 100
203
204config SOC_INTEL_COMMON_BLOCK_GSPI_CLOCK_MHZ
205 int
206 default 120
207
208config CPU_XTAL_HZ
209 default 38400000
210
211config DRIVERS_I2C_DESIGNWARE_CLOCK_MHZ
212 int
213 default 133
214
215config SOC_INTEL_COMMON_BLOCK_GSPI_MAX
216 int
Subrata Banike54a8fd2022-07-06 12:54:48 +0000217 default 3
Ravi Sarawadib8224f42022-04-10 23:31:24 -0700218
219config SOC_INTEL_I2C_DEV_MAX
220 int
221 default 6
222
223config SOC_INTEL_UART_DEV_MAX
224 int
225 default 3
226
Ravi Sarawadi91ffac82022-05-07 16:37:09 -0700227config SOC_INTEL_USB2_DEV_MAX
228 int
229 default 10
230
231config SOC_INTEL_USB3_DEV_MAX
232 int
233 default 2
234
Ravi Sarawadib8224f42022-04-10 23:31:24 -0700235config CONSOLE_UART_BASE_ADDRESS
236 hex
Ravi Sarawadi91ffac82022-05-07 16:37:09 -0700237 default 0xfe02c000
Ravi Sarawadib8224f42022-04-10 23:31:24 -0700238 depends on INTEL_LPSS_UART_FOR_CONSOLE
239
Ravi Sarawadi91ffac82022-05-07 16:37:09 -0700240config VBT_DATA_SIZE_KB
241 int
242 default 9
243
Ravi Sarawadib8224f42022-04-10 23:31:24 -0700244# Clock divider parameters for 115200 baud rate
Angel Pons054ff5e2022-06-26 10:19:53 +0200245# Baudrate = (UART source clock * M) /(N *16)
Wonkyu Kim60d9b892022-10-10 23:01:38 -0700246# MTL UART source clock: 100MHz
Ravi Sarawadib8224f42022-04-10 23:31:24 -0700247config SOC_INTEL_COMMON_LPSS_UART_CLK_M_VAL
248 hex
249 default 0x25a
250
251config SOC_INTEL_COMMON_LPSS_UART_CLK_N_VAL
252 hex
253 default 0x7fff
254
Ravi Sarawadi8069b5d2022-04-10 23:36:52 -0700255config VBOOT
Ravi Sarawadi91ffac82022-05-07 16:37:09 -0700256 select VBOOT_SEPARATE_VERSTAGE
Ravi Sarawadi8069b5d2022-04-10 23:36:52 -0700257 select VBOOT_MUST_REQUEST_DISPLAY
258 select VBOOT_STARTS_IN_BOOTBLOCK
259 select VBOOT_VBNV_CMOS
260 select VBOOT_VBNV_CMOS_BACKUP_TO_FLASH
261 select VBOOT_X86_SHA256_ACCELERATION
262
Subrata Banikfebd3d72022-05-30 13:59:25 +0530263# Default hash block size is 1KiB. Increasing it to 4KiB to improve
264# hashing time as well as read time.
265config VBOOT_HASH_BLOCK_SIZE
266 hex
267 default 0x1000
268
Ravi Sarawadib8224f42022-04-10 23:31:24 -0700269config CBFS_SIZE
270 hex
271 default 0x200000
272
273config PRERAM_CBMEM_CONSOLE_SIZE
274 hex
Ravi Sarawadi91ffac82022-05-07 16:37:09 -0700275 default 0x1400
Ravi Sarawadib8224f42022-04-10 23:31:24 -0700276
Ravi Sarawadi8069b5d2022-04-10 23:36:52 -0700277config FSP_HEADER_PATH
278 string "Location of FSP headers"
279 default "src/vendorcode/intel/fsp/fsp2_0/meteorlake/"
280
281config FSP_FD_PATH
282 string
283 depends on FSP_USE_REPO
284 default "3rdparty/fsp/MeteorLakeFspBinPkg/Fsp.fd"
285
286config SOC_INTEL_METEORLAKE_DEBUG_CONSENT
287 int "Debug Consent for MTL"
288 # USB DBC is more common for developers so make this default to 3 if
289 # SOC_INTEL_DEBUG_CONSENT=y
Subrata Banik653e1572022-07-20 12:26:24 +0000290 default 3 if SOC_INTEL_DEBUG_CONSENT
Ravi Sarawadi8069b5d2022-04-10 23:36:52 -0700291 default 0
292 help
293 This is to control debug interface on SOC.
294 Setting non-zero value will allow to use DBC or DCI to debug SOC.
295 PlatformDebugConsent in FspmUpd.h has the details.
296
297 Desired platform debug type are
298 0:Disabled, 1:Enabled (DCI OOB+[DbC]), 2:Enabled (DCI OOB),
299 3:Enabled (USB3 DbC), 4:Enabled (XDP/MIPI60), 5:Enabled (USB2 DbC),
300 6:Enable (2-wire DCI OOB), 7:Manual
301
302config DATA_BUS_WIDTH
303 int
304 default 128
305
306config DIMMS_PER_CHANNEL
307 int
308 default 2
309
310config MRC_CHANNEL_WIDTH
311 int
312 default 16
313
Ravi Sarawadi91ffac82022-05-07 16:37:09 -0700314config SOC_INTEL_GFX_FRAMEBUFFER_OFFSET
315 hex
316 default 0x800000
317
Subrata Banik7c4789d2022-07-09 22:41:48 +0000318choice
319 prompt "Multiprocessor (MP) Initialization configuration to use"
320 default MTL_USE_FSP_MP_INIT
321
322config MTL_USE_FSP_MP_INIT
323 bool "Use FSP MP init"
324 select MP_SERVICES_PPI_V2
325 help
326 Upon selection, coreboot brings APs from reset and the FSP runs feature programming.
327
328config MTL_USE_COREBOOT_MP_INIT
329 bool "Use coreboot MP init"
330 select RELOAD_MICROCODE_PATCH
331 help
Sridhar Siricilla3741e992022-08-16 21:52:32 +0530332 Upon selection, coreboot performs MP Initialization that includes feature programming.
Subrata Banik7c4789d2022-07-09 22:41:48 +0000333
334endchoice
335
Ravi Sarawadib8224f42022-04-10 23:31:24 -0700336endif