blob: 92df0ed9ff2185849e5906c854ffbb7372f20a43 [file] [log] [blame]
Ravi Sarawadib8224f42022-04-10 23:31:24 -07001config SOC_INTEL_METEORLAKE
2 bool
Ravi Sarawadi91ffac82022-05-07 16:37:09 -07003 help
4 Intel Meteorlake support
Ravi Sarawadib8224f42022-04-10 23:31:24 -07005
6if SOC_INTEL_METEORLAKE
7
8config CPU_SPECIFIC_OPTIONS
9 def_bool y
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070010 select ACPI_INTEL_HARDWARE_SLEEP_VALUES
Ravi Sarawadib8224f42022-04-10 23:31:24 -070011 select ARCH_X86
12 select BOOT_DEVICE_SUPPORTS_WRITES
Ravi Sarawadi8069b5d2022-04-10 23:36:52 -070013 select CACHE_MRC_SETTINGS
14 select CPU_INTEL_COMMON
Subrata Banik1f5154e2022-12-06 18:21:50 +053015 select CPU_INTEL_COMMON_VOLTAGE
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070016 select CPU_INTEL_FIRMWARE_INTERFACE_TABLE
17 select CPU_SUPPORTS_INTEL_TME
18 select CPU_SUPPORTS_PM_TIMER_EMULATION
Subrata Banike96993d2022-07-09 22:06:45 +000019 select DEFAULT_X2APIC_LATE_WORKAROUND
Saurabh Mishra16ba8e12022-11-22 13:35:08 +053020 select DISPLAY_FSP_VERSION_INFO_2
Ravi Sarawadie02fd832022-05-08 00:27:31 -070021 select DRIVERS_USB_ACPI
Sean Rhodes7bbc9a52022-07-18 11:31:00 +010022 select EDK2_CPU_TIMER_LIB if PAYLOAD_EDK2
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070023 select FSP_COMPRESS_FSP_S_LZ4
24 select FAST_SPI_SUPPORTS_EXT_BIOS_WINDOW
Ravi Sarawadi8069b5d2022-04-10 23:36:52 -070025 select FSP_M_XIP
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070026 select FSP_STATUS_GLOBAL_RESET_REQUIRED_3
Subrata Banike88bee72022-06-27 16:51:44 +053027 select FSP_USES_CB_DEBUG_EVENT_HANDLER
28 select FSPS_HAS_ARCH_UPD
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070029 select GENERIC_GPIO_LIB
Subrata Banike88bee72022-06-27 16:51:44 +053030 select HAVE_DEBUG_RAM_SETUP
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070031 select HAVE_FSP_GOP
Subrata Banikc0f4b122022-12-06 14:03:07 +053032 select HAVE_INTEL_COMPLIANCE_TEST_MODE
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070033 select HAVE_SMI_HANDLER
Ravi Sarawadib8224f42022-04-10 23:31:24 -070034 select IDT_IN_EVERY_STAGE
Subrata Banik0d6d2282022-07-09 22:17:02 +000035 select INTEL_DESCRIPTOR_MODE_CAPABLE
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070036 select INTEL_GMA_ACPI
Ravi Sarawadi8069b5d2022-04-10 23:36:52 -070037 select INTEL_GMA_ADD_VBT if RUN_FSP_GOP
Dinesh Gehlot0d76a302022-12-09 07:24:08 +000038 select INTEL_GMA_OPREGION_2_1
Subrata Banik0d6d2282022-07-09 22:17:02 +000039 select IOAPIC
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070040 select MICROCODE_BLOB_UNDISCLOSED
Subrata Banik0d6d2282022-07-09 22:17:02 +000041 select MRC_SETTINGS_PROTECT
Subrata Banik0d6d2282022-07-09 22:17:02 +000042 select PARALLEL_MP_AP_WORK
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070043 select PLATFORM_USES_FSP2_3
44 select PMC_GLOBAL_RESET_ENABLE_LOCK
Ravi Sarawadib8224f42022-04-10 23:31:24 -070045 select SOC_INTEL_COMMON
Ravi Sarawadie02fd832022-05-08 00:27:31 -070046 select SOC_INTEL_COMMON_ACPI_WAKE_SOURCE
Ravi Sarawadi8069b5d2022-04-10 23:36:52 -070047 select SOC_INTEL_COMMON_BLOCK
Ravi Sarawadie02fd832022-05-08 00:27:31 -070048 select SOC_INTEL_COMMON_BLOCK_ACPI
49 select SOC_INTEL_COMMON_BLOCK_ACPI_CPPC
Sridhar Siricillad1237da2022-12-09 01:13:45 +053050 select SOC_INTEL_COMMON_BLOCK_ACPI_CPU_HYBRID
Ravi Sarawadie02fd832022-05-08 00:27:31 -070051 select SOC_INTEL_COMMON_BLOCK_ACPI_GPIO
Subrata Banik2a2488f2022-12-05 20:28:42 +053052 select SOC_INTEL_COMMON_BLOCK_ACPI_LPIT
Ravi Sarawadie02fd832022-05-08 00:27:31 -070053 select SOC_INTEL_COMMON_BLOCK_ACPI_PEP
54 select SOC_INTEL_COMMON_BLOCK_ACPI_PEP_LPM_REQ
Ravi Sarawadib8224f42022-04-10 23:31:24 -070055 select SOC_INTEL_COMMON_BLOCK_CAR
Ravi Sarawadi8069b5d2022-04-10 23:36:52 -070056 select SOC_INTEL_COMMON_BLOCK_CHIP_CONFIG
Subrata Banik00b682e2022-09-14 17:58:51 -070057 select SOC_INTEL_COMMON_BLOCK_CNVI
Ravi Sarawadib8224f42022-04-10 23:31:24 -070058 select SOC_INTEL_COMMON_BLOCK_CPU
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070059 select SOC_INTEL_COMMON_BLOCK_CPU_MPINIT
60 select SOC_INTEL_COMMON_BLOCK_CPU_SMMRELOCATE
61 select SOC_INTEL_COMMON_BLOCK_DTT
62 select SOC_INTEL_COMMON_BLOCK_GPIO_DUAL_ROUTE_SUPPORT
Subrata Banikbae1de12022-07-21 13:43:37 +000063 select SOC_INTEL_COMMON_BLOCK_GPIO_LOCK_USING_PCR
Jamie Ryub6c32d72022-08-03 01:13:33 -070064 select SOC_INTEL_COMMON_BLOCK_GPIO_PMODE_4BITS
Ravi Sarawadib8224f42022-04-10 23:31:24 -070065 select SOC_INTEL_COMMON_BLOCK_GSPI_VERSION_2
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070066 select SOC_INTEL_COMMON_BLOCK_HDA
Subrata Banik98b69672022-11-23 14:46:16 +053067 select SOC_INTEL_COMMON_BLOCK_HECI1_DISABLE_USING_PMC_IPC
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070068 select SOC_INTEL_COMMON_BLOCK_IPU
69 select SOC_INTEL_COMMON_BLOCK_IOE_P2SB
Kapil Porwalcca3c902022-12-19 23:57:15 +053070 select SOC_INTEL_COMMON_BLOCK_IRQ
Ravi Sarawadi8069b5d2022-04-10 23:36:52 -070071 select SOC_INTEL_COMMON_BLOCK_MEMINIT
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070072 select SOC_INTEL_COMMON_BLOCK_PCIE_RTD3
73 select SOC_INTEL_COMMON_BLOCK_PMC_EPOC
74 select SOC_INTEL_COMMON_BLOCK_POWER_LIMIT
Ravi Sarawadib8224f42022-04-10 23:31:24 -070075 select SOC_INTEL_COMMON_BLOCK_SA
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070076 select SOC_INTEL_COMMON_BLOCK_SMM
77 select SOC_INTEL_COMMON_BLOCK_SMM_IO_TRAP
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070078 select SOC_INTEL_COMMON_BLOCK_THERMAL_BEHIND_PMC
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070079 select SOC_INTEL_COMMON_BLOCK_XHCI
80 select SOC_INTEL_COMMON_BLOCK_XHCI_ELOG
81 select SOC_INTEL_COMMON_BASECODE
82 select SOC_INTEL_COMMON_FSP_RESET
Angel Ponseb90c512022-07-18 14:41:24 +020083 select SOC_INTEL_COMMON_PCH_CLIENT
Ravi Sarawadib8224f42022-04-10 23:31:24 -070084 select SOC_INTEL_COMMON_RESET
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070085 select SOC_INTEL_COMMON_BLOCK_IOC
Subrata Banikb9553042022-11-24 23:48:13 +053086 select SOC_INTEL_CSE_SEND_EOP_LATE
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070087 select SOC_INTEL_CSE_SET_EOP
Wonkyu Kima8884892022-08-10 14:10:03 -070088 select SOC_INTEL_GFX_NON_PREFETCHABLE_MMIO
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070089 select SOC_INTEL_MEM_MAPPED_PM_CONFIGURATION
Ravi Sarawadib8224f42022-04-10 23:31:24 -070090 select SSE2
91 select SUPPORT_CPU_UCODE_IN_CBFS
92 select TSC_MONOTONIC_TIMER
93 select UDELAY_TSC
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070094 select UDK_202111_BINDING
Subrata Banik6a22c5f2022-11-21 17:39:57 +053095 select X86_INIT_NEED_1_SIPI
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070096
Subrata Banik8e158592022-12-13 12:16:52 +053097config SOC_INTEL_METEORLAKE_TCSS_USB4_SUPPORT
98 bool
99 default y
100 select SOC_INTEL_COMMON_BLOCK_TCSS
101 select SOC_INTEL_COMMON_BLOCK_USB4
102 select SOC_INTEL_COMMON_BLOCK_USB4_PCIE
103 select SOC_INTEL_COMMON_BLOCK_USB4_XHCI
104
Subrata Banik43004212022-12-13 12:20:47 +0530105config METEORLAKE_CAR_ENHANCED_NEM
106 bool
107 default y if !INTEL_CAR_NEM
108 select INTEL_CAR_NEM_ENHANCED
109 select CAR_HAS_SF_MASKS
110 select COS_MAPPED_TO_MSB
111 select CAR_HAS_L3_PROTECTED_WAYS
112
Ravi Sarawadi91ffac82022-05-07 16:37:09 -0700113config MAX_CPUS
114 int
115 default 22
Ravi Sarawadib8224f42022-04-10 23:31:24 -0700116
117config DCACHE_RAM_BASE
118 default 0xfef00000
119
120config DCACHE_RAM_SIZE
121 default 0xc0000
122 help
123 The size of the cache-as-ram region required during bootblock
124 and/or romstage.
125
126config DCACHE_BSP_STACK_SIZE
127 hex
128 default 0x80400
129 help
130 The amount of anticipated stack usage in CAR by bootblock and
131 other stages. In the case of FSP_USES_CB_STACK default value will be
132 sum of FSP-M stack requirement(512KiB) and CB romstage stack requirement
133 (~1KiB).
134
135config FSP_TEMP_RAM_SIZE
136 hex
137 default 0x20000
138 help
139 The amount of anticipated heap usage in CAR by FSP.
140 Refer to Platform FSP integration guide document to know
141 the exact FSP requirement for Heap setup.
142
Ravi Sarawadi91ffac82022-05-07 16:37:09 -0700143config CHIPSET_DEVICETREE
144 string
145 default "soc/intel/meteorlake/chipset.cb"
146
147config EXT_BIOS_WIN_BASE
148 default 0xf8000000
149
150config EXT_BIOS_WIN_SIZE
151 default 0x2000000
152
Ravi Sarawadib8224f42022-04-10 23:31:24 -0700153config IFD_CHIPSET
154 string
Subrata Banikd624e742022-07-06 06:45:57 +0000155 default "mtl"
Ravi Sarawadib8224f42022-04-10 23:31:24 -0700156
157config IED_REGION_SIZE
158 hex
159 default 0x400000
160
161config HEAP_SIZE
162 hex
163 default 0x10000
164
Subrata Banika33bcb92022-07-06 07:07:26 +0000165# Intel recommends reserving the PCIe TBT root port resources as below:
Ravi Sarawadi91ffac82022-05-07 16:37:09 -0700166# - 42 buses
167# - 194 MiB Non-prefetchable memory
168# - 448 MiB Prefetchable memory
169if SOC_INTEL_ENABLE_USB4_PCIE_RESOURCES
170
171config PCIEXP_HOTPLUG_BUSES
172 int
173 default 42
174
175config PCIEXP_HOTPLUG_MEM
176 hex
177 default 0xc200000
178
179config PCIEXP_HOTPLUG_PREFETCH_MEM
180 hex
181 default 0x1c000000
182
183endif # SOC_INTEL_ENABLE_USB4_PCIE_RESOURCES
184
185config MAX_TBT_ROOT_PORTS
186 int
187 default 4
188
189config MAX_ROOT_PORTS
190 int
191 default 12
192
193config MAX_PCIE_CLOCK_SRC
194 int
195 default 9
196
197config SMM_TSEG_SIZE
198 hex
199 default 0x800000
200
201config SMM_RESERVED_SIZE
202 hex
203 default 0x200000
204
Ravi Sarawadib8224f42022-04-10 23:31:24 -0700205config PCR_BASE_ADDRESS
206 hex
207 default 0xe0000000
208 help
209 This option allows you to select MMIO Base Address of sideband bus.
210
211config ECAM_MMCONF_BASE_ADDRESS
212 default 0xc0000000
213
Sridhar Siricillad9c82692023-01-05 17:08:17 +0530214config SOC_INTEL_PERFORMANCE_CORE_SCALE_FACTOR
215 int
216 default 125
217
218config SOC_INTEL_EFFICIENT_CORE_SCALE_FACTOR
219 int
220 default 100
221
Ravi Sarawadib8224f42022-04-10 23:31:24 -0700222config CPU_BCLK_MHZ
223 int
224 default 100
225
226config SOC_INTEL_COMMON_BLOCK_GSPI_CLOCK_MHZ
227 int
228 default 120
229
230config CPU_XTAL_HZ
231 default 38400000
232
233config DRIVERS_I2C_DESIGNWARE_CLOCK_MHZ
234 int
235 default 133
236
237config SOC_INTEL_COMMON_BLOCK_GSPI_MAX
238 int
Subrata Banike54a8fd2022-07-06 12:54:48 +0000239 default 3
Ravi Sarawadib8224f42022-04-10 23:31:24 -0700240
241config SOC_INTEL_I2C_DEV_MAX
242 int
243 default 6
244
245config SOC_INTEL_UART_DEV_MAX
246 int
247 default 3
248
Ravi Sarawadi91ffac82022-05-07 16:37:09 -0700249config SOC_INTEL_USB2_DEV_MAX
250 int
251 default 10
252
253config SOC_INTEL_USB3_DEV_MAX
254 int
255 default 2
256
Ravi Sarawadib8224f42022-04-10 23:31:24 -0700257config CONSOLE_UART_BASE_ADDRESS
258 hex
Ravi Sarawadi91ffac82022-05-07 16:37:09 -0700259 default 0xfe02c000
Ravi Sarawadib8224f42022-04-10 23:31:24 -0700260 depends on INTEL_LPSS_UART_FOR_CONSOLE
261
Ravi Sarawadi91ffac82022-05-07 16:37:09 -0700262config VBT_DATA_SIZE_KB
263 int
264 default 9
265
Ravi Sarawadib8224f42022-04-10 23:31:24 -0700266# Clock divider parameters for 115200 baud rate
Angel Pons054ff5e2022-06-26 10:19:53 +0200267# Baudrate = (UART source clock * M) /(N *16)
Wonkyu Kim60d9b892022-10-10 23:01:38 -0700268# MTL UART source clock: 100MHz
Ravi Sarawadib8224f42022-04-10 23:31:24 -0700269config SOC_INTEL_COMMON_LPSS_UART_CLK_M_VAL
270 hex
271 default 0x25a
272
273config SOC_INTEL_COMMON_LPSS_UART_CLK_N_VAL
274 hex
275 default 0x7fff
276
Ravi Sarawadi8069b5d2022-04-10 23:36:52 -0700277config VBOOT
Ravi Sarawadi91ffac82022-05-07 16:37:09 -0700278 select VBOOT_SEPARATE_VERSTAGE
Ravi Sarawadi8069b5d2022-04-10 23:36:52 -0700279 select VBOOT_MUST_REQUEST_DISPLAY
280 select VBOOT_STARTS_IN_BOOTBLOCK
281 select VBOOT_VBNV_CMOS
282 select VBOOT_VBNV_CMOS_BACKUP_TO_FLASH
283 select VBOOT_X86_SHA256_ACCELERATION
284
Subrata Banikfebd3d72022-05-30 13:59:25 +0530285# Default hash block size is 1KiB. Increasing it to 4KiB to improve
286# hashing time as well as read time.
287config VBOOT_HASH_BLOCK_SIZE
288 hex
289 default 0x1000
290
Ravi Sarawadib8224f42022-04-10 23:31:24 -0700291config CBFS_SIZE
292 hex
293 default 0x200000
294
295config PRERAM_CBMEM_CONSOLE_SIZE
296 hex
Subrata Banik7d1995c2022-05-30 13:56:13 +0530297 default 0x2000
Ravi Sarawadib8224f42022-04-10 23:31:24 -0700298
Kapil Porwal1eb44252023-01-18 01:10:04 +0530299config CONSOLE_CBMEM_BUFFER_SIZE
300 hex
301 default 0x40000
302
Ravi Sarawadi8069b5d2022-04-10 23:36:52 -0700303config FSP_HEADER_PATH
304 string "Location of FSP headers"
305 default "src/vendorcode/intel/fsp/fsp2_0/meteorlake/"
306
307config FSP_FD_PATH
308 string
309 depends on FSP_USE_REPO
310 default "3rdparty/fsp/MeteorLakeFspBinPkg/Fsp.fd"
311
312config SOC_INTEL_METEORLAKE_DEBUG_CONSENT
313 int "Debug Consent for MTL"
314 # USB DBC is more common for developers so make this default to 3 if
315 # SOC_INTEL_DEBUG_CONSENT=y
Subrata Banik653e1572022-07-20 12:26:24 +0000316 default 3 if SOC_INTEL_DEBUG_CONSENT
Ravi Sarawadi8069b5d2022-04-10 23:36:52 -0700317 default 0
318 help
319 This is to control debug interface on SOC.
320 Setting non-zero value will allow to use DBC or DCI to debug SOC.
321 PlatformDebugConsent in FspmUpd.h has the details.
322
323 Desired platform debug type are
324 0:Disabled, 1:Enabled (DCI OOB+[DbC]), 2:Enabled (DCI OOB),
325 3:Enabled (USB3 DbC), 4:Enabled (XDP/MIPI60), 5:Enabled (USB2 DbC),
326 6:Enable (2-wire DCI OOB), 7:Manual
327
328config DATA_BUS_WIDTH
329 int
330 default 128
331
332config DIMMS_PER_CHANNEL
333 int
334 default 2
335
336config MRC_CHANNEL_WIDTH
337 int
338 default 16
339
Martin Rothf3a67292023-01-10 09:58:46 -0700340config CHROMEOS
341 select DEFAULT_SOFTWARE_CONNECTION_MANAGER
Sean Rhodes060df172022-05-21 10:39:27 +0100342
Ravi Sarawadi91ffac82022-05-07 16:37:09 -0700343config SOC_INTEL_GFX_FRAMEBUFFER_OFFSET
344 hex
345 default 0x800000
346
Subrata Banik7c4789d2022-07-09 22:41:48 +0000347choice
348 prompt "Multiprocessor (MP) Initialization configuration to use"
349 default MTL_USE_FSP_MP_INIT
350
351config MTL_USE_FSP_MP_INIT
352 bool "Use FSP MP init"
353 select MP_SERVICES_PPI_V2
354 help
355 Upon selection, coreboot brings APs from reset and the FSP runs feature programming.
356
357config MTL_USE_COREBOOT_MP_INIT
358 bool "Use coreboot MP init"
Subrata Banik848c37d2022-12-09 13:38:26 +0530359 # FSP assumes ownership of the APs (Application Processors)
360 # upon passing `NULL` pointer to the CpuMpPpi FSP-S UPD.
361 # Hence, select `MP_SERVICES_PPI_V2_NOOP` config to pass a valid
362 # pointer to the CpuMpPpi UPD with FSP_UNSUPPORTED type APIs.
363 # This will protect APs from getting hijacked by FSP while coreboot
364 # decides to set SkipMpInit UPD.
365 select MP_SERVICES_PPI_V2_NOOP
Subrata Banik7c4789d2022-07-09 22:41:48 +0000366 select RELOAD_MICROCODE_PATCH
367 help
Sridhar Siricilla3741e992022-08-16 21:52:32 +0530368 Upon selection, coreboot performs MP Initialization that includes feature programming.
Subrata Banik7c4789d2022-07-09 22:41:48 +0000369
370endchoice
371
Ravi Sarawadib8224f42022-04-10 23:31:24 -0700372endif