blob: 03951cc963226d61736b7b94d4cf21d5ea7cf04d [file] [log] [blame]
Ravi Sarawadib8224f42022-04-10 23:31:24 -07001config SOC_INTEL_METEORLAKE
2 bool
Ravi Sarawadi91ffac82022-05-07 16:37:09 -07003 help
4 Intel Meteorlake support
Ravi Sarawadib8224f42022-04-10 23:31:24 -07005
6if SOC_INTEL_METEORLAKE
7
8config CPU_SPECIFIC_OPTIONS
9 def_bool y
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070010 select ACPI_INTEL_HARDWARE_SLEEP_VALUES
Ravi Sarawadib8224f42022-04-10 23:31:24 -070011 select ARCH_X86
12 select BOOT_DEVICE_SUPPORTS_WRITES
Ravi Sarawadi8069b5d2022-04-10 23:36:52 -070013 select CACHE_MRC_SETTINGS
14 select CPU_INTEL_COMMON
Subrata Banik1f5154e2022-12-06 18:21:50 +053015 select CPU_INTEL_COMMON_VOLTAGE
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070016 select CPU_INTEL_FIRMWARE_INTERFACE_TABLE
17 select CPU_SUPPORTS_INTEL_TME
18 select CPU_SUPPORTS_PM_TIMER_EMULATION
Matt DeVillierdecbf7b2023-01-18 18:58:38 -060019 select DEFAULT_SOFTWARE_CONNECTION_MANAGER if MAINBOARD_HAS_CHROMEOS
Subrata Banike96993d2022-07-09 22:06:45 +000020 select DEFAULT_X2APIC_LATE_WORKAROUND
Saurabh Mishra16ba8e12022-11-22 13:35:08 +053021 select DISPLAY_FSP_VERSION_INFO_2
Ravi Sarawadie02fd832022-05-08 00:27:31 -070022 select DRIVERS_USB_ACPI
Sean Rhodes7bbc9a52022-07-18 11:31:00 +010023 select EDK2_CPU_TIMER_LIB if PAYLOAD_EDK2
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070024 select FSP_COMPRESS_FSP_S_LZ4
25 select FAST_SPI_SUPPORTS_EXT_BIOS_WINDOW
Ravi Sarawadi8069b5d2022-04-10 23:36:52 -070026 select FSP_M_XIP
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070027 select FSP_STATUS_GLOBAL_RESET_REQUIRED_3
Subrata Banike88bee72022-06-27 16:51:44 +053028 select FSP_USES_CB_DEBUG_EVENT_HANDLER
29 select FSPS_HAS_ARCH_UPD
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070030 select GENERIC_GPIO_LIB
Subrata Banike88bee72022-06-27 16:51:44 +053031 select HAVE_DEBUG_RAM_SETUP
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070032 select HAVE_FSP_GOP
Eran Mitrani222903e2022-12-19 11:27:10 -080033 select HAVE_HYPERTHREADING
Subrata Banikc0f4b122022-12-06 14:03:07 +053034 select HAVE_INTEL_COMPLIANCE_TEST_MODE
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070035 select HAVE_SMI_HANDLER
Ravi Sarawadib8224f42022-04-10 23:31:24 -070036 select IDT_IN_EVERY_STAGE
Subrata Banik0d6d2282022-07-09 22:17:02 +000037 select INTEL_DESCRIPTOR_MODE_CAPABLE
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070038 select INTEL_GMA_ACPI
Ravi Sarawadi8069b5d2022-04-10 23:36:52 -070039 select INTEL_GMA_ADD_VBT if RUN_FSP_GOP
Dinesh Gehlot0d76a302022-12-09 07:24:08 +000040 select INTEL_GMA_OPREGION_2_1
Subrata Banik0d6d2282022-07-09 22:17:02 +000041 select IOAPIC
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070042 select MICROCODE_BLOB_UNDISCLOSED
Subrata Banika2473192023-02-22 13:03:04 +000043 select MP_SERVICES_PPI_V2
Subrata Banik0d6d2282022-07-09 22:17:02 +000044 select MRC_SETTINGS_PROTECT
Subrata Banik0d6d2282022-07-09 22:17:02 +000045 select PARALLEL_MP_AP_WORK
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070046 select PLATFORM_USES_FSP2_3
47 select PMC_GLOBAL_RESET_ENABLE_LOCK
Ravi Sarawadib8224f42022-04-10 23:31:24 -070048 select SOC_INTEL_COMMON
Ravi Sarawadie02fd832022-05-08 00:27:31 -070049 select SOC_INTEL_COMMON_ACPI_WAKE_SOURCE
Ravi Sarawadi8069b5d2022-04-10 23:36:52 -070050 select SOC_INTEL_COMMON_BLOCK
Ravi Sarawadie02fd832022-05-08 00:27:31 -070051 select SOC_INTEL_COMMON_BLOCK_ACPI
52 select SOC_INTEL_COMMON_BLOCK_ACPI_CPPC
Sridhar Siricillad1237da2022-12-09 01:13:45 +053053 select SOC_INTEL_COMMON_BLOCK_ACPI_CPU_HYBRID
Ravi Sarawadie02fd832022-05-08 00:27:31 -070054 select SOC_INTEL_COMMON_BLOCK_ACPI_GPIO
Subrata Banik2a2488f2022-12-05 20:28:42 +053055 select SOC_INTEL_COMMON_BLOCK_ACPI_LPIT
Ravi Sarawadie02fd832022-05-08 00:27:31 -070056 select SOC_INTEL_COMMON_BLOCK_ACPI_PEP
57 select SOC_INTEL_COMMON_BLOCK_ACPI_PEP_LPM_REQ
Ravi Sarawadib8224f42022-04-10 23:31:24 -070058 select SOC_INTEL_COMMON_BLOCK_CAR
Ravi Sarawadi8069b5d2022-04-10 23:36:52 -070059 select SOC_INTEL_COMMON_BLOCK_CHIP_CONFIG
Subrata Banik00b682e2022-09-14 17:58:51 -070060 select SOC_INTEL_COMMON_BLOCK_CNVI
Ravi Sarawadib8224f42022-04-10 23:31:24 -070061 select SOC_INTEL_COMMON_BLOCK_CPU
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070062 select SOC_INTEL_COMMON_BLOCK_CPU_MPINIT
63 select SOC_INTEL_COMMON_BLOCK_CPU_SMMRELOCATE
64 select SOC_INTEL_COMMON_BLOCK_DTT
65 select SOC_INTEL_COMMON_BLOCK_GPIO_DUAL_ROUTE_SUPPORT
Subrata Banikbae1de12022-07-21 13:43:37 +000066 select SOC_INTEL_COMMON_BLOCK_GPIO_LOCK_USING_PCR
Jamie Ryub6c32d72022-08-03 01:13:33 -070067 select SOC_INTEL_COMMON_BLOCK_GPIO_PMODE_4BITS
Ravi Sarawadib8224f42022-04-10 23:31:24 -070068 select SOC_INTEL_COMMON_BLOCK_GSPI_VERSION_2
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070069 select SOC_INTEL_COMMON_BLOCK_HDA
Subrata Banik98b69672022-11-23 14:46:16 +053070 select SOC_INTEL_COMMON_BLOCK_HECI1_DISABLE_USING_PMC_IPC
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070071 select SOC_INTEL_COMMON_BLOCK_IPU
72 select SOC_INTEL_COMMON_BLOCK_IOE_P2SB
Kapil Porwalcca3c902022-12-19 23:57:15 +053073 select SOC_INTEL_COMMON_BLOCK_IRQ
Dinesh Gehlotef2e4fc2023-02-20 13:15:13 +000074 select SOC_INTEL_COMMON_BLOCK_ME_SPEC_18
Ravi Sarawadi8069b5d2022-04-10 23:36:52 -070075 select SOC_INTEL_COMMON_BLOCK_MEMINIT
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070076 select SOC_INTEL_COMMON_BLOCK_PCIE_RTD3
77 select SOC_INTEL_COMMON_BLOCK_PMC_EPOC
78 select SOC_INTEL_COMMON_BLOCK_POWER_LIMIT
Ravi Sarawadib8224f42022-04-10 23:31:24 -070079 select SOC_INTEL_COMMON_BLOCK_SA
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070080 select SOC_INTEL_COMMON_BLOCK_SMM
81 select SOC_INTEL_COMMON_BLOCK_SMM_IO_TRAP
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070082 select SOC_INTEL_COMMON_BLOCK_THERMAL_BEHIND_PMC
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070083 select SOC_INTEL_COMMON_BLOCK_XHCI
84 select SOC_INTEL_COMMON_BLOCK_XHCI_ELOG
85 select SOC_INTEL_COMMON_BASECODE
86 select SOC_INTEL_COMMON_FSP_RESET
Angel Ponseb90c512022-07-18 14:41:24 +020087 select SOC_INTEL_COMMON_PCH_CLIENT
Ravi Sarawadib8224f42022-04-10 23:31:24 -070088 select SOC_INTEL_COMMON_RESET
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070089 select SOC_INTEL_COMMON_BLOCK_IOC
Subrata Banikb9553042022-11-24 23:48:13 +053090 select SOC_INTEL_CSE_SEND_EOP_LATE
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070091 select SOC_INTEL_CSE_SET_EOP
Wonkyu Kima8884892022-08-10 14:10:03 -070092 select SOC_INTEL_GFX_NON_PREFETCHABLE_MMIO
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070093 select SOC_INTEL_MEM_MAPPED_PM_CONFIGURATION
Ravi Sarawadib8224f42022-04-10 23:31:24 -070094 select SSE2
95 select SUPPORT_CPU_UCODE_IN_CBFS
96 select TSC_MONOTONIC_TIMER
97 select UDELAY_TSC
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070098 select UDK_202111_BINDING
Subrata Banik6a22c5f2022-11-21 17:39:57 +053099 select X86_INIT_NEED_1_SIPI
Ravi Sarawadi91ffac82022-05-07 16:37:09 -0700100
Subrata Banik8e158592022-12-13 12:16:52 +0530101config SOC_INTEL_METEORLAKE_TCSS_USB4_SUPPORT
102 bool
103 default y
104 select SOC_INTEL_COMMON_BLOCK_TCSS
105 select SOC_INTEL_COMMON_BLOCK_USB4
106 select SOC_INTEL_COMMON_BLOCK_USB4_PCIE
107 select SOC_INTEL_COMMON_BLOCK_USB4_XHCI
108
Subrata Banik43004212022-12-13 12:20:47 +0530109config METEORLAKE_CAR_ENHANCED_NEM
110 bool
111 default y if !INTEL_CAR_NEM
112 select INTEL_CAR_NEM_ENHANCED
113 select CAR_HAS_SF_MASKS
114 select COS_MAPPED_TO_MSB
115 select CAR_HAS_L3_PROTECTED_WAYS
116
Ravi Sarawadi91ffac82022-05-07 16:37:09 -0700117config MAX_CPUS
118 int
119 default 22
Ravi Sarawadib8224f42022-04-10 23:31:24 -0700120
121config DCACHE_RAM_BASE
122 default 0xfef00000
123
124config DCACHE_RAM_SIZE
125 default 0xc0000
126 help
127 The size of the cache-as-ram region required during bootblock
128 and/or romstage.
129
130config DCACHE_BSP_STACK_SIZE
131 hex
132 default 0x80400
133 help
134 The amount of anticipated stack usage in CAR by bootblock and
135 other stages. In the case of FSP_USES_CB_STACK default value will be
136 sum of FSP-M stack requirement(512KiB) and CB romstage stack requirement
137 (~1KiB).
138
139config FSP_TEMP_RAM_SIZE
140 hex
141 default 0x20000
142 help
143 The amount of anticipated heap usage in CAR by FSP.
144 Refer to Platform FSP integration guide document to know
145 the exact FSP requirement for Heap setup.
146
Ravi Sarawadi91ffac82022-05-07 16:37:09 -0700147config CHIPSET_DEVICETREE
148 string
149 default "soc/intel/meteorlake/chipset.cb"
150
151config EXT_BIOS_WIN_BASE
152 default 0xf8000000
153
154config EXT_BIOS_WIN_SIZE
155 default 0x2000000
156
Ravi Sarawadib8224f42022-04-10 23:31:24 -0700157config IFD_CHIPSET
158 string
Subrata Banikd624e742022-07-06 06:45:57 +0000159 default "mtl"
Ravi Sarawadib8224f42022-04-10 23:31:24 -0700160
161config IED_REGION_SIZE
162 hex
163 default 0x400000
164
165config HEAP_SIZE
166 hex
167 default 0x10000
168
Subrata Banika33bcb92022-07-06 07:07:26 +0000169# Intel recommends reserving the PCIe TBT root port resources as below:
Ravi Sarawadi91ffac82022-05-07 16:37:09 -0700170# - 42 buses
171# - 194 MiB Non-prefetchable memory
172# - 448 MiB Prefetchable memory
173if SOC_INTEL_ENABLE_USB4_PCIE_RESOURCES
174
175config PCIEXP_HOTPLUG_BUSES
176 int
177 default 42
178
179config PCIEXP_HOTPLUG_MEM
180 hex
181 default 0xc200000
182
183config PCIEXP_HOTPLUG_PREFETCH_MEM
184 hex
185 default 0x1c000000
186
187endif # SOC_INTEL_ENABLE_USB4_PCIE_RESOURCES
188
189config MAX_TBT_ROOT_PORTS
190 int
191 default 4
192
193config MAX_ROOT_PORTS
194 int
195 default 12
196
197config MAX_PCIE_CLOCK_SRC
198 int
199 default 9
200
201config SMM_TSEG_SIZE
202 hex
203 default 0x800000
204
205config SMM_RESERVED_SIZE
206 hex
207 default 0x200000
208
Ravi Sarawadib8224f42022-04-10 23:31:24 -0700209config PCR_BASE_ADDRESS
210 hex
211 default 0xe0000000
212 help
213 This option allows you to select MMIO Base Address of sideband bus.
214
215config ECAM_MMCONF_BASE_ADDRESS
216 default 0xc0000000
217
Sridhar Siricillad9c82692023-01-05 17:08:17 +0530218config SOC_INTEL_PERFORMANCE_CORE_SCALE_FACTOR
219 int
220 default 125
221
222config SOC_INTEL_EFFICIENT_CORE_SCALE_FACTOR
223 int
224 default 100
225
Ravi Sarawadib8224f42022-04-10 23:31:24 -0700226config CPU_BCLK_MHZ
227 int
228 default 100
229
230config SOC_INTEL_COMMON_BLOCK_GSPI_CLOCK_MHZ
231 int
232 default 120
233
234config CPU_XTAL_HZ
235 default 38400000
236
237config DRIVERS_I2C_DESIGNWARE_CLOCK_MHZ
238 int
239 default 133
240
241config SOC_INTEL_COMMON_BLOCK_GSPI_MAX
242 int
Subrata Banike54a8fd2022-07-06 12:54:48 +0000243 default 3
Ravi Sarawadib8224f42022-04-10 23:31:24 -0700244
245config SOC_INTEL_I2C_DEV_MAX
246 int
247 default 6
248
249config SOC_INTEL_UART_DEV_MAX
250 int
251 default 3
252
Ravi Sarawadi91ffac82022-05-07 16:37:09 -0700253config SOC_INTEL_USB2_DEV_MAX
254 int
255 default 10
256
257config SOC_INTEL_USB3_DEV_MAX
258 int
259 default 2
260
Ravi Sarawadib8224f42022-04-10 23:31:24 -0700261config CONSOLE_UART_BASE_ADDRESS
262 hex
Ravi Sarawadi91ffac82022-05-07 16:37:09 -0700263 default 0xfe02c000
Ravi Sarawadib8224f42022-04-10 23:31:24 -0700264 depends on INTEL_LPSS_UART_FOR_CONSOLE
265
Ravi Sarawadi91ffac82022-05-07 16:37:09 -0700266config VBT_DATA_SIZE_KB
267 int
268 default 9
269
Ravi Sarawadib8224f42022-04-10 23:31:24 -0700270# Clock divider parameters for 115200 baud rate
Angel Pons054ff5e2022-06-26 10:19:53 +0200271# Baudrate = (UART source clock * M) /(N *16)
Wonkyu Kim60d9b892022-10-10 23:01:38 -0700272# MTL UART source clock: 100MHz
Ravi Sarawadib8224f42022-04-10 23:31:24 -0700273config SOC_INTEL_COMMON_LPSS_UART_CLK_M_VAL
274 hex
275 default 0x25a
276
277config SOC_INTEL_COMMON_LPSS_UART_CLK_N_VAL
278 hex
279 default 0x7fff
280
Ravi Sarawadi8069b5d2022-04-10 23:36:52 -0700281config VBOOT
Ravi Sarawadi91ffac82022-05-07 16:37:09 -0700282 select VBOOT_SEPARATE_VERSTAGE
Ravi Sarawadi8069b5d2022-04-10 23:36:52 -0700283 select VBOOT_MUST_REQUEST_DISPLAY
284 select VBOOT_STARTS_IN_BOOTBLOCK
285 select VBOOT_VBNV_CMOS
286 select VBOOT_VBNV_CMOS_BACKUP_TO_FLASH
287 select VBOOT_X86_SHA256_ACCELERATION
288
Subrata Banikfebd3d72022-05-30 13:59:25 +0530289# Default hash block size is 1KiB. Increasing it to 4KiB to improve
290# hashing time as well as read time.
291config VBOOT_HASH_BLOCK_SIZE
292 hex
293 default 0x1000
294
Ravi Sarawadib8224f42022-04-10 23:31:24 -0700295config CBFS_SIZE
296 hex
297 default 0x200000
298
299config PRERAM_CBMEM_CONSOLE_SIZE
300 hex
Kapil Porwalb10a4bf2023-01-18 01:20:40 +0530301 default 0x16000 if CONSOLE_SERIAL
Subrata Banik7d1995c2022-05-30 13:56:13 +0530302 default 0x2000
Ravi Sarawadib8224f42022-04-10 23:31:24 -0700303
Kapil Porwal1eb44252023-01-18 01:10:04 +0530304config CONSOLE_CBMEM_BUFFER_SIZE
305 hex
Kapil Porwalb10a4bf2023-01-18 01:20:40 +0530306 default 0x100000 if CONSOLE_SERIAL
Kapil Porwal1eb44252023-01-18 01:10:04 +0530307 default 0x40000
308
Ravi Sarawadi8069b5d2022-04-10 23:36:52 -0700309config FSP_HEADER_PATH
310 string "Location of FSP headers"
311 default "src/vendorcode/intel/fsp/fsp2_0/meteorlake/"
312
313config FSP_FD_PATH
314 string
315 depends on FSP_USE_REPO
316 default "3rdparty/fsp/MeteorLakeFspBinPkg/Fsp.fd"
317
318config SOC_INTEL_METEORLAKE_DEBUG_CONSENT
319 int "Debug Consent for MTL"
320 # USB DBC is more common for developers so make this default to 3 if
321 # SOC_INTEL_DEBUG_CONSENT=y
Subrata Banik653e1572022-07-20 12:26:24 +0000322 default 3 if SOC_INTEL_DEBUG_CONSENT
Ravi Sarawadi8069b5d2022-04-10 23:36:52 -0700323 default 0
324 help
325 This is to control debug interface on SOC.
326 Setting non-zero value will allow to use DBC or DCI to debug SOC.
327 PlatformDebugConsent in FspmUpd.h has the details.
328
329 Desired platform debug type are
330 0:Disabled, 1:Enabled (DCI OOB+[DbC]), 2:Enabled (DCI OOB),
331 3:Enabled (USB3 DbC), 4:Enabled (XDP/MIPI60), 5:Enabled (USB2 DbC),
332 6:Enable (2-wire DCI OOB), 7:Manual
333
334config DATA_BUS_WIDTH
335 int
336 default 128
337
338config DIMMS_PER_CHANNEL
339 int
340 default 2
341
342config MRC_CHANNEL_WIDTH
343 int
344 default 16
345
Ravi Sarawadi91ffac82022-05-07 16:37:09 -0700346config SOC_INTEL_GFX_FRAMEBUFFER_OFFSET
347 hex
348 default 0x800000
349
Kapil Porwale988cc22023-01-16 16:41:49 +0000350config FSP_PUBLISH_MBP_HOB
351 bool
352 default n if CHROMEOS
353 default y
354 help
355 This is to control creation of ME_BIOS_PAYLOAD_HOB (MBP HOB) by FSP.
356 Disabling it for the platforms, which do not use MBP HOB, can improve the boot time.
357
Ravi Sarawadib8224f42022-04-10 23:31:24 -0700358endif