blob: dc155747aaa47eecc792a55df0a13ea83dbb9a50 [file] [log] [blame]
Ravi Sarawadib8224f42022-04-10 23:31:24 -07001config SOC_INTEL_METEORLAKE
2 bool
Ravi Sarawadi91ffac82022-05-07 16:37:09 -07003 help
4 Intel Meteorlake support
Ravi Sarawadib8224f42022-04-10 23:31:24 -07005
6if SOC_INTEL_METEORLAKE
7
8config CPU_SPECIFIC_OPTIONS
9 def_bool y
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070010 select ACPI_INTEL_HARDWARE_SLEEP_VALUES
Ravi Sarawadib8224f42022-04-10 23:31:24 -070011 select ARCH_X86
12 select BOOT_DEVICE_SUPPORTS_WRITES
Ravi Sarawadi8069b5d2022-04-10 23:36:52 -070013 select CACHE_MRC_SETTINGS
14 select CPU_INTEL_COMMON
Subrata Banik1f5154e2022-12-06 18:21:50 +053015 select CPU_INTEL_COMMON_VOLTAGE
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070016 select CPU_INTEL_FIRMWARE_INTERFACE_TABLE
17 select CPU_SUPPORTS_INTEL_TME
18 select CPU_SUPPORTS_PM_TIMER_EMULATION
Subrata Banike96993d2022-07-09 22:06:45 +000019 select DEFAULT_X2APIC_LATE_WORKAROUND
Saurabh Mishra16ba8e12022-11-22 13:35:08 +053020 select DISPLAY_FSP_VERSION_INFO_2
Ravi Sarawadie02fd832022-05-08 00:27:31 -070021 select DRIVERS_USB_ACPI
Sean Rhodes7bbc9a52022-07-18 11:31:00 +010022 select EDK2_CPU_TIMER_LIB if PAYLOAD_EDK2
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070023 select FSP_COMPRESS_FSP_S_LZ4
24 select FAST_SPI_SUPPORTS_EXT_BIOS_WINDOW
Ravi Sarawadi8069b5d2022-04-10 23:36:52 -070025 select FSP_M_XIP
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070026 select FSP_STATUS_GLOBAL_RESET_REQUIRED_3
Subrata Banike88bee72022-06-27 16:51:44 +053027 select FSP_USES_CB_DEBUG_EVENT_HANDLER
28 select FSPS_HAS_ARCH_UPD
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070029 select GENERIC_GPIO_LIB
Subrata Banike88bee72022-06-27 16:51:44 +053030 select HAVE_DEBUG_RAM_SETUP
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070031 select HAVE_FSP_GOP
Subrata Banikc0f4b122022-12-06 14:03:07 +053032 select HAVE_INTEL_COMPLIANCE_TEST_MODE
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070033 select HAVE_SMI_HANDLER
Ravi Sarawadib8224f42022-04-10 23:31:24 -070034 select IDT_IN_EVERY_STAGE
35 select INTEL_CAR_NEM
Subrata Banik0d6d2282022-07-09 22:17:02 +000036 select INTEL_DESCRIPTOR_MODE_CAPABLE
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070037 select INTEL_GMA_ACPI
Ravi Sarawadi8069b5d2022-04-10 23:36:52 -070038 select INTEL_GMA_ADD_VBT if RUN_FSP_GOP
Subrata Banik0d6d2282022-07-09 22:17:02 +000039 select IOAPIC
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070040 select MICROCODE_BLOB_UNDISCLOSED
Subrata Banik0d6d2282022-07-09 22:17:02 +000041 select MRC_SETTINGS_PROTECT
Subrata Banik0d6d2282022-07-09 22:17:02 +000042 select PARALLEL_MP_AP_WORK
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070043 select PLATFORM_USES_FSP2_3
44 select PMC_GLOBAL_RESET_ENABLE_LOCK
Ravi Sarawadib8224f42022-04-10 23:31:24 -070045 select SOC_INTEL_COMMON
Ravi Sarawadie02fd832022-05-08 00:27:31 -070046 select SOC_INTEL_COMMON_ACPI_WAKE_SOURCE
Ravi Sarawadi8069b5d2022-04-10 23:36:52 -070047 select SOC_INTEL_COMMON_BLOCK
Ravi Sarawadie02fd832022-05-08 00:27:31 -070048 select SOC_INTEL_COMMON_BLOCK_ACPI
49 select SOC_INTEL_COMMON_BLOCK_ACPI_CPPC
Sridhar Siricillad1237da2022-12-09 01:13:45 +053050 select SOC_INTEL_COMMON_BLOCK_ACPI_CPU_HYBRID
Ravi Sarawadie02fd832022-05-08 00:27:31 -070051 select SOC_INTEL_COMMON_BLOCK_ACPI_GPIO
Subrata Banik2a2488f2022-12-05 20:28:42 +053052 select SOC_INTEL_COMMON_BLOCK_ACPI_LPIT
Ravi Sarawadie02fd832022-05-08 00:27:31 -070053 select SOC_INTEL_COMMON_BLOCK_ACPI_PEP
54 select SOC_INTEL_COMMON_BLOCK_ACPI_PEP_LPM_REQ
Ravi Sarawadib8224f42022-04-10 23:31:24 -070055 select SOC_INTEL_COMMON_BLOCK_CAR
Ravi Sarawadi8069b5d2022-04-10 23:36:52 -070056 select SOC_INTEL_COMMON_BLOCK_CHIP_CONFIG
Subrata Banik00b682e2022-09-14 17:58:51 -070057 select SOC_INTEL_COMMON_BLOCK_CNVI
Ravi Sarawadib8224f42022-04-10 23:31:24 -070058 select SOC_INTEL_COMMON_BLOCK_CPU
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070059 select SOC_INTEL_COMMON_BLOCK_CPU_MPINIT
60 select SOC_INTEL_COMMON_BLOCK_CPU_SMMRELOCATE
61 select SOC_INTEL_COMMON_BLOCK_DTT
62 select SOC_INTEL_COMMON_BLOCK_GPIO_DUAL_ROUTE_SUPPORT
Subrata Banikbae1de12022-07-21 13:43:37 +000063 select SOC_INTEL_COMMON_BLOCK_GPIO_LOCK_USING_PCR
Jamie Ryub6c32d72022-08-03 01:13:33 -070064 select SOC_INTEL_COMMON_BLOCK_GPIO_PMODE_4BITS
Ravi Sarawadib8224f42022-04-10 23:31:24 -070065 select SOC_INTEL_COMMON_BLOCK_GSPI_VERSION_2
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070066 select SOC_INTEL_COMMON_BLOCK_HDA
Subrata Banik98b69672022-11-23 14:46:16 +053067 select SOC_INTEL_COMMON_BLOCK_HECI1_DISABLE_USING_PMC_IPC
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070068 select SOC_INTEL_COMMON_BLOCK_IPU
69 select SOC_INTEL_COMMON_BLOCK_IOE_P2SB
Ravi Sarawadi8069b5d2022-04-10 23:36:52 -070070 select SOC_INTEL_COMMON_BLOCK_MEMINIT
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070071 select SOC_INTEL_COMMON_BLOCK_PCIE_RTD3
72 select SOC_INTEL_COMMON_BLOCK_PMC_EPOC
73 select SOC_INTEL_COMMON_BLOCK_POWER_LIMIT
Ravi Sarawadib8224f42022-04-10 23:31:24 -070074 select SOC_INTEL_COMMON_BLOCK_SA
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070075 select SOC_INTEL_COMMON_BLOCK_SMM
76 select SOC_INTEL_COMMON_BLOCK_SMM_IO_TRAP
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070077 select SOC_INTEL_COMMON_BLOCK_THERMAL_BEHIND_PMC
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070078 select SOC_INTEL_COMMON_BLOCK_XHCI
79 select SOC_INTEL_COMMON_BLOCK_XHCI_ELOG
80 select SOC_INTEL_COMMON_BASECODE
81 select SOC_INTEL_COMMON_FSP_RESET
Angel Ponseb90c512022-07-18 14:41:24 +020082 select SOC_INTEL_COMMON_PCH_CLIENT
Ravi Sarawadib8224f42022-04-10 23:31:24 -070083 select SOC_INTEL_COMMON_RESET
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070084 select SOC_INTEL_COMMON_BLOCK_IOC
Subrata Banikb9553042022-11-24 23:48:13 +053085 select SOC_INTEL_CSE_SEND_EOP_LATE
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070086 select SOC_INTEL_CSE_SET_EOP
Wonkyu Kima8884892022-08-10 14:10:03 -070087 select SOC_INTEL_GFX_NON_PREFETCHABLE_MMIO
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070088 select SOC_INTEL_MEM_MAPPED_PM_CONFIGURATION
Ravi Sarawadib8224f42022-04-10 23:31:24 -070089 select SSE2
90 select SUPPORT_CPU_UCODE_IN_CBFS
91 select TSC_MONOTONIC_TIMER
92 select UDELAY_TSC
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070093 select UDK_202111_BINDING
Subrata Banik6a22c5f2022-11-21 17:39:57 +053094 select X86_INIT_NEED_1_SIPI
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070095
Subrata Banik8e158592022-12-13 12:16:52 +053096config SOC_INTEL_METEORLAKE_TCSS_USB4_SUPPORT
97 bool
98 default y
99 select SOC_INTEL_COMMON_BLOCK_TCSS
100 select SOC_INTEL_COMMON_BLOCK_USB4
101 select SOC_INTEL_COMMON_BLOCK_USB4_PCIE
102 select SOC_INTEL_COMMON_BLOCK_USB4_XHCI
103
Subrata Banik43004212022-12-13 12:20:47 +0530104config METEORLAKE_CAR_ENHANCED_NEM
105 bool
106 default y if !INTEL_CAR_NEM
107 select INTEL_CAR_NEM_ENHANCED
108 select CAR_HAS_SF_MASKS
109 select COS_MAPPED_TO_MSB
110 select CAR_HAS_L3_PROTECTED_WAYS
111
Ravi Sarawadi91ffac82022-05-07 16:37:09 -0700112config MAX_CPUS
113 int
114 default 22
Ravi Sarawadib8224f42022-04-10 23:31:24 -0700115
116config DCACHE_RAM_BASE
117 default 0xfef00000
118
119config DCACHE_RAM_SIZE
120 default 0xc0000
121 help
122 The size of the cache-as-ram region required during bootblock
123 and/or romstage.
124
125config DCACHE_BSP_STACK_SIZE
126 hex
127 default 0x80400
128 help
129 The amount of anticipated stack usage in CAR by bootblock and
130 other stages. In the case of FSP_USES_CB_STACK default value will be
131 sum of FSP-M stack requirement(512KiB) and CB romstage stack requirement
132 (~1KiB).
133
134config FSP_TEMP_RAM_SIZE
135 hex
136 default 0x20000
137 help
138 The amount of anticipated heap usage in CAR by FSP.
139 Refer to Platform FSP integration guide document to know
140 the exact FSP requirement for Heap setup.
141
Ravi Sarawadi91ffac82022-05-07 16:37:09 -0700142config CHIPSET_DEVICETREE
143 string
144 default "soc/intel/meteorlake/chipset.cb"
145
146config EXT_BIOS_WIN_BASE
147 default 0xf8000000
148
149config EXT_BIOS_WIN_SIZE
150 default 0x2000000
151
Ravi Sarawadib8224f42022-04-10 23:31:24 -0700152config IFD_CHIPSET
153 string
Subrata Banikd624e742022-07-06 06:45:57 +0000154 default "mtl"
Ravi Sarawadib8224f42022-04-10 23:31:24 -0700155
156config IED_REGION_SIZE
157 hex
158 default 0x400000
159
160config HEAP_SIZE
161 hex
162 default 0x10000
163
Subrata Banika33bcb92022-07-06 07:07:26 +0000164# Intel recommends reserving the PCIe TBT root port resources as below:
Ravi Sarawadi91ffac82022-05-07 16:37:09 -0700165# - 42 buses
166# - 194 MiB Non-prefetchable memory
167# - 448 MiB Prefetchable memory
168if SOC_INTEL_ENABLE_USB4_PCIE_RESOURCES
169
170config PCIEXP_HOTPLUG_BUSES
171 int
172 default 42
173
174config PCIEXP_HOTPLUG_MEM
175 hex
176 default 0xc200000
177
178config PCIEXP_HOTPLUG_PREFETCH_MEM
179 hex
180 default 0x1c000000
181
182endif # SOC_INTEL_ENABLE_USB4_PCIE_RESOURCES
183
184config MAX_TBT_ROOT_PORTS
185 int
186 default 4
187
188config MAX_ROOT_PORTS
189 int
190 default 12
191
192config MAX_PCIE_CLOCK_SRC
193 int
194 default 9
195
196config SMM_TSEG_SIZE
197 hex
198 default 0x800000
199
200config SMM_RESERVED_SIZE
201 hex
202 default 0x200000
203
Ravi Sarawadib8224f42022-04-10 23:31:24 -0700204config PCR_BASE_ADDRESS
205 hex
206 default 0xe0000000
207 help
208 This option allows you to select MMIO Base Address of sideband bus.
209
210config ECAM_MMCONF_BASE_ADDRESS
211 default 0xc0000000
212
213config CPU_BCLK_MHZ
214 int
215 default 100
216
217config SOC_INTEL_COMMON_BLOCK_GSPI_CLOCK_MHZ
218 int
219 default 120
220
221config CPU_XTAL_HZ
222 default 38400000
223
224config DRIVERS_I2C_DESIGNWARE_CLOCK_MHZ
225 int
226 default 133
227
228config SOC_INTEL_COMMON_BLOCK_GSPI_MAX
229 int
Subrata Banike54a8fd2022-07-06 12:54:48 +0000230 default 3
Ravi Sarawadib8224f42022-04-10 23:31:24 -0700231
232config SOC_INTEL_I2C_DEV_MAX
233 int
234 default 6
235
236config SOC_INTEL_UART_DEV_MAX
237 int
238 default 3
239
Ravi Sarawadi91ffac82022-05-07 16:37:09 -0700240config SOC_INTEL_USB2_DEV_MAX
241 int
242 default 10
243
244config SOC_INTEL_USB3_DEV_MAX
245 int
246 default 2
247
Ravi Sarawadib8224f42022-04-10 23:31:24 -0700248config CONSOLE_UART_BASE_ADDRESS
249 hex
Ravi Sarawadi91ffac82022-05-07 16:37:09 -0700250 default 0xfe02c000
Ravi Sarawadib8224f42022-04-10 23:31:24 -0700251 depends on INTEL_LPSS_UART_FOR_CONSOLE
252
Ravi Sarawadi91ffac82022-05-07 16:37:09 -0700253config VBT_DATA_SIZE_KB
254 int
255 default 9
256
Ravi Sarawadib8224f42022-04-10 23:31:24 -0700257# Clock divider parameters for 115200 baud rate
Angel Pons054ff5e2022-06-26 10:19:53 +0200258# Baudrate = (UART source clock * M) /(N *16)
Wonkyu Kim60d9b892022-10-10 23:01:38 -0700259# MTL UART source clock: 100MHz
Ravi Sarawadib8224f42022-04-10 23:31:24 -0700260config SOC_INTEL_COMMON_LPSS_UART_CLK_M_VAL
261 hex
262 default 0x25a
263
264config SOC_INTEL_COMMON_LPSS_UART_CLK_N_VAL
265 hex
266 default 0x7fff
267
Ravi Sarawadi8069b5d2022-04-10 23:36:52 -0700268config VBOOT
Ravi Sarawadi91ffac82022-05-07 16:37:09 -0700269 select VBOOT_SEPARATE_VERSTAGE
Ravi Sarawadi8069b5d2022-04-10 23:36:52 -0700270 select VBOOT_MUST_REQUEST_DISPLAY
271 select VBOOT_STARTS_IN_BOOTBLOCK
272 select VBOOT_VBNV_CMOS
273 select VBOOT_VBNV_CMOS_BACKUP_TO_FLASH
274 select VBOOT_X86_SHA256_ACCELERATION
275
Subrata Banikfebd3d72022-05-30 13:59:25 +0530276# Default hash block size is 1KiB. Increasing it to 4KiB to improve
277# hashing time as well as read time.
278config VBOOT_HASH_BLOCK_SIZE
279 hex
280 default 0x1000
281
Ravi Sarawadib8224f42022-04-10 23:31:24 -0700282config CBFS_SIZE
283 hex
284 default 0x200000
285
286config PRERAM_CBMEM_CONSOLE_SIZE
287 hex
Ravi Sarawadi91ffac82022-05-07 16:37:09 -0700288 default 0x1400
Ravi Sarawadib8224f42022-04-10 23:31:24 -0700289
Ravi Sarawadi8069b5d2022-04-10 23:36:52 -0700290config FSP_HEADER_PATH
291 string "Location of FSP headers"
292 default "src/vendorcode/intel/fsp/fsp2_0/meteorlake/"
293
294config FSP_FD_PATH
295 string
296 depends on FSP_USE_REPO
297 default "3rdparty/fsp/MeteorLakeFspBinPkg/Fsp.fd"
298
299config SOC_INTEL_METEORLAKE_DEBUG_CONSENT
300 int "Debug Consent for MTL"
301 # USB DBC is more common for developers so make this default to 3 if
302 # SOC_INTEL_DEBUG_CONSENT=y
Subrata Banik653e1572022-07-20 12:26:24 +0000303 default 3 if SOC_INTEL_DEBUG_CONSENT
Ravi Sarawadi8069b5d2022-04-10 23:36:52 -0700304 default 0
305 help
306 This is to control debug interface on SOC.
307 Setting non-zero value will allow to use DBC or DCI to debug SOC.
308 PlatformDebugConsent in FspmUpd.h has the details.
309
310 Desired platform debug type are
311 0:Disabled, 1:Enabled (DCI OOB+[DbC]), 2:Enabled (DCI OOB),
312 3:Enabled (USB3 DbC), 4:Enabled (XDP/MIPI60), 5:Enabled (USB2 DbC),
313 6:Enable (2-wire DCI OOB), 7:Manual
314
315config DATA_BUS_WIDTH
316 int
317 default 128
318
319config DIMMS_PER_CHANNEL
320 int
321 default 2
322
323config MRC_CHANNEL_WIDTH
324 int
325 default 16
326
Ravi Sarawadi91ffac82022-05-07 16:37:09 -0700327config SOC_INTEL_GFX_FRAMEBUFFER_OFFSET
328 hex
329 default 0x800000
330
Subrata Banik7c4789d2022-07-09 22:41:48 +0000331choice
332 prompt "Multiprocessor (MP) Initialization configuration to use"
333 default MTL_USE_FSP_MP_INIT
334
335config MTL_USE_FSP_MP_INIT
336 bool "Use FSP MP init"
337 select MP_SERVICES_PPI_V2
338 help
339 Upon selection, coreboot brings APs from reset and the FSP runs feature programming.
340
341config MTL_USE_COREBOOT_MP_INIT
342 bool "Use coreboot MP init"
343 select RELOAD_MICROCODE_PATCH
344 help
Sridhar Siricilla3741e992022-08-16 21:52:32 +0530345 Upon selection, coreboot performs MP Initialization that includes feature programming.
Subrata Banik7c4789d2022-07-09 22:41:48 +0000346
347endchoice
348
Ravi Sarawadib8224f42022-04-10 23:31:24 -0700349endif