blob: c4acba850d4dbea544636ae06383d7b20053933a [file] [log] [blame]
Ravi Sarawadib8224f42022-04-10 23:31:24 -07001config SOC_INTEL_METEORLAKE
2 bool
Ravi Sarawadi91ffac82022-05-07 16:37:09 -07003 select ACPI_INTEL_HARDWARE_SLEEP_VALUES
Ravi Sarawadib8224f42022-04-10 23:31:24 -07004 select ARCH_X86
5 select BOOT_DEVICE_SUPPORTS_WRITES
Ravi Sarawadi8069b5d2022-04-10 23:36:52 -07006 select CACHE_MRC_SETTINGS
7 select CPU_INTEL_COMMON
Subrata Banik1f5154e2022-12-06 18:21:50 +05308 select CPU_INTEL_COMMON_VOLTAGE
Ravi Sarawadi91ffac82022-05-07 16:37:09 -07009 select CPU_INTEL_FIRMWARE_INTERFACE_TABLE
10 select CPU_SUPPORTS_INTEL_TME
11 select CPU_SUPPORTS_PM_TIMER_EMULATION
Matt DeVillierdecbf7b2023-01-18 18:58:38 -060012 select DEFAULT_SOFTWARE_CONNECTION_MANAGER if MAINBOARD_HAS_CHROMEOS
Subrata Banike96993d2022-07-09 22:06:45 +000013 select DEFAULT_X2APIC_LATE_WORKAROUND
Saurabh Mishra16ba8e12022-11-22 13:35:08 +053014 select DISPLAY_FSP_VERSION_INFO_2
Ravi Sarawadie02fd832022-05-08 00:27:31 -070015 select DRIVERS_USB_ACPI
Sean Rhodes7bbc9a52022-07-18 11:31:00 +010016 select EDK2_CPU_TIMER_LIB if PAYLOAD_EDK2
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070017 select FSP_COMPRESS_FSP_S_LZ4
18 select FAST_SPI_SUPPORTS_EXT_BIOS_WINDOW
Ravi Sarawadi8069b5d2022-04-10 23:36:52 -070019 select FSP_M_XIP
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070020 select FSP_STATUS_GLOBAL_RESET_REQUIRED_3
Subrata Banike88bee72022-06-27 16:51:44 +053021 select FSP_USES_CB_DEBUG_EVENT_HANDLER
22 select FSPS_HAS_ARCH_UPD
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070023 select GENERIC_GPIO_LIB
Subrata Banike88bee72022-06-27 16:51:44 +053024 select HAVE_DEBUG_RAM_SETUP
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070025 select HAVE_FSP_GOP
Eran Mitrani222903e2022-12-19 11:27:10 -080026 select HAVE_HYPERTHREADING
Subrata Banikc0f4b122022-12-06 14:03:07 +053027 select HAVE_INTEL_COMPLIANCE_TEST_MODE
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070028 select HAVE_SMI_HANDLER
Ravi Sarawadib8224f42022-04-10 23:31:24 -070029 select IDT_IN_EVERY_STAGE
Subrata Banik0d6d2282022-07-09 22:17:02 +000030 select INTEL_DESCRIPTOR_MODE_CAPABLE
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070031 select INTEL_GMA_ACPI
Ravi Sarawadi8069b5d2022-04-10 23:36:52 -070032 select INTEL_GMA_ADD_VBT if RUN_FSP_GOP
Dinesh Gehlot0d76a302022-12-09 07:24:08 +000033 select INTEL_GMA_OPREGION_2_1
Subrata Banik0d6d2282022-07-09 22:17:02 +000034 select IOAPIC
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070035 select MICROCODE_BLOB_UNDISCLOSED
Subrata Banika2473192023-02-22 13:03:04 +000036 select MP_SERVICES_PPI_V2
Subrata Banik0d6d2282022-07-09 22:17:02 +000037 select MRC_SETTINGS_PROTECT
Subrata Banik0d6d2282022-07-09 22:17:02 +000038 select PARALLEL_MP_AP_WORK
Kane Chen70c6fb42023-07-12 19:11:41 +080039 select PCIE_CLOCK_CONTROL_THROUGH_P2SB
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070040 select PLATFORM_USES_FSP2_3
41 select PMC_GLOBAL_RESET_ENABLE_LOCK
Ravi Sarawadib8224f42022-04-10 23:31:24 -070042 select SOC_INTEL_COMMON
Ravi Sarawadie02fd832022-05-08 00:27:31 -070043 select SOC_INTEL_COMMON_ACPI_WAKE_SOURCE
Ravi Sarawadi8069b5d2022-04-10 23:36:52 -070044 select SOC_INTEL_COMMON_BLOCK
Ravi Sarawadie02fd832022-05-08 00:27:31 -070045 select SOC_INTEL_COMMON_BLOCK_ACPI
46 select SOC_INTEL_COMMON_BLOCK_ACPI_CPPC
Sridhar Siricillad1237da2022-12-09 01:13:45 +053047 select SOC_INTEL_COMMON_BLOCK_ACPI_CPU_HYBRID
Ravi Sarawadie02fd832022-05-08 00:27:31 -070048 select SOC_INTEL_COMMON_BLOCK_ACPI_GPIO
Subrata Banik2a2488f2022-12-05 20:28:42 +053049 select SOC_INTEL_COMMON_BLOCK_ACPI_LPIT
Ravi Sarawadie02fd832022-05-08 00:27:31 -070050 select SOC_INTEL_COMMON_BLOCK_ACPI_PEP
51 select SOC_INTEL_COMMON_BLOCK_ACPI_PEP_LPM_REQ
Ravi Sarawadib8224f42022-04-10 23:31:24 -070052 select SOC_INTEL_COMMON_BLOCK_CAR
Ravi Sarawadi8069b5d2022-04-10 23:36:52 -070053 select SOC_INTEL_COMMON_BLOCK_CHIP_CONFIG
Subrata Banik00b682e2022-09-14 17:58:51 -070054 select SOC_INTEL_COMMON_BLOCK_CNVI
Ravi Sarawadib8224f42022-04-10 23:31:24 -070055 select SOC_INTEL_COMMON_BLOCK_CPU
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070056 select SOC_INTEL_COMMON_BLOCK_CPU_MPINIT
57 select SOC_INTEL_COMMON_BLOCK_CPU_SMMRELOCATE
58 select SOC_INTEL_COMMON_BLOCK_DTT
59 select SOC_INTEL_COMMON_BLOCK_GPIO_DUAL_ROUTE_SUPPORT
Subrata Banik247dd0e2023-03-16 18:31:13 +053060 select SOC_INTEL_COMMON_BLOCK_GPIO_IOSTANDBY
Subrata Banikbae1de12022-07-21 13:43:37 +000061 select SOC_INTEL_COMMON_BLOCK_GPIO_LOCK_USING_PCR
Jamie Ryub6c32d72022-08-03 01:13:33 -070062 select SOC_INTEL_COMMON_BLOCK_GPIO_PMODE_4BITS
Ravi Sarawadib8224f42022-04-10 23:31:24 -070063 select SOC_INTEL_COMMON_BLOCK_GSPI_VERSION_2
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070064 select SOC_INTEL_COMMON_BLOCK_HDA
Subrata Banik98b69672022-11-23 14:46:16 +053065 select SOC_INTEL_COMMON_BLOCK_HECI1_DISABLE_USING_PMC_IPC
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070066 select SOC_INTEL_COMMON_BLOCK_IPU
67 select SOC_INTEL_COMMON_BLOCK_IOE_P2SB
Kapil Porwalcca3c902022-12-19 23:57:15 +053068 select SOC_INTEL_COMMON_BLOCK_IRQ
Dinesh Gehlotef2e4fc2023-02-20 13:15:13 +000069 select SOC_INTEL_COMMON_BLOCK_ME_SPEC_18
Ravi Sarawadi8069b5d2022-04-10 23:36:52 -070070 select SOC_INTEL_COMMON_BLOCK_MEMINIT
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070071 select SOC_INTEL_COMMON_BLOCK_PCIE_RTD3
72 select SOC_INTEL_COMMON_BLOCK_PMC_EPOC
73 select SOC_INTEL_COMMON_BLOCK_POWER_LIMIT
Ravi Sarawadib8224f42022-04-10 23:31:24 -070074 select SOC_INTEL_COMMON_BLOCK_SA
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070075 select SOC_INTEL_COMMON_BLOCK_SMM
76 select SOC_INTEL_COMMON_BLOCK_SMM_IO_TRAP
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070077 select SOC_INTEL_COMMON_BLOCK_THERMAL_BEHIND_PMC
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070078 select SOC_INTEL_COMMON_BLOCK_XHCI
79 select SOC_INTEL_COMMON_BLOCK_XHCI_ELOG
80 select SOC_INTEL_COMMON_BASECODE
Subrata Banik30a01142023-03-22 00:35:42 +053081 select SOC_INTEL_COMMON_BASECODE_RAMTOP
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070082 select SOC_INTEL_COMMON_FSP_RESET
Angel Ponseb90c512022-07-18 14:41:24 +020083 select SOC_INTEL_COMMON_PCH_CLIENT
Ravi Sarawadib8224f42022-04-10 23:31:24 -070084 select SOC_INTEL_COMMON_RESET
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070085 select SOC_INTEL_COMMON_BLOCK_IOC
Subrata Banik38793342023-04-19 18:38:03 +053086 select SOC_INTEL_CSE_SEND_EOP_LATE if !MAINBOARD_HAS_CHROMEOS
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070087 select SOC_INTEL_CSE_SET_EOP
Wonkyu Kima8884892022-08-10 14:10:03 -070088 select SOC_INTEL_GFX_NON_PREFETCHABLE_MMIO
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070089 select SOC_INTEL_MEM_MAPPED_PM_CONFIGURATION
Ravi Sarawadib8224f42022-04-10 23:31:24 -070090 select SSE2
91 select SUPPORT_CPU_UCODE_IN_CBFS
Pratikkumar Prajapati5013c602023-06-05 18:22:21 -070092 select TME_KEY_REGENERATION_ON_WARM_BOOT
Ravi Sarawadib8224f42022-04-10 23:31:24 -070093 select TSC_MONOTONIC_TIMER
94 select UDELAY_TSC
Ronak Kanabar8e38a672023-06-08 16:43:08 +053095 select UDK_202302_BINDING
Subrata Banik2921a222023-02-28 10:08:27 +000096 select X86_CLFLUSH_CAR
Subrata Banik6a22c5f2022-11-21 17:39:57 +053097 select X86_INIT_NEED_1_SIPI
Pratikkumar Prajapati20ce9012022-12-19 17:41:39 -080098 select INTEL_KEYLOCKER
Elyes Haouas2f872e92023-07-21 07:47:00 +020099 help
100 Intel Meteorlake support. Mainboards should specify the SoC
101 type using the `SOC_INTEL_METEORLAKE_*` options instead
102 of selecting this option directly.
103
104config SOC_INTEL_METEORLAKE_U_H
105 bool
106 select SOC_INTEL_METEORLAKE
107 help
108 Choose this option if your mainboard has a MTL-U (9W or 15W)
109 or MTL-H (28W or 45W) SoC.
110
111 Note, the MTL-U/H-Processor Line offered in a 1-Chip Platform
112 that includes the Compute, SOC, GT, and IOE tile on the same
113 package.
114
115config SOC_INTEL_METEORLAKE_S
116 bool
117 select SOC_INTEL_METEORLAKE
118 help
119 Choose this option if your mainboard has a MTL-S (35W or 65W) SoC.
120 Note, MTL-S SoC combines Compute, GFX, SoC, IOE and PCH die.
121
122if SOC_INTEL_METEORLAKE
Ravi Sarawadi91ffac82022-05-07 16:37:09 -0700123
Subrata Banik8e158592022-12-13 12:16:52 +0530124config SOC_INTEL_METEORLAKE_TCSS_USB4_SUPPORT
125 bool
126 default y
127 select SOC_INTEL_COMMON_BLOCK_TCSS
128 select SOC_INTEL_COMMON_BLOCK_USB4
129 select SOC_INTEL_COMMON_BLOCK_USB4_PCIE
130 select SOC_INTEL_COMMON_BLOCK_USB4_XHCI
131
Subrata Banik43004212022-12-13 12:20:47 +0530132config METEORLAKE_CAR_ENHANCED_NEM
133 bool
134 default y if !INTEL_CAR_NEM
135 select INTEL_CAR_NEM_ENHANCED
136 select CAR_HAS_SF_MASKS
137 select COS_MAPPED_TO_MSB
138 select CAR_HAS_L3_PROTECTED_WAYS
139
Ravi Sarawadi91ffac82022-05-07 16:37:09 -0700140config MAX_CPUS
141 int
142 default 22
Ravi Sarawadib8224f42022-04-10 23:31:24 -0700143
144config DCACHE_RAM_BASE
145 default 0xfef00000
146
147config DCACHE_RAM_SIZE
148 default 0xc0000
149 help
150 The size of the cache-as-ram region required during bootblock
151 and/or romstage.
152
153config DCACHE_BSP_STACK_SIZE
154 hex
155 default 0x80400
156 help
157 The amount of anticipated stack usage in CAR by bootblock and
158 other stages. In the case of FSP_USES_CB_STACK default value will be
159 sum of FSP-M stack requirement(512KiB) and CB romstage stack requirement
160 (~1KiB).
161
162config FSP_TEMP_RAM_SIZE
163 hex
164 default 0x20000
165 help
166 The amount of anticipated heap usage in CAR by FSP.
167 Refer to Platform FSP integration guide document to know
168 the exact FSP requirement for Heap setup.
169
Ravi Sarawadi91ffac82022-05-07 16:37:09 -0700170config CHIPSET_DEVICETREE
171 string
172 default "soc/intel/meteorlake/chipset.cb"
173
174config EXT_BIOS_WIN_BASE
175 default 0xf8000000
176
177config EXT_BIOS_WIN_SIZE
178 default 0x2000000
179
Ravi Sarawadib8224f42022-04-10 23:31:24 -0700180config IFD_CHIPSET
181 string
Subrata Banikd624e742022-07-06 06:45:57 +0000182 default "mtl"
Ravi Sarawadib8224f42022-04-10 23:31:24 -0700183
184config IED_REGION_SIZE
185 hex
186 default 0x400000
187
188config HEAP_SIZE
189 hex
Subrata Banik71a2a3d2023-08-03 10:26:21 +0000190 default 0x80000 if BMP_LOGO
Ravi Sarawadib8224f42022-04-10 23:31:24 -0700191 default 0x10000
192
Subrata Banika33bcb92022-07-06 07:07:26 +0000193# Intel recommends reserving the PCIe TBT root port resources as below:
Ravi Sarawadi91ffac82022-05-07 16:37:09 -0700194# - 42 buses
195# - 194 MiB Non-prefetchable memory
196# - 448 MiB Prefetchable memory
197if SOC_INTEL_ENABLE_USB4_PCIE_RESOURCES
198
199config PCIEXP_HOTPLUG_BUSES
200 int
201 default 42
202
203config PCIEXP_HOTPLUG_MEM
204 hex
205 default 0xc200000
206
207config PCIEXP_HOTPLUG_PREFETCH_MEM
208 hex
209 default 0x1c000000
210
211endif # SOC_INTEL_ENABLE_USB4_PCIE_RESOURCES
212
213config MAX_TBT_ROOT_PORTS
214 int
215 default 4
216
217config MAX_ROOT_PORTS
218 int
219 default 12
220
221config MAX_PCIE_CLOCK_SRC
222 int
223 default 9
224
225config SMM_TSEG_SIZE
226 hex
227 default 0x800000
228
229config SMM_RESERVED_SIZE
230 hex
231 default 0x200000
232
Ravi Sarawadib8224f42022-04-10 23:31:24 -0700233config PCR_BASE_ADDRESS
234 hex
235 default 0xe0000000
236 help
237 This option allows you to select MMIO Base Address of sideband bus.
238
Subrata Banik5557fbe2023-07-12 14:31:09 +0530239config IOE_PCR_BASE_ADDRESS
240 hex
241 default 0x3fff0000000
242 help
243 This option allows you to select MMIO Base Address of IOE sideband bus.
244
Ravi Sarawadib8224f42022-04-10 23:31:24 -0700245config ECAM_MMCONF_BASE_ADDRESS
246 default 0xc0000000
247
Sridhar Siricillad9c82692023-01-05 17:08:17 +0530248config SOC_INTEL_PERFORMANCE_CORE_SCALE_FACTOR
249 int
250 default 125
251
252config SOC_INTEL_EFFICIENT_CORE_SCALE_FACTOR
253 int
254 default 100
255
Ravi Sarawadib8224f42022-04-10 23:31:24 -0700256config CPU_BCLK_MHZ
257 int
258 default 100
259
260config SOC_INTEL_COMMON_BLOCK_GSPI_CLOCK_MHZ
261 int
262 default 120
263
264config CPU_XTAL_HZ
265 default 38400000
266
267config DRIVERS_I2C_DESIGNWARE_CLOCK_MHZ
268 int
269 default 133
270
271config SOC_INTEL_COMMON_BLOCK_GSPI_MAX
272 int
Subrata Banike54a8fd2022-07-06 12:54:48 +0000273 default 3
Ravi Sarawadib8224f42022-04-10 23:31:24 -0700274
275config SOC_INTEL_I2C_DEV_MAX
276 int
277 default 6
278
279config SOC_INTEL_UART_DEV_MAX
280 int
281 default 3
282
Ravi Sarawadi91ffac82022-05-07 16:37:09 -0700283config SOC_INTEL_USB2_DEV_MAX
284 int
285 default 10
286
287config SOC_INTEL_USB3_DEV_MAX
288 int
289 default 2
290
Ravi Sarawadib8224f42022-04-10 23:31:24 -0700291config CONSOLE_UART_BASE_ADDRESS
292 hex
Ravi Sarawadi91ffac82022-05-07 16:37:09 -0700293 default 0xfe02c000
Ravi Sarawadib8224f42022-04-10 23:31:24 -0700294 depends on INTEL_LPSS_UART_FOR_CONSOLE
295
Ravi Sarawadi91ffac82022-05-07 16:37:09 -0700296config VBT_DATA_SIZE_KB
297 int
298 default 9
299
Ravi Sarawadib8224f42022-04-10 23:31:24 -0700300# Clock divider parameters for 115200 baud rate
Angel Pons054ff5e2022-06-26 10:19:53 +0200301# Baudrate = (UART source clock * M) /(N *16)
Wonkyu Kim60d9b892022-10-10 23:01:38 -0700302# MTL UART source clock: 100MHz
Ravi Sarawadib8224f42022-04-10 23:31:24 -0700303config SOC_INTEL_COMMON_LPSS_UART_CLK_M_VAL
304 hex
305 default 0x25a
306
307config SOC_INTEL_COMMON_LPSS_UART_CLK_N_VAL
308 hex
309 default 0x7fff
310
Ravi Sarawadi8069b5d2022-04-10 23:36:52 -0700311config VBOOT
Ravi Sarawadi91ffac82022-05-07 16:37:09 -0700312 select VBOOT_SEPARATE_VERSTAGE
Ravi Sarawadi8069b5d2022-04-10 23:36:52 -0700313 select VBOOT_MUST_REQUEST_DISPLAY
314 select VBOOT_STARTS_IN_BOOTBLOCK
315 select VBOOT_VBNV_CMOS
316 select VBOOT_VBNV_CMOS_BACKUP_TO_FLASH
317 select VBOOT_X86_SHA256_ACCELERATION
318
Subrata Banikfebd3d72022-05-30 13:59:25 +0530319# Default hash block size is 1KiB. Increasing it to 4KiB to improve
320# hashing time as well as read time.
321config VBOOT_HASH_BLOCK_SIZE
322 hex
323 default 0x1000
324
Ravi Sarawadib8224f42022-04-10 23:31:24 -0700325config CBFS_SIZE
326 hex
327 default 0x200000
328
329config PRERAM_CBMEM_CONSOLE_SIZE
330 hex
Subrata Banik7d1995c2022-05-30 13:56:13 +0530331 default 0x2000
Ravi Sarawadib8224f42022-04-10 23:31:24 -0700332
Kapil Porwal1eb44252023-01-18 01:10:04 +0530333config CONSOLE_CBMEM_BUFFER_SIZE
334 hex
Subrata Banikdeebd942023-05-08 10:29:42 +0000335 default 0x100000 if BUILDING_WITH_DEBUG_FSP
Kapil Porwal1eb44252023-01-18 01:10:04 +0530336 default 0x40000
337
Ravi Sarawadi8069b5d2022-04-10 23:36:52 -0700338config FSP_HEADER_PATH
339 string "Location of FSP headers"
340 default "src/vendorcode/intel/fsp/fsp2_0/meteorlake/"
341
342config FSP_FD_PATH
343 string
344 depends on FSP_USE_REPO
345 default "3rdparty/fsp/MeteorLakeFspBinPkg/Fsp.fd"
346
347config SOC_INTEL_METEORLAKE_DEBUG_CONSENT
348 int "Debug Consent for MTL"
Kane Chen2d8bc342023-08-02 15:29:21 +0800349 # USB DBC is more common for developers so make this default to 6 if
Ravi Sarawadi8069b5d2022-04-10 23:36:52 -0700350 # SOC_INTEL_DEBUG_CONSENT=y
Kane Chen2d8bc342023-08-02 15:29:21 +0800351 default 6 if SOC_INTEL_DEBUG_CONSENT
Ravi Sarawadi8069b5d2022-04-10 23:36:52 -0700352 default 0
353 help
354 This is to control debug interface on SOC.
355 Setting non-zero value will allow to use DBC or DCI to debug SOC.
356 PlatformDebugConsent in FspmUpd.h has the details.
357
358 Desired platform debug type are
Kane Chen2d8bc342023-08-02 15:29:21 +0800359 0:Disabled, 2:Enabled Trace Active, 4:Enabled Trace Ready,
360 6:Enable Trace Power-Off, 7:Manual
Ravi Sarawadi8069b5d2022-04-10 23:36:52 -0700361
362config DATA_BUS_WIDTH
363 int
364 default 128
365
366config DIMMS_PER_CHANNEL
367 int
368 default 2
369
370config MRC_CHANNEL_WIDTH
371 int
372 default 16
373
Ravi Sarawadi91ffac82022-05-07 16:37:09 -0700374config SOC_INTEL_GFX_FRAMEBUFFER_OFFSET
375 hex
376 default 0x800000
377
Kapil Porwale988cc22023-01-16 16:41:49 +0000378config FSP_PUBLISH_MBP_HOB
379 bool
380 default n if CHROMEOS
381 default y
382 help
383 This is to control creation of ME_BIOS_PAYLOAD_HOB (MBP HOB) by FSP.
384 Disabling it for the platforms, which do not use MBP HOB, can improve the boot time.
385
Subrata Banik6ee454a2023-03-30 21:01:44 +0530386config BUILDING_WITH_DEBUG_FSP
387 bool "Debug FSP is used for the build"
388 default n
389 help
390 Set this option if debug build of FSP is used.
391
Subrata Banikfa85b0f2023-04-02 15:31:06 +0530392config DROP_CPU_FEATURE_PROGRAM_IN_FSP
393 bool
Subrata Banik03ff5db2023-04-02 15:44:13 +0530394 default y if MP_SERVICES_PPI_V2_NOOP || CHROMEOS
Subrata Banikfa85b0f2023-04-02 15:31:06 +0530395 default n
396 help
397 This is to avoid FSP running basic CPU feature programming on BSP
398 and on APs using the "CpuFeaturesPei.efi" module. The feature programming
399 includes enabling x2APIC, MCA, MCE and Turbo etc.
400
401 Most of these feature programming are getting performed today in scope
402 of coreboot doing MP Init. Running these redundant programming in scope
403 of FSP (when `USE_FSP_FEATURE_PROGRAM_ON_APS` config is enabled) would
404 results in CPU exception.
405
406 SoC users to select this config after dropping "CpuFeaturesPei.ffs" module
407 from FSP-S Firmware Volume (FV). Upon selection, coreboot runs those additional
408 feature programming on BSP and APs.
409
410 This feature is default enabled, in case of "coreboot running MP init"
411 aka MP_SERVICES_PPI_V2_NOOP config is selected.
412
Ravi Sarawadi31e0aeb2022-10-12 00:05:41 -0700413config PCIE_LTR_MAX_SNOOP_LATENCY
414 hex
415 default 0x100f
416 help
417 Latency tolerance reporting, max snoop latency value defaults to 15.73 ms.
418
419config PCIE_LTR_MAX_NO_SNOOP_LATENCY
420 hex
421 default 0x100f
422 help
423 Latency tolerance reporting, max non-snoop latency value defaults to 15.73 ms.
424
Kane Chen70c6fb42023-07-12 19:11:41 +0800425config IOE_DIE_CLOCK_START
426 int
427 default 6 if SOC_INTEL_METEORLAKE_U_H
428
Subrata Banik36d612c2023-08-04 23:43:53 +0530429config HAVE_BMP_LOGO_COMPRESS_LZMA
430 default n
431
Ravi Sarawadib8224f42022-04-10 23:31:24 -0700432endif