blob: 6bcce792c7116f109b741aa530437198477f1b51 [file] [log] [blame]
Ravi Sarawadib8224f42022-04-10 23:31:24 -07001config SOC_INTEL_METEORLAKE
2 bool
Ravi Sarawadi91ffac82022-05-07 16:37:09 -07003 help
4 Intel Meteorlake support
Ravi Sarawadib8224f42022-04-10 23:31:24 -07005
6if SOC_INTEL_METEORLAKE
7
8config CPU_SPECIFIC_OPTIONS
9 def_bool y
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070010 select ACPI_INTEL_HARDWARE_SLEEP_VALUES
Ravi Sarawadib8224f42022-04-10 23:31:24 -070011 select ARCH_X86
12 select BOOT_DEVICE_SUPPORTS_WRITES
Ravi Sarawadi8069b5d2022-04-10 23:36:52 -070013 select CACHE_MRC_SETTINGS
14 select CPU_INTEL_COMMON
Subrata Banik1f5154e2022-12-06 18:21:50 +053015 select CPU_INTEL_COMMON_VOLTAGE
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070016 select CPU_INTEL_FIRMWARE_INTERFACE_TABLE
17 select CPU_SUPPORTS_INTEL_TME
18 select CPU_SUPPORTS_PM_TIMER_EMULATION
Matt DeVillierdecbf7b2023-01-18 18:58:38 -060019 select DEFAULT_SOFTWARE_CONNECTION_MANAGER if MAINBOARD_HAS_CHROMEOS
Subrata Banike96993d2022-07-09 22:06:45 +000020 select DEFAULT_X2APIC_LATE_WORKAROUND
Saurabh Mishra16ba8e12022-11-22 13:35:08 +053021 select DISPLAY_FSP_VERSION_INFO_2
Ravi Sarawadie02fd832022-05-08 00:27:31 -070022 select DRIVERS_USB_ACPI
Sean Rhodes7bbc9a52022-07-18 11:31:00 +010023 select EDK2_CPU_TIMER_LIB if PAYLOAD_EDK2
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070024 select FSP_COMPRESS_FSP_S_LZ4
25 select FAST_SPI_SUPPORTS_EXT_BIOS_WINDOW
Ravi Sarawadi8069b5d2022-04-10 23:36:52 -070026 select FSP_M_XIP
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070027 select FSP_STATUS_GLOBAL_RESET_REQUIRED_3
Subrata Banike88bee72022-06-27 16:51:44 +053028 select FSP_USES_CB_DEBUG_EVENT_HANDLER
29 select FSPS_HAS_ARCH_UPD
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070030 select GENERIC_GPIO_LIB
Subrata Banike88bee72022-06-27 16:51:44 +053031 select HAVE_DEBUG_RAM_SETUP
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070032 select HAVE_FSP_GOP
Eran Mitrani222903e2022-12-19 11:27:10 -080033 select HAVE_HYPERTHREADING
Subrata Banikc0f4b122022-12-06 14:03:07 +053034 select HAVE_INTEL_COMPLIANCE_TEST_MODE
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070035 select HAVE_SMI_HANDLER
Ravi Sarawadib8224f42022-04-10 23:31:24 -070036 select IDT_IN_EVERY_STAGE
Subrata Banik0d6d2282022-07-09 22:17:02 +000037 select INTEL_DESCRIPTOR_MODE_CAPABLE
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070038 select INTEL_GMA_ACPI
Ravi Sarawadi8069b5d2022-04-10 23:36:52 -070039 select INTEL_GMA_ADD_VBT if RUN_FSP_GOP
Dinesh Gehlot0d76a302022-12-09 07:24:08 +000040 select INTEL_GMA_OPREGION_2_1
Subrata Banik0d6d2282022-07-09 22:17:02 +000041 select IOAPIC
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070042 select MICROCODE_BLOB_UNDISCLOSED
Subrata Banika2473192023-02-22 13:03:04 +000043 select MP_SERVICES_PPI_V2
Subrata Banik0d6d2282022-07-09 22:17:02 +000044 select MRC_SETTINGS_PROTECT
Subrata Banik0d6d2282022-07-09 22:17:02 +000045 select PARALLEL_MP_AP_WORK
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070046 select PLATFORM_USES_FSP2_3
47 select PMC_GLOBAL_RESET_ENABLE_LOCK
Ravi Sarawadib8224f42022-04-10 23:31:24 -070048 select SOC_INTEL_COMMON
Ravi Sarawadie02fd832022-05-08 00:27:31 -070049 select SOC_INTEL_COMMON_ACPI_WAKE_SOURCE
Ravi Sarawadi8069b5d2022-04-10 23:36:52 -070050 select SOC_INTEL_COMMON_BLOCK
Ravi Sarawadie02fd832022-05-08 00:27:31 -070051 select SOC_INTEL_COMMON_BLOCK_ACPI
52 select SOC_INTEL_COMMON_BLOCK_ACPI_CPPC
Sridhar Siricillad1237da2022-12-09 01:13:45 +053053 select SOC_INTEL_COMMON_BLOCK_ACPI_CPU_HYBRID
Ravi Sarawadie02fd832022-05-08 00:27:31 -070054 select SOC_INTEL_COMMON_BLOCK_ACPI_GPIO
Subrata Banik2a2488f2022-12-05 20:28:42 +053055 select SOC_INTEL_COMMON_BLOCK_ACPI_LPIT
Ravi Sarawadie02fd832022-05-08 00:27:31 -070056 select SOC_INTEL_COMMON_BLOCK_ACPI_PEP
57 select SOC_INTEL_COMMON_BLOCK_ACPI_PEP_LPM_REQ
Ravi Sarawadib8224f42022-04-10 23:31:24 -070058 select SOC_INTEL_COMMON_BLOCK_CAR
Ravi Sarawadi8069b5d2022-04-10 23:36:52 -070059 select SOC_INTEL_COMMON_BLOCK_CHIP_CONFIG
Subrata Banik00b682e2022-09-14 17:58:51 -070060 select SOC_INTEL_COMMON_BLOCK_CNVI
Ravi Sarawadib8224f42022-04-10 23:31:24 -070061 select SOC_INTEL_COMMON_BLOCK_CPU
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070062 select SOC_INTEL_COMMON_BLOCK_CPU_MPINIT
63 select SOC_INTEL_COMMON_BLOCK_CPU_SMMRELOCATE
64 select SOC_INTEL_COMMON_BLOCK_DTT
65 select SOC_INTEL_COMMON_BLOCK_GPIO_DUAL_ROUTE_SUPPORT
Subrata Banikbae1de12022-07-21 13:43:37 +000066 select SOC_INTEL_COMMON_BLOCK_GPIO_LOCK_USING_PCR
Jamie Ryub6c32d72022-08-03 01:13:33 -070067 select SOC_INTEL_COMMON_BLOCK_GPIO_PMODE_4BITS
Ravi Sarawadib8224f42022-04-10 23:31:24 -070068 select SOC_INTEL_COMMON_BLOCK_GSPI_VERSION_2
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070069 select SOC_INTEL_COMMON_BLOCK_HDA
Subrata Banik98b69672022-11-23 14:46:16 +053070 select SOC_INTEL_COMMON_BLOCK_HECI1_DISABLE_USING_PMC_IPC
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070071 select SOC_INTEL_COMMON_BLOCK_IPU
72 select SOC_INTEL_COMMON_BLOCK_IOE_P2SB
Kapil Porwalcca3c902022-12-19 23:57:15 +053073 select SOC_INTEL_COMMON_BLOCK_IRQ
Dinesh Gehlotef2e4fc2023-02-20 13:15:13 +000074 select SOC_INTEL_COMMON_BLOCK_ME_SPEC_18
Ravi Sarawadi8069b5d2022-04-10 23:36:52 -070075 select SOC_INTEL_COMMON_BLOCK_MEMINIT
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070076 select SOC_INTEL_COMMON_BLOCK_PCIE_RTD3
77 select SOC_INTEL_COMMON_BLOCK_PMC_EPOC
78 select SOC_INTEL_COMMON_BLOCK_POWER_LIMIT
Ravi Sarawadib8224f42022-04-10 23:31:24 -070079 select SOC_INTEL_COMMON_BLOCK_SA
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070080 select SOC_INTEL_COMMON_BLOCK_SMM
81 select SOC_INTEL_COMMON_BLOCK_SMM_IO_TRAP
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070082 select SOC_INTEL_COMMON_BLOCK_THERMAL_BEHIND_PMC
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070083 select SOC_INTEL_COMMON_BLOCK_XHCI
84 select SOC_INTEL_COMMON_BLOCK_XHCI_ELOG
85 select SOC_INTEL_COMMON_BASECODE
86 select SOC_INTEL_COMMON_FSP_RESET
Angel Ponseb90c512022-07-18 14:41:24 +020087 select SOC_INTEL_COMMON_PCH_CLIENT
Ravi Sarawadib8224f42022-04-10 23:31:24 -070088 select SOC_INTEL_COMMON_RESET
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070089 select SOC_INTEL_COMMON_BLOCK_IOC
Subrata Banikb9553042022-11-24 23:48:13 +053090 select SOC_INTEL_CSE_SEND_EOP_LATE
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070091 select SOC_INTEL_CSE_SET_EOP
Wonkyu Kima8884892022-08-10 14:10:03 -070092 select SOC_INTEL_GFX_NON_PREFETCHABLE_MMIO
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070093 select SOC_INTEL_MEM_MAPPED_PM_CONFIGURATION
Ravi Sarawadib8224f42022-04-10 23:31:24 -070094 select SSE2
95 select SUPPORT_CPU_UCODE_IN_CBFS
96 select TSC_MONOTONIC_TIMER
97 select UDELAY_TSC
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070098 select UDK_202111_BINDING
Subrata Banik2921a222023-02-28 10:08:27 +000099 select X86_CLFLUSH_CAR
Subrata Banik6a22c5f2022-11-21 17:39:57 +0530100 select X86_INIT_NEED_1_SIPI
Ravi Sarawadi91ffac82022-05-07 16:37:09 -0700101
Subrata Banik8e158592022-12-13 12:16:52 +0530102config SOC_INTEL_METEORLAKE_TCSS_USB4_SUPPORT
103 bool
104 default y
105 select SOC_INTEL_COMMON_BLOCK_TCSS
106 select SOC_INTEL_COMMON_BLOCK_USB4
107 select SOC_INTEL_COMMON_BLOCK_USB4_PCIE
108 select SOC_INTEL_COMMON_BLOCK_USB4_XHCI
109
Subrata Banik43004212022-12-13 12:20:47 +0530110config METEORLAKE_CAR_ENHANCED_NEM
111 bool
112 default y if !INTEL_CAR_NEM
113 select INTEL_CAR_NEM_ENHANCED
114 select CAR_HAS_SF_MASKS
115 select COS_MAPPED_TO_MSB
116 select CAR_HAS_L3_PROTECTED_WAYS
117
Ravi Sarawadi91ffac82022-05-07 16:37:09 -0700118config MAX_CPUS
119 int
120 default 22
Ravi Sarawadib8224f42022-04-10 23:31:24 -0700121
122config DCACHE_RAM_BASE
123 default 0xfef00000
124
125config DCACHE_RAM_SIZE
126 default 0xc0000
127 help
128 The size of the cache-as-ram region required during bootblock
129 and/or romstage.
130
131config DCACHE_BSP_STACK_SIZE
132 hex
133 default 0x80400
134 help
135 The amount of anticipated stack usage in CAR by bootblock and
136 other stages. In the case of FSP_USES_CB_STACK default value will be
137 sum of FSP-M stack requirement(512KiB) and CB romstage stack requirement
138 (~1KiB).
139
140config FSP_TEMP_RAM_SIZE
141 hex
142 default 0x20000
143 help
144 The amount of anticipated heap usage in CAR by FSP.
145 Refer to Platform FSP integration guide document to know
146 the exact FSP requirement for Heap setup.
147
Ravi Sarawadi91ffac82022-05-07 16:37:09 -0700148config CHIPSET_DEVICETREE
149 string
150 default "soc/intel/meteorlake/chipset.cb"
151
152config EXT_BIOS_WIN_BASE
153 default 0xf8000000
154
155config EXT_BIOS_WIN_SIZE
156 default 0x2000000
157
Ravi Sarawadib8224f42022-04-10 23:31:24 -0700158config IFD_CHIPSET
159 string
Subrata Banikd624e742022-07-06 06:45:57 +0000160 default "mtl"
Ravi Sarawadib8224f42022-04-10 23:31:24 -0700161
162config IED_REGION_SIZE
163 hex
164 default 0x400000
165
166config HEAP_SIZE
167 hex
168 default 0x10000
169
Subrata Banika33bcb92022-07-06 07:07:26 +0000170# Intel recommends reserving the PCIe TBT root port resources as below:
Ravi Sarawadi91ffac82022-05-07 16:37:09 -0700171# - 42 buses
172# - 194 MiB Non-prefetchable memory
173# - 448 MiB Prefetchable memory
174if SOC_INTEL_ENABLE_USB4_PCIE_RESOURCES
175
176config PCIEXP_HOTPLUG_BUSES
177 int
178 default 42
179
180config PCIEXP_HOTPLUG_MEM
181 hex
182 default 0xc200000
183
184config PCIEXP_HOTPLUG_PREFETCH_MEM
185 hex
186 default 0x1c000000
187
188endif # SOC_INTEL_ENABLE_USB4_PCIE_RESOURCES
189
190config MAX_TBT_ROOT_PORTS
191 int
192 default 4
193
194config MAX_ROOT_PORTS
195 int
196 default 12
197
198config MAX_PCIE_CLOCK_SRC
199 int
200 default 9
201
202config SMM_TSEG_SIZE
203 hex
204 default 0x800000
205
206config SMM_RESERVED_SIZE
207 hex
208 default 0x200000
209
Ravi Sarawadib8224f42022-04-10 23:31:24 -0700210config PCR_BASE_ADDRESS
211 hex
212 default 0xe0000000
213 help
214 This option allows you to select MMIO Base Address of sideband bus.
215
216config ECAM_MMCONF_BASE_ADDRESS
217 default 0xc0000000
218
Sridhar Siricillad9c82692023-01-05 17:08:17 +0530219config SOC_INTEL_PERFORMANCE_CORE_SCALE_FACTOR
220 int
221 default 125
222
223config SOC_INTEL_EFFICIENT_CORE_SCALE_FACTOR
224 int
225 default 100
226
Ravi Sarawadib8224f42022-04-10 23:31:24 -0700227config CPU_BCLK_MHZ
228 int
229 default 100
230
231config SOC_INTEL_COMMON_BLOCK_GSPI_CLOCK_MHZ
232 int
233 default 120
234
235config CPU_XTAL_HZ
236 default 38400000
237
238config DRIVERS_I2C_DESIGNWARE_CLOCK_MHZ
239 int
240 default 133
241
242config SOC_INTEL_COMMON_BLOCK_GSPI_MAX
243 int
Subrata Banike54a8fd2022-07-06 12:54:48 +0000244 default 3
Ravi Sarawadib8224f42022-04-10 23:31:24 -0700245
246config SOC_INTEL_I2C_DEV_MAX
247 int
248 default 6
249
250config SOC_INTEL_UART_DEV_MAX
251 int
252 default 3
253
Ravi Sarawadi91ffac82022-05-07 16:37:09 -0700254config SOC_INTEL_USB2_DEV_MAX
255 int
256 default 10
257
258config SOC_INTEL_USB3_DEV_MAX
259 int
260 default 2
261
Ravi Sarawadib8224f42022-04-10 23:31:24 -0700262config CONSOLE_UART_BASE_ADDRESS
263 hex
Ravi Sarawadi91ffac82022-05-07 16:37:09 -0700264 default 0xfe02c000
Ravi Sarawadib8224f42022-04-10 23:31:24 -0700265 depends on INTEL_LPSS_UART_FOR_CONSOLE
266
Ravi Sarawadi91ffac82022-05-07 16:37:09 -0700267config VBT_DATA_SIZE_KB
268 int
269 default 9
270
Ravi Sarawadib8224f42022-04-10 23:31:24 -0700271# Clock divider parameters for 115200 baud rate
Angel Pons054ff5e2022-06-26 10:19:53 +0200272# Baudrate = (UART source clock * M) /(N *16)
Wonkyu Kim60d9b892022-10-10 23:01:38 -0700273# MTL UART source clock: 100MHz
Ravi Sarawadib8224f42022-04-10 23:31:24 -0700274config SOC_INTEL_COMMON_LPSS_UART_CLK_M_VAL
275 hex
276 default 0x25a
277
278config SOC_INTEL_COMMON_LPSS_UART_CLK_N_VAL
279 hex
280 default 0x7fff
281
Ravi Sarawadi8069b5d2022-04-10 23:36:52 -0700282config VBOOT
Ravi Sarawadi91ffac82022-05-07 16:37:09 -0700283 select VBOOT_SEPARATE_VERSTAGE
Ravi Sarawadi8069b5d2022-04-10 23:36:52 -0700284 select VBOOT_MUST_REQUEST_DISPLAY
285 select VBOOT_STARTS_IN_BOOTBLOCK
286 select VBOOT_VBNV_CMOS
287 select VBOOT_VBNV_CMOS_BACKUP_TO_FLASH
288 select VBOOT_X86_SHA256_ACCELERATION
289
Subrata Banikfebd3d72022-05-30 13:59:25 +0530290# Default hash block size is 1KiB. Increasing it to 4KiB to improve
291# hashing time as well as read time.
292config VBOOT_HASH_BLOCK_SIZE
293 hex
294 default 0x1000
295
Ravi Sarawadib8224f42022-04-10 23:31:24 -0700296config CBFS_SIZE
297 hex
298 default 0x200000
299
300config PRERAM_CBMEM_CONSOLE_SIZE
301 hex
Kapil Porwalb10a4bf2023-01-18 01:20:40 +0530302 default 0x16000 if CONSOLE_SERIAL
Subrata Banik7d1995c2022-05-30 13:56:13 +0530303 default 0x2000
Ravi Sarawadib8224f42022-04-10 23:31:24 -0700304
Kapil Porwal1eb44252023-01-18 01:10:04 +0530305config CONSOLE_CBMEM_BUFFER_SIZE
306 hex
Kapil Porwalb10a4bf2023-01-18 01:20:40 +0530307 default 0x100000 if CONSOLE_SERIAL
Kapil Porwal1eb44252023-01-18 01:10:04 +0530308 default 0x40000
309
Ravi Sarawadi8069b5d2022-04-10 23:36:52 -0700310config FSP_HEADER_PATH
311 string "Location of FSP headers"
312 default "src/vendorcode/intel/fsp/fsp2_0/meteorlake/"
313
314config FSP_FD_PATH
315 string
316 depends on FSP_USE_REPO
317 default "3rdparty/fsp/MeteorLakeFspBinPkg/Fsp.fd"
318
319config SOC_INTEL_METEORLAKE_DEBUG_CONSENT
320 int "Debug Consent for MTL"
321 # USB DBC is more common for developers so make this default to 3 if
322 # SOC_INTEL_DEBUG_CONSENT=y
Subrata Banik653e1572022-07-20 12:26:24 +0000323 default 3 if SOC_INTEL_DEBUG_CONSENT
Ravi Sarawadi8069b5d2022-04-10 23:36:52 -0700324 default 0
325 help
326 This is to control debug interface on SOC.
327 Setting non-zero value will allow to use DBC or DCI to debug SOC.
328 PlatformDebugConsent in FspmUpd.h has the details.
329
330 Desired platform debug type are
331 0:Disabled, 1:Enabled (DCI OOB+[DbC]), 2:Enabled (DCI OOB),
332 3:Enabled (USB3 DbC), 4:Enabled (XDP/MIPI60), 5:Enabled (USB2 DbC),
333 6:Enable (2-wire DCI OOB), 7:Manual
334
335config DATA_BUS_WIDTH
336 int
337 default 128
338
339config DIMMS_PER_CHANNEL
340 int
341 default 2
342
343config MRC_CHANNEL_WIDTH
344 int
345 default 16
346
Ravi Sarawadi91ffac82022-05-07 16:37:09 -0700347config SOC_INTEL_GFX_FRAMEBUFFER_OFFSET
348 hex
349 default 0x800000
350
Kapil Porwale988cc22023-01-16 16:41:49 +0000351config FSP_PUBLISH_MBP_HOB
352 bool
353 default n if CHROMEOS
354 default y
355 help
356 This is to control creation of ME_BIOS_PAYLOAD_HOB (MBP HOB) by FSP.
357 Disabling it for the platforms, which do not use MBP HOB, can improve the boot time.
358
Ravi Sarawadib8224f42022-04-10 23:31:24 -0700359endif