blob: b1a1cadf7391ab2e4a923a303fb80659a4a94687 [file] [log] [blame]
Ravi Sarawadib8224f42022-04-10 23:31:24 -07001config SOC_INTEL_METEORLAKE
2 bool
Ravi Sarawadi91ffac82022-05-07 16:37:09 -07003 select ACPI_INTEL_HARDWARE_SLEEP_VALUES
Ravi Sarawadib8224f42022-04-10 23:31:24 -07004 select ARCH_X86
5 select BOOT_DEVICE_SUPPORTS_WRITES
Ravi Sarawadi8069b5d2022-04-10 23:36:52 -07006 select CACHE_MRC_SETTINGS
7 select CPU_INTEL_COMMON
Subrata Banik1f5154e2022-12-06 18:21:50 +05308 select CPU_INTEL_COMMON_VOLTAGE
Ravi Sarawadi91ffac82022-05-07 16:37:09 -07009 select CPU_INTEL_FIRMWARE_INTERFACE_TABLE
10 select CPU_SUPPORTS_INTEL_TME
11 select CPU_SUPPORTS_PM_TIMER_EMULATION
Matt DeVillierdecbf7b2023-01-18 18:58:38 -060012 select DEFAULT_SOFTWARE_CONNECTION_MANAGER if MAINBOARD_HAS_CHROMEOS
Subrata Banike96993d2022-07-09 22:06:45 +000013 select DEFAULT_X2APIC_LATE_WORKAROUND
Saurabh Mishra16ba8e12022-11-22 13:35:08 +053014 select DISPLAY_FSP_VERSION_INFO_2
Ravi Sarawadie02fd832022-05-08 00:27:31 -070015 select DRIVERS_USB_ACPI
Sean Rhodes7bbc9a52022-07-18 11:31:00 +010016 select EDK2_CPU_TIMER_LIB if PAYLOAD_EDK2
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070017 select FSP_COMPRESS_FSP_S_LZ4
18 select FAST_SPI_SUPPORTS_EXT_BIOS_WINDOW
Ravi Sarawadi8069b5d2022-04-10 23:36:52 -070019 select FSP_M_XIP
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070020 select FSP_STATUS_GLOBAL_RESET_REQUIRED_3
Subrata Banike88bee72022-06-27 16:51:44 +053021 select FSP_USES_CB_DEBUG_EVENT_HANDLER
22 select FSPS_HAS_ARCH_UPD
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070023 select GENERIC_GPIO_LIB
Subrata Banike88bee72022-06-27 16:51:44 +053024 select HAVE_DEBUG_RAM_SETUP
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070025 select HAVE_FSP_GOP
Eran Mitrani222903e2022-12-19 11:27:10 -080026 select HAVE_HYPERTHREADING
Subrata Banikc0f4b122022-12-06 14:03:07 +053027 select HAVE_INTEL_COMPLIANCE_TEST_MODE
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070028 select HAVE_SMI_HANDLER
Ravi Sarawadib8224f42022-04-10 23:31:24 -070029 select IDT_IN_EVERY_STAGE
Subrata Banik0d6d2282022-07-09 22:17:02 +000030 select INTEL_DESCRIPTOR_MODE_CAPABLE
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070031 select INTEL_GMA_ACPI
Ravi Sarawadi8069b5d2022-04-10 23:36:52 -070032 select INTEL_GMA_ADD_VBT if RUN_FSP_GOP
Dinesh Gehlot0d76a302022-12-09 07:24:08 +000033 select INTEL_GMA_OPREGION_2_1
Subrata Banik913ea972023-09-20 19:28:41 +000034 select INTEL_GMA_VERSION_2
Subrata Banik0d6d2282022-07-09 22:17:02 +000035 select IOAPIC
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070036 select MICROCODE_BLOB_UNDISCLOSED
Subrata Banika2473192023-02-22 13:03:04 +000037 select MP_SERVICES_PPI_V2
Subrata Banik0d6d2282022-07-09 22:17:02 +000038 select MRC_SETTINGS_PROTECT
Subrata Banik0d6d2282022-07-09 22:17:02 +000039 select PARALLEL_MP_AP_WORK
Kane Chen70c6fb42023-07-12 19:11:41 +080040 select PCIE_CLOCK_CONTROL_THROUGH_P2SB
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070041 select PLATFORM_USES_FSP2_3
42 select PMC_GLOBAL_RESET_ENABLE_LOCK
Ravi Sarawadib8224f42022-04-10 23:31:24 -070043 select SOC_INTEL_COMMON
Ravi Sarawadie02fd832022-05-08 00:27:31 -070044 select SOC_INTEL_COMMON_ACPI_WAKE_SOURCE
Ravi Sarawadi8069b5d2022-04-10 23:36:52 -070045 select SOC_INTEL_COMMON_BLOCK
Ravi Sarawadie02fd832022-05-08 00:27:31 -070046 select SOC_INTEL_COMMON_BLOCK_ACPI
47 select SOC_INTEL_COMMON_BLOCK_ACPI_CPPC
Sridhar Siricillad1237da2022-12-09 01:13:45 +053048 select SOC_INTEL_COMMON_BLOCK_ACPI_CPU_HYBRID
Ravi Sarawadie02fd832022-05-08 00:27:31 -070049 select SOC_INTEL_COMMON_BLOCK_ACPI_GPIO
Subrata Banik2a2488f2022-12-05 20:28:42 +053050 select SOC_INTEL_COMMON_BLOCK_ACPI_LPIT
Ravi Sarawadie02fd832022-05-08 00:27:31 -070051 select SOC_INTEL_COMMON_BLOCK_ACPI_PEP
52 select SOC_INTEL_COMMON_BLOCK_ACPI_PEP_LPM_REQ
Ravi Sarawadib8224f42022-04-10 23:31:24 -070053 select SOC_INTEL_COMMON_BLOCK_CAR
Ravi Sarawadi8069b5d2022-04-10 23:36:52 -070054 select SOC_INTEL_COMMON_BLOCK_CHIP_CONFIG
Subrata Banik00b682e2022-09-14 17:58:51 -070055 select SOC_INTEL_COMMON_BLOCK_CNVI
Ravi Sarawadib8224f42022-04-10 23:31:24 -070056 select SOC_INTEL_COMMON_BLOCK_CPU
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070057 select SOC_INTEL_COMMON_BLOCK_CPU_MPINIT
58 select SOC_INTEL_COMMON_BLOCK_CPU_SMMRELOCATE
59 select SOC_INTEL_COMMON_BLOCK_DTT
60 select SOC_INTEL_COMMON_BLOCK_GPIO_DUAL_ROUTE_SUPPORT
Subrata Banik247dd0e2023-03-16 18:31:13 +053061 select SOC_INTEL_COMMON_BLOCK_GPIO_IOSTANDBY
Subrata Banikbae1de12022-07-21 13:43:37 +000062 select SOC_INTEL_COMMON_BLOCK_GPIO_LOCK_USING_PCR
Jamie Ryub6c32d72022-08-03 01:13:33 -070063 select SOC_INTEL_COMMON_BLOCK_GPIO_PMODE_4BITS
Ravi Sarawadib8224f42022-04-10 23:31:24 -070064 select SOC_INTEL_COMMON_BLOCK_GSPI_VERSION_2
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070065 select SOC_INTEL_COMMON_BLOCK_HDA
Subrata Banik98b69672022-11-23 14:46:16 +053066 select SOC_INTEL_COMMON_BLOCK_HECI1_DISABLE_USING_PMC_IPC
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070067 select SOC_INTEL_COMMON_BLOCK_IPU
68 select SOC_INTEL_COMMON_BLOCK_IOE_P2SB
Kapil Porwalcca3c902022-12-19 23:57:15 +053069 select SOC_INTEL_COMMON_BLOCK_IRQ
Dinesh Gehlotef2e4fc2023-02-20 13:15:13 +000070 select SOC_INTEL_COMMON_BLOCK_ME_SPEC_18
Ravi Sarawadi8069b5d2022-04-10 23:36:52 -070071 select SOC_INTEL_COMMON_BLOCK_MEMINIT
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070072 select SOC_INTEL_COMMON_BLOCK_PCIE_RTD3
73 select SOC_INTEL_COMMON_BLOCK_PMC_EPOC
74 select SOC_INTEL_COMMON_BLOCK_POWER_LIMIT
Ravi Sarawadib8224f42022-04-10 23:31:24 -070075 select SOC_INTEL_COMMON_BLOCK_SA
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070076 select SOC_INTEL_COMMON_BLOCK_SMM
77 select SOC_INTEL_COMMON_BLOCK_SMM_IO_TRAP
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070078 select SOC_INTEL_COMMON_BLOCK_THERMAL_BEHIND_PMC
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070079 select SOC_INTEL_COMMON_BLOCK_XHCI
80 select SOC_INTEL_COMMON_BLOCK_XHCI_ELOG
81 select SOC_INTEL_COMMON_BASECODE
Subrata Banik30a01142023-03-22 00:35:42 +053082 select SOC_INTEL_COMMON_BASECODE_RAMTOP
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070083 select SOC_INTEL_COMMON_FSP_RESET
Angel Ponseb90c512022-07-18 14:41:24 +020084 select SOC_INTEL_COMMON_PCH_CLIENT
Ravi Sarawadib8224f42022-04-10 23:31:24 -070085 select SOC_INTEL_COMMON_RESET
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070086 select SOC_INTEL_COMMON_BLOCK_IOC
Pratikkumar Prajapatiaa15ae02023-08-30 10:40:29 -070087 select SOC_INTEL_CRASHLOG
Krishna Prasad Bhat4b224cb2023-06-26 15:34:08 +053088 select SOC_INTEL_CSE_LITE_PSR if MAINBOARD_HAS_CHROMEOS
Subrata Banik38793342023-04-19 18:38:03 +053089 select SOC_INTEL_CSE_SEND_EOP_LATE if !MAINBOARD_HAS_CHROMEOS
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070090 select SOC_INTEL_CSE_SET_EOP
Pratikkumar Prajapatiaa15ae02023-08-30 10:40:29 -070091 select SOC_INTEL_IOE_DIE_SUPPORT
Subrata Banik93ca15c2023-10-16 14:06:27 +053092 select SOC_INTEL_GFX_MBUS_JOIN if MAINBOARD_HAS_CHROMEOS && BMP_LOGO
Wonkyu Kima8884892022-08-10 14:10:03 -070093 select SOC_INTEL_GFX_NON_PREFETCHABLE_MMIO
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070094 select SOC_INTEL_MEM_MAPPED_PM_CONFIGURATION
Ravi Sarawadib8224f42022-04-10 23:31:24 -070095 select SSE2
96 select SUPPORT_CPU_UCODE_IN_CBFS
Anil Kumarab1605e2023-09-14 14:48:21 -070097 select TME_KEY_REGENERATION_ON_WARM_BOOT
Ravi Sarawadib8224f42022-04-10 23:31:24 -070098 select TSC_MONOTONIC_TIMER
99 select UDELAY_TSC
Ronak Kanabar8e38a672023-06-08 16:43:08 +0530100 select UDK_202302_BINDING
Subrata Banik2921a222023-02-28 10:08:27 +0000101 select X86_CLFLUSH_CAR
Subrata Banik6a22c5f2022-11-21 17:39:57 +0530102 select X86_INIT_NEED_1_SIPI
Pratikkumar Prajapati20ce9012022-12-19 17:41:39 -0800103 select INTEL_KEYLOCKER
Elyes Haouas2f872e92023-07-21 07:47:00 +0200104 help
105 Intel Meteorlake support. Mainboards should specify the SoC
106 type using the `SOC_INTEL_METEORLAKE_*` options instead
107 of selecting this option directly.
108
109config SOC_INTEL_METEORLAKE_U_H
110 bool
111 select SOC_INTEL_METEORLAKE
112 help
113 Choose this option if your mainboard has a MTL-U (9W or 15W)
114 or MTL-H (28W or 45W) SoC.
115
116 Note, the MTL-U/H-Processor Line offered in a 1-Chip Platform
117 that includes the Compute, SOC, GT, and IOE tile on the same
118 package.
119
120config SOC_INTEL_METEORLAKE_S
121 bool
122 select SOC_INTEL_METEORLAKE
123 help
124 Choose this option if your mainboard has a MTL-S (35W or 65W) SoC.
125 Note, MTL-S SoC combines Compute, GFX, SoC, IOE and PCH die.
126
Subrata Banikc02dd3f2023-09-15 23:05:48 +0530127config SOC_INTEL_METEORLAKE_PRE_PRODUCTION_SILICON
128 bool
129 default n
130 help
131 Choose this option if your mainboard has a Meteor Lake pre-production
132 silicon. Typically known as engineering samples (like ES). This type
133 of the silicon are very common for early platform development.
134
Elyes Haouas2f872e92023-07-21 07:47:00 +0200135if SOC_INTEL_METEORLAKE
Ravi Sarawadi91ffac82022-05-07 16:37:09 -0700136
Subrata Banik8e158592022-12-13 12:16:52 +0530137config SOC_INTEL_METEORLAKE_TCSS_USB4_SUPPORT
138 bool
139 default y
140 select SOC_INTEL_COMMON_BLOCK_TCSS
141 select SOC_INTEL_COMMON_BLOCK_USB4
142 select SOC_INTEL_COMMON_BLOCK_USB4_PCIE
143 select SOC_INTEL_COMMON_BLOCK_USB4_XHCI
144
Subrata Banik43004212022-12-13 12:20:47 +0530145config METEORLAKE_CAR_ENHANCED_NEM
146 bool
147 default y if !INTEL_CAR_NEM
148 select INTEL_CAR_NEM_ENHANCED
149 select CAR_HAS_SF_MASKS
150 select COS_MAPPED_TO_MSB
151 select CAR_HAS_L3_PROTECTED_WAYS
152
Ravi Sarawadi91ffac82022-05-07 16:37:09 -0700153config MAX_CPUS
154 int
155 default 22
Ravi Sarawadib8224f42022-04-10 23:31:24 -0700156
157config DCACHE_RAM_BASE
158 default 0xfef00000
159
160config DCACHE_RAM_SIZE
161 default 0xc0000
162 help
163 The size of the cache-as-ram region required during bootblock
164 and/or romstage.
165
166config DCACHE_BSP_STACK_SIZE
167 hex
168 default 0x80400
169 help
170 The amount of anticipated stack usage in CAR by bootblock and
171 other stages. In the case of FSP_USES_CB_STACK default value will be
172 sum of FSP-M stack requirement(512KiB) and CB romstage stack requirement
173 (~1KiB).
174
175config FSP_TEMP_RAM_SIZE
176 hex
177 default 0x20000
178 help
179 The amount of anticipated heap usage in CAR by FSP.
180 Refer to Platform FSP integration guide document to know
181 the exact FSP requirement for Heap setup.
182
Ravi Sarawadi91ffac82022-05-07 16:37:09 -0700183config CHIPSET_DEVICETREE
184 string
185 default "soc/intel/meteorlake/chipset.cb"
186
187config EXT_BIOS_WIN_BASE
188 default 0xf8000000
189
190config EXT_BIOS_WIN_SIZE
191 default 0x2000000
192
Ravi Sarawadib8224f42022-04-10 23:31:24 -0700193config IFD_CHIPSET
194 string
Subrata Banikd624e742022-07-06 06:45:57 +0000195 default "mtl"
Ravi Sarawadib8224f42022-04-10 23:31:24 -0700196
197config IED_REGION_SIZE
198 hex
199 default 0x400000
200
Subrata Banika33bcb92022-07-06 07:07:26 +0000201# Intel recommends reserving the PCIe TBT root port resources as below:
Ravi Sarawadi91ffac82022-05-07 16:37:09 -0700202# - 42 buses
203# - 194 MiB Non-prefetchable memory
204# - 448 MiB Prefetchable memory
205if SOC_INTEL_ENABLE_USB4_PCIE_RESOURCES
206
207config PCIEXP_HOTPLUG_BUSES
208 int
209 default 42
210
211config PCIEXP_HOTPLUG_MEM
212 hex
213 default 0xc200000
214
215config PCIEXP_HOTPLUG_PREFETCH_MEM
216 hex
217 default 0x1c000000
218
219endif # SOC_INTEL_ENABLE_USB4_PCIE_RESOURCES
220
221config MAX_TBT_ROOT_PORTS
222 int
223 default 4
224
225config MAX_ROOT_PORTS
226 int
227 default 12
228
229config MAX_PCIE_CLOCK_SRC
230 int
231 default 9
232
233config SMM_TSEG_SIZE
234 hex
235 default 0x800000
236
237config SMM_RESERVED_SIZE
238 hex
239 default 0x200000
240
Ravi Sarawadib8224f42022-04-10 23:31:24 -0700241config PCR_BASE_ADDRESS
242 hex
243 default 0xe0000000
244 help
245 This option allows you to select MMIO Base Address of sideband bus.
246
Subrata Banik5557fbe2023-07-12 14:31:09 +0530247config IOE_PCR_BASE_ADDRESS
248 hex
249 default 0x3fff0000000
250 help
251 This option allows you to select MMIO Base Address of IOE sideband bus.
252
Ravi Sarawadib8224f42022-04-10 23:31:24 -0700253config ECAM_MMCONF_BASE_ADDRESS
254 default 0xc0000000
255
Sridhar Siricillad9c82692023-01-05 17:08:17 +0530256config SOC_INTEL_PERFORMANCE_CORE_SCALE_FACTOR
257 int
258 default 125
259
260config SOC_INTEL_EFFICIENT_CORE_SCALE_FACTOR
261 int
262 default 100
263
Ravi Sarawadib8224f42022-04-10 23:31:24 -0700264config CPU_BCLK_MHZ
265 int
266 default 100
267
268config SOC_INTEL_COMMON_BLOCK_GSPI_CLOCK_MHZ
269 int
270 default 120
271
272config CPU_XTAL_HZ
273 default 38400000
274
275config DRIVERS_I2C_DESIGNWARE_CLOCK_MHZ
276 int
277 default 133
278
279config SOC_INTEL_COMMON_BLOCK_GSPI_MAX
280 int
Subrata Banike54a8fd2022-07-06 12:54:48 +0000281 default 3
Ravi Sarawadib8224f42022-04-10 23:31:24 -0700282
283config SOC_INTEL_I2C_DEV_MAX
284 int
285 default 6
286
287config SOC_INTEL_UART_DEV_MAX
288 int
289 default 3
290
Ravi Sarawadi91ffac82022-05-07 16:37:09 -0700291config SOC_INTEL_USB2_DEV_MAX
292 int
293 default 10
294
295config SOC_INTEL_USB3_DEV_MAX
296 int
297 default 2
298
Ravi Sarawadib8224f42022-04-10 23:31:24 -0700299config CONSOLE_UART_BASE_ADDRESS
300 hex
Ravi Sarawadi91ffac82022-05-07 16:37:09 -0700301 default 0xfe02c000
Ravi Sarawadib8224f42022-04-10 23:31:24 -0700302 depends on INTEL_LPSS_UART_FOR_CONSOLE
303
Ravi Sarawadi91ffac82022-05-07 16:37:09 -0700304config VBT_DATA_SIZE_KB
305 int
306 default 9
307
Ravi Sarawadib8224f42022-04-10 23:31:24 -0700308# Clock divider parameters for 115200 baud rate
Angel Pons054ff5e2022-06-26 10:19:53 +0200309# Baudrate = (UART source clock * M) /(N *16)
Wonkyu Kim60d9b892022-10-10 23:01:38 -0700310# MTL UART source clock: 100MHz
Ravi Sarawadib8224f42022-04-10 23:31:24 -0700311config SOC_INTEL_COMMON_LPSS_UART_CLK_M_VAL
312 hex
313 default 0x25a
314
315config SOC_INTEL_COMMON_LPSS_UART_CLK_N_VAL
316 hex
317 default 0x7fff
318
Ravi Sarawadi8069b5d2022-04-10 23:36:52 -0700319config VBOOT
Ravi Sarawadi91ffac82022-05-07 16:37:09 -0700320 select VBOOT_SEPARATE_VERSTAGE
Ravi Sarawadi8069b5d2022-04-10 23:36:52 -0700321 select VBOOT_MUST_REQUEST_DISPLAY
322 select VBOOT_STARTS_IN_BOOTBLOCK
323 select VBOOT_VBNV_CMOS
324 select VBOOT_VBNV_CMOS_BACKUP_TO_FLASH
325 select VBOOT_X86_SHA256_ACCELERATION
326
Subrata Banikfebd3d72022-05-30 13:59:25 +0530327# Default hash block size is 1KiB. Increasing it to 4KiB to improve
328# hashing time as well as read time.
329config VBOOT_HASH_BLOCK_SIZE
330 hex
331 default 0x1000
332
Ravi Sarawadib8224f42022-04-10 23:31:24 -0700333config CBFS_SIZE
334 hex
335 default 0x200000
336
337config PRERAM_CBMEM_CONSOLE_SIZE
338 hex
Subrata Banik7d1995c2022-05-30 13:56:13 +0530339 default 0x2000
Ravi Sarawadib8224f42022-04-10 23:31:24 -0700340
Kapil Porwal1eb44252023-01-18 01:10:04 +0530341config CONSOLE_CBMEM_BUFFER_SIZE
342 hex
Subrata Banikdeebd942023-05-08 10:29:42 +0000343 default 0x100000 if BUILDING_WITH_DEBUG_FSP
Kapil Porwal1eb44252023-01-18 01:10:04 +0530344 default 0x40000
345
Ravi Sarawadi8069b5d2022-04-10 23:36:52 -0700346config FSP_HEADER_PATH
347 string "Location of FSP headers"
348 default "src/vendorcode/intel/fsp/fsp2_0/meteorlake/"
349
350config FSP_FD_PATH
351 string
352 depends on FSP_USE_REPO
353 default "3rdparty/fsp/MeteorLakeFspBinPkg/Fsp.fd"
354
355config SOC_INTEL_METEORLAKE_DEBUG_CONSENT
356 int "Debug Consent for MTL"
Kane Chen2d8bc342023-08-02 15:29:21 +0800357 # USB DBC is more common for developers so make this default to 6 if
Ravi Sarawadi8069b5d2022-04-10 23:36:52 -0700358 # SOC_INTEL_DEBUG_CONSENT=y
Kane Chen2d8bc342023-08-02 15:29:21 +0800359 default 6 if SOC_INTEL_DEBUG_CONSENT
Ravi Sarawadi8069b5d2022-04-10 23:36:52 -0700360 default 0
361 help
362 This is to control debug interface on SOC.
363 Setting non-zero value will allow to use DBC or DCI to debug SOC.
364 PlatformDebugConsent in FspmUpd.h has the details.
365
366 Desired platform debug type are
Kane Chen2d8bc342023-08-02 15:29:21 +0800367 0:Disabled, 2:Enabled Trace Active, 4:Enabled Trace Ready,
368 6:Enable Trace Power-Off, 7:Manual
Ravi Sarawadi8069b5d2022-04-10 23:36:52 -0700369
370config DATA_BUS_WIDTH
371 int
372 default 128
373
374config DIMMS_PER_CHANNEL
375 int
376 default 2
377
378config MRC_CHANNEL_WIDTH
379 int
380 default 16
381
Ravi Sarawadi91ffac82022-05-07 16:37:09 -0700382config SOC_INTEL_GFX_FRAMEBUFFER_OFFSET
383 hex
384 default 0x800000
385
Kapil Porwale988cc22023-01-16 16:41:49 +0000386config FSP_PUBLISH_MBP_HOB
387 bool
388 default n if CHROMEOS
389 default y
390 help
391 This is to control creation of ME_BIOS_PAYLOAD_HOB (MBP HOB) by FSP.
392 Disabling it for the platforms, which do not use MBP HOB, can improve the boot time.
393
Subrata Banik6ee454a2023-03-30 21:01:44 +0530394config BUILDING_WITH_DEBUG_FSP
395 bool "Debug FSP is used for the build"
396 default n
397 help
398 Set this option if debug build of FSP is used.
399
Subrata Banikfa85b0f2023-04-02 15:31:06 +0530400config DROP_CPU_FEATURE_PROGRAM_IN_FSP
401 bool
Subrata Banik03ff5db2023-04-02 15:44:13 +0530402 default y if MP_SERVICES_PPI_V2_NOOP || CHROMEOS
Subrata Banikfa85b0f2023-04-02 15:31:06 +0530403 default n
404 help
405 This is to avoid FSP running basic CPU feature programming on BSP
406 and on APs using the "CpuFeaturesPei.efi" module. The feature programming
407 includes enabling x2APIC, MCA, MCE and Turbo etc.
408
409 Most of these feature programming are getting performed today in scope
410 of coreboot doing MP Init. Running these redundant programming in scope
411 of FSP (when `USE_FSP_FEATURE_PROGRAM_ON_APS` config is enabled) would
412 results in CPU exception.
413
414 SoC users to select this config after dropping "CpuFeaturesPei.ffs" module
415 from FSP-S Firmware Volume (FV). Upon selection, coreboot runs those additional
416 feature programming on BSP and APs.
417
418 This feature is default enabled, in case of "coreboot running MP init"
419 aka MP_SERVICES_PPI_V2_NOOP config is selected.
420
Ravi Sarawadi31e0aeb2022-10-12 00:05:41 -0700421config PCIE_LTR_MAX_SNOOP_LATENCY
422 hex
423 default 0x100f
424 help
425 Latency tolerance reporting, max snoop latency value defaults to 15.73 ms.
426
427config PCIE_LTR_MAX_NO_SNOOP_LATENCY
428 hex
429 default 0x100f
430 help
431 Latency tolerance reporting, max non-snoop latency value defaults to 15.73 ms.
432
Kane Chen70c6fb42023-07-12 19:11:41 +0800433config IOE_DIE_CLOCK_START
434 int
435 default 6 if SOC_INTEL_METEORLAKE_U_H
436
Subrata Banik36d612c2023-08-04 23:43:53 +0530437config HAVE_BMP_LOGO_COMPRESS_LZMA
438 default n
439
Krishna Prasad Bhat18309272023-09-21 23:54:53 +0530440# The default offset to store CSE RW FW version information is at 68.
441# However, in Intel Meteor Lake based systems that use PSR, the additional
442# size required to keep CSE RW FW version information and PSR back-up status
443# in adjacent CMOS memory at offset 68 is not available. Therefore, we
444# override the default offset to 161, which has enough space to keep both
445# the CSE related information together.
446config SOC_INTEL_CSE_FW_PARTITION_CMOS_OFFSET
447 int
448 default 161
449
Ravi Sarawadib8224f42022-04-10 23:31:24 -0700450endif