blob: 7bb16d20d87799297de930f7c50a965bc59a1bd9 [file] [log] [blame]
Lee Leahyb0005132015-05-12 18:19:47 -07001config SOC_INTEL_SKYLAKE
2 bool
3 help
4 Intel Skylake support
5
Rizwan Qureshi0700dca2017-02-09 15:57:45 +05306config SOC_INTEL_KABYLAKE
7 bool
8 default n
9 select SOC_INTEL_SKYLAKE
10 help
11 Intel Kabylake support
12
Lee Leahyb0005132015-05-12 18:19:47 -070013if SOC_INTEL_SKYLAKE
14
15config CPU_SPECIFIC_OPTIONS
16 def_bool y
Aaron Durbine0a49142016-07-13 23:20:51 -050017 select ACPI_INTEL_HARDWARE_SLEEP_VALUES
Lee Leahyb0005132015-05-12 18:19:47 -070018 select ARCH_BOOTBLOCK_X86_32
Lee Leahyb0005132015-05-12 18:19:47 -070019 select ARCH_RAMSTAGE_X86_32
Lee Leahy1d14b3e2015-05-12 18:23:27 -070020 select ARCH_ROMSTAGE_X86_32
21 select ARCH_VERSTAGE_X86_32
Aaron Durbined8a7232015-11-24 12:35:06 -060022 select ACPI_NHLT
Teo Boon Tiong673a4d02016-11-10 21:06:51 +080023 select BOOTBLOCK_CONSOLE
Aaron Durbine4cc8cd2016-08-11 23:55:39 -050024 select BOOT_DEVICE_SPI_FLASH_RW_NOMMAP_EARLY if BOOT_DEVICE_SPI_FLASH
Aaron Durbine8e118d2016-08-12 15:00:10 -050025 select BOOT_DEVICE_SUPPORTS_WRITES
Lee Leahyb0005132015-05-12 18:19:47 -070026 select CACHE_MRC_SETTINGS
Alexandru Gagniuc27fea062015-08-29 20:00:24 -070027 select CACHE_RELOCATED_RAMSTAGE_OUTSIDE_CBMEM if RELOCATABLE_RAMSTAGE
Subrata Banik68d5d8b2016-07-18 14:13:52 +053028 select C_ENVIRONMENT_BOOTBLOCK
Lee Leahyb0005132015-05-12 18:19:47 -070029 select COLLECT_TIMESTAMPS
Duncan Laurie135c2c42016-10-17 19:47:51 -070030 select COMMON_FADT
Lee Leahyb0005132015-05-12 18:19:47 -070031 select CPU_INTEL_FIRMWARE_INTERFACE_TABLE
Aaron Durbinffdf9012015-07-24 13:00:36 -050032 select GENERIC_GPIO_LIB
Lee Leahy1d14b3e2015-05-12 18:23:27 -070033 select HAVE_HARD_RESET
Aaron Durbin387084c2015-07-30 13:41:01 -050034 select HAVE_INTEL_FIRMWARE
Lee Leahyb0005132015-05-12 18:19:47 -070035 select HAVE_MONOTONIC_TIMER
36 select HAVE_SMI_HANDLER
Lee Leahyb0005132015-05-12 18:19:47 -070037 select IOAPIC
Aaron Durbinf5ff8542016-05-05 10:38:03 -050038 select NO_FIXED_XIP_ROM_SIZE
Duncan Laurie205ed2d2016-06-02 15:23:42 -070039 select MRC_SETTINGS_PROTECT
Lee Leahyb0005132015-05-12 18:19:47 -070040 select PARALLEL_MP
Furquan Shaikha5853582017-05-06 12:40:15 -070041 select PARALLEL_MP_AP_WORK
Lee Leahyb0005132015-05-12 18:19:47 -070042 select PCIEXP_ASPM
43 select PCIEXP_COMMON_CLOCK
44 select PCIEXP_CLK_PM
Aaron Durbin27d153c2015-07-13 13:50:34 -050045 select PCIEXP_L1_SUB_STATE
Subrata Banik93ebe492017-03-14 18:24:47 +053046 select PCIEX_LENGTH_64MB
Lee Leahy1d14b3e2015-05-12 18:23:27 -070047 select REG_SCRIPT
48 select RELOCATABLE_MODULES
49 select RELOCATABLE_RAMSTAGE
Aaron Durbin16246ea2016-08-05 21:23:37 -050050 select RTC
Subrata Banik46a71782017-06-02 18:52:24 +053051 select SA_ENABLE_DPR
Lee Leahy1d14b3e2015-05-12 18:23:27 -070052 select SOC_INTEL_COMMON
Duncan Lauriea1c8b34d2015-09-08 16:12:44 -070053 select SOC_INTEL_COMMON_ACPI_WAKE_SOURCE
Subrata Banike074d622017-02-16 16:16:37 +053054 select SOC_INTEL_COMMON_BLOCK
Barnali Sarkar0a203d12017-05-04 18:02:17 +053055 select SOC_INTEL_COMMON_BLOCK_CPU
Barnali Sarkar73273862017-06-13 20:22:33 +053056 select SOC_INTEL_COMMON_BLOCK_CPU_MPINIT
Subrata Banikbffff542017-11-09 15:07:44 +053057 select SOC_INTEL_COMMON_BLOCK_CSE
Subrata Banikfb15d462017-11-27 12:14:38 +053058 select SOC_INTEL_COMMON_BLOCK_DSP
Subrata Banik7387e042017-09-21 19:22:22 +053059 select SOC_INTEL_COMMON_BLOCK_EBDA
Barnali Sarkar71464452017-03-31 18:11:49 +053060 select SOC_INTEL_COMMON_BLOCK_FAST_SPI
Hannah Williams1760cd32017-04-06 20:54:11 -070061 select SOC_INTEL_COMMON_BLOCK_GPIO
62 select SOC_INTEL_COMMON_BLOCK_GPIO_PADCFG_PADTOL
63 select SOC_INTEL_COMMON_BLOCK_GPIO_LEGACY_MACROS
Subrata Banikcb771a22017-11-28 16:26:08 +053064 select SOC_INTEL_COMMON_BLOCK_GRAPHICS
Furquan Shaikh05a6f292017-03-31 14:02:47 -070065 select SOC_INTEL_COMMON_BLOCK_GSPI
Bora Guvendik43c31092017-04-11 16:05:23 -070066 select SOC_INTEL_COMMON_BLOCK_ITSS
Rizwan Qureshiae6a4b62017-04-26 21:06:35 +053067 select SOC_INTEL_COMMON_BLOCK_I2C
Ravi Sarawadi1483d1f2017-09-28 17:06:01 -070068 select SOC_INTEL_COMMON_BLOCK_LPC
Aamir Bohra015c6432017-04-06 11:15:18 +053069 select SOC_INTEL_COMMON_BLOCK_LPSS
Aamir Bohra51966422017-05-11 20:31:06 +053070 select SOC_INTEL_COMMON_BLOCK_PCIE
Shaunak Sahad3476802017-07-08 01:08:40 -070071 select SOC_INTEL_COMMON_BLOCK_PMC
Subrata Banike7ceae72017-03-08 17:59:40 +053072 select SOC_INTEL_COMMON_BLOCK_PCR
Subrata Banike0268d32017-03-09 13:56:17 +053073 select SOC_INTEL_COMMON_BLOCK_RTC
Subrata Banik93ebe492017-03-14 18:24:47 +053074 select SOC_INTEL_COMMON_BLOCK_SA
Aamir Bohrafd8e0002017-05-17 15:13:08 +053075 select SOC_INTEL_COMMON_BLOCK_SATA
Bora Guvendika677fec2017-06-14 16:54:39 -070076 select SOC_INTEL_COMMON_BLOCK_SCS
Pratik Prajapatia04aa3d2017-06-12 23:02:36 -070077 select SOC_INTEL_COMMON_BLOCK_SGX
Aamir Bohra502131a2017-04-19 22:34:25 +053078 select SOC_INTEL_COMMON_BLOCK_SMBUS
Subrata Banikece173c2017-12-14 18:18:34 +053079 select SOC_INTEL_COMMON_BLOCK_SMM
80 select SOC_INTEL_COMMON_BLOCK_SMM_IO_TRAP
Subrata Banikcca50852017-11-07 17:53:38 +053081 select SOC_INTEL_COMMON_BLOCK_SPI
Aamir Bohra842776e2017-05-25 14:12:01 +053082 select SOC_INTEL_COMMON_BLOCK_TIMER
Aamir Bohrac1f260e2017-03-31 21:02:16 +053083 select SOC_INTEL_COMMON_BLOCK_UART
Subrata Banike074d622017-02-16 16:16:37 +053084 select SOC_INTEL_COMMON_BLOCK_XHCI
Aaron Durbinc14a1a92016-06-28 15:41:07 -050085 select SOC_INTEL_COMMON_NHLT
Lee Leahy1d14b3e2015-05-12 18:23:27 -070086 select SOC_INTEL_COMMON_RESET
Lee Leahyb0005132015-05-12 18:19:47 -070087 select SMM_TSEG
88 select SMP
Lee Leahyb0005132015-05-12 18:19:47 -070089 select SSE2
90 select SUPPORT_CPU_UCODE_IN_CBFS
91 select TSC_CONSTANT_RATE
Aamir Bohra842776e2017-05-25 14:12:01 +053092 select TSC_MONOTONIC_TIMER
Lee Leahyb0005132015-05-12 18:19:47 -070093 select TSC_SYNC_MFENCE
94 select UDELAY_TSC
Rizwan Qureshi17335fa2017-01-14 06:08:21 +053095 select ACPI_NHLT
Nico Huber2e7f6cc2017-05-22 15:58:03 +020096 select HAVE_FSP_GOP
Patrick Rudolphc1055ab2017-06-15 09:22:06 +020097 select SOC_INTEL_COMMON_GFX_OPREGION
Lee Leahyb0005132015-05-12 18:19:47 -070098
Naresh G Solankife517f62016-10-17 17:21:08 +053099config MAINBOARD_USES_FSP2_0
100 bool
101 default n
Naresh G Solankia2d40622016-08-30 20:47:13 +0530102
103config USE_FSP2_0_DRIVER
Nico Huber956cfa32017-06-28 12:20:48 +0200104 def_bool y
Naresh G Solankife517f62016-10-17 17:21:08 +0530105 depends on MAINBOARD_USES_FSP2_0
Naresh G Solankia2d40622016-08-30 20:47:13 +0530106 select PLATFORM_USES_FSP2_0
Patrick Rudolph4c170982017-07-17 19:53:56 +0200107 select INTEL_GMA_ADD_VBT_DATA_FILE if RUN_FSP_GOP
Aaron Durbin79f07412017-04-16 21:49:29 -0500108 select POSTCAR_CONSOLE
109 select POSTCAR_STAGE
Naresh G Solankia2d40622016-08-30 20:47:13 +0530110
111config USE_FSP1_1_DRIVER
Nico Huber956cfa32017-06-28 12:20:48 +0200112 def_bool y
Naresh G Solankife517f62016-10-17 17:21:08 +0530113 depends on !MAINBOARD_USES_FSP2_0
Naresh G Solankia2d40622016-08-30 20:47:13 +0530114 select PLATFORM_USES_FSP1_1
Naresh G Solankia2d40622016-08-30 20:47:13 +0530115 select DISPLAY_FSP_ENTRY_POINTS
116
Furquan Shaikh610a33a2016-07-22 16:17:53 -0700117config CHROMEOS
118 select CHROMEOS_RAMOOPS_DYNAMIC
Julius Werner58c39382017-02-13 17:53:29 -0800119
120config VBOOT
121 select VBOOT_EC_SLOW_UPDATE if VBOOT_EC_SOFTWARE_SYNC
122 select VBOOT_SEPARATE_VERSTAGE
Furquan Shaikh610a33a2016-07-22 16:17:53 -0700123 select VBOOT_OPROM_MATTERS
Furquan Shaikhb8257df2016-07-22 09:20:56 -0700124 select VBOOT_SAVE_RECOVERY_REASON_ON_REBOOT
Aaron Durbina6914d22016-08-24 08:49:29 -0500125 select VBOOT_STARTS_IN_BOOTBLOCK
Furquan Shaikh2a12e2e2016-07-25 11:48:03 -0700126 select VBOOT_VBNV_CMOS
127 select VBOOT_VBNV_CMOS_BACKUP_TO_FLASH
Furquan Shaikh610a33a2016-07-22 16:17:53 -0700128
Lee Leahy1d14b3e2015-05-12 18:23:27 -0700129config BOOTBLOCK_RESETS
130 string
131 default "soc/intel/common/reset.c"
132
Martin Roth59ff3402016-02-09 09:06:46 -0700133config CBFS_SIZE
134 hex
135 default 0x200000
136
Lee Leahy1d14b3e2015-05-12 18:23:27 -0700137config CPU_ADDR_BITS
138 int
139 default 36
140
141config DCACHE_RAM_BASE
Arthur Heymans432ac612017-06-13 14:17:05 +0200142 hex
Lee Leahy1d14b3e2015-05-12 18:23:27 -0700143 default 0xfef00000
144
145config DCACHE_RAM_SIZE
Arthur Heymans432ac612017-06-13 14:17:05 +0200146 hex
Rizwan Qureshi3ad63562016-08-14 15:48:33 +0530147 default 0x40000
Lee Leahyb0005132015-05-12 18:19:47 -0700148 help
Lee Leahy1d14b3e2015-05-12 18:23:27 -0700149 The size of the cache-as-ram region required during bootblock
150 and/or romstage.
Lee Leahyb0005132015-05-12 18:19:47 -0700151
Subrata Banik68d5d8b2016-07-18 14:13:52 +0530152config DCACHE_BSP_STACK_SIZE
153 hex
154 default 0x4000
155 help
156 The amount of anticipated stack usage in CAR by bootblock and
157 other stages.
158
159config C_ENV_BOOTBLOCK_SIZE
160 hex
Furquan Shaikh70385962016-08-24 10:28:30 -0700161 default 0xC000
Subrata Banik68d5d8b2016-07-18 14:13:52 +0530162
Subrata Banik086730b2015-12-02 11:42:04 +0530163config EXCLUDE_NATIVE_SD_INTERFACE
164 bool
165 default n
166 help
167 If you set this option to n, will not use native SD controller.
168
Lee Leahy1d14b3e2015-05-12 18:23:27 -0700169config HEAP_SIZE
170 hex
171 default 0x80000
172
173config IED_REGION_SIZE
174 hex
175 default 0x400000
176
Subrata Banike7ceae72017-03-08 17:59:40 +0530177config PCR_BASE_ADDRESS
178 hex
179 default 0xfd000000
180 help
181 This option allows you to select MMIO Base Address of sideband bus.
182
Lee Leahy1d14b3e2015-05-12 18:23:27 -0700183config SERIAL_CPU_INIT
184 bool
185 default n
186
187config SERIRQ_CONTINUOUS_MODE
188 bool
pchandri1d77c722015-09-09 17:22:09 -0700189 default n
Lee Leahy1d14b3e2015-05-12 18:23:27 -0700190 help
191 If you set this option to y, the serial IRQ machine will be
192 operated in continuous mode.
193
194config SMM_RESERVED_SIZE
195 hex
196 default 0x200000
197
198config SMM_TSEG_SIZE
199 hex
200 default 0x800000
201
Lee Leahy1d14b3e2015-05-12 18:23:27 -0700202config VGA_BIOS_ID
203 string
204 default "8086,0406"
Lee Leahyb0005132015-05-12 18:19:47 -0700205
Aaron Durbine33a1722015-07-30 16:52:56 -0500206config UART_DEBUG
207 bool "Enable UART debug port."
Aaron Durbine33a1722015-07-30 16:52:56 -0500208 default n
Martin Roth1afcb232015-08-15 17:36:15 -0600209 select CONSOLE_SERIAL
Aaron Durbine33a1722015-07-30 16:52:56 -0500210 select DRIVERS_UART
Aaron Durbine33a1722015-07-30 16:52:56 -0500211 select DRIVERS_UART_8250MEM_32
Furquan Shaikhb168db72016-08-01 19:37:38 -0700212 select NO_UART_ON_SUPERIO
Aaron Durbine33a1722015-07-30 16:52:56 -0500213
Subrata Banik19a7ade2017-08-14 11:55:10 +0530214config UART_FOR_CONSOLE
215 int "Index for LPSS UART port to use for console"
216 default 2 if DRIVERS_UART_8250MEM
Subrata Banikb045d4c2017-08-30 11:47:32 +0530217 default 0
Subrata Banik19a7ade2017-08-14 11:55:10 +0530218 help
219 Index for LPSS UART port to use for console:
220 0 = LPSS UART0, 1 = LPSS UART1, 2 = LPSS UART2
221
Teo Boon Tiong2fc06c82016-09-15 11:11:45 +0800222config SKYLAKE_SOC_PCH_H
223 bool
224 default n
225 help
226 Choose this option if you have a PCH-H chipset.
227
Aaron Durbin3953e392015-09-03 00:41:29 -0500228config CHIPSET_BOOTBLOCK_INCLUDE
229 string
230 default "soc/intel/skylake/bootblock/timestamp.inc"
231
Aaron Durbined8a7232015-11-24 12:35:06 -0600232config NHLT_DMIC_2CH
233 bool
234 default n
235 help
236 Include DSP firmware settings for 2 channel DMIC array.
237
238config NHLT_DMIC_4CH
239 bool
240 default n
241 help
242 Include DSP firmware settings for 4 channel DMIC array.
243
244config NHLT_NAU88L25
245 bool
246 default n
247 help
248 Include DSP firmware settings for nau88l25 headset codec.
249
250config NHLT_MAX98357
251 bool
252 default n
253 help
254 Include DSP firmware settings for max98357 amplifier.
255
256config NHLT_SSM4567
257 bool
258 default n
259 help
260 Include DSP firmware settings for ssm4567 smart amplifier.
261
Duncan Laurie4a75a662017-03-02 10:13:51 -0800262config NHLT_RT5514
263 bool
264 default n
265 help
266 Include DSP firmware settings for rt5514 DSP.
267
Rizwan Qureshi17335fa2017-01-14 06:08:21 +0530268config NHLT_RT5663
269 bool
270 default n
271 help
272 Include DSP firmware settings for rt5663 headset codec.
273
274config NHLT_MAX98927
275 bool
276 default n
277 help
278 Include DSP firmware settings for max98927 amplifier.
279
Naveen Manohar83670c52017-11-04 02:55:09 +0530280config NHLT_DA7219
281 bool
282 default n
283 help
284 Include DSP firmware settings for DA7219 headset codec.
285
Subrata Banik03e971c2017-03-07 14:02:23 +0530286choice
287 prompt "Cache-as-ram implementation"
288 default CAR_NEM_ENHANCED
289 help
290 This option allows you to select how cache-as-ram (CAR) is set up.
291
292config CAR_NEM_ENHANCED
293 bool "Enhanced Non-evict mode"
294 select SOC_INTEL_COMMON_BLOCK_CAR
295 select INTEL_CAR_NEM_ENHANCED
296 help
297 A current limitation of NEM (Non-Evict mode) is that code and data sizes
298 are derived from the requirement to not write out any modified cache line.
299 With NEM, if there is no physical memory behind the cached area,
300 the modified data will be lost and NEM results will be inconsistent.
301 ENHANCED NEM guarantees that modified data is always
302 kept in cache while clean data is replaced.
303
304config USE_SKYLAKE_FSP_CAR
305 bool "Use FSP CAR"
306 select FSP_CAR
307 help
308 Use FSP APIs to initialize & tear Down the Cache-As-Ram.
309
310endchoice
311
Subrata Banikfbdc7192016-01-19 19:19:15 +0530312config SKIP_FSP_CAR
Martin Rothb00ddec2016-01-31 10:39:47 -0700313 bool "Skip cache as RAM setup in FSP"
314 default y
315 help
316 Skip Cache as RAM setup in FSP.
Subrata Banikfbdc7192016-01-19 19:19:15 +0530317
Aaron Durbine56191e2016-08-11 09:50:49 -0500318config SPI_FLASH_INCLUDE_ALL_DRIVERS
319 bool
320 default n
321
Rizwan Qureshid8bb69a2016-11-08 21:01:09 +0530322config MAX_ROOT_PORTS
323 int
324 default 24 if PLATFORM_USES_FSP2_0
325 default 20 if PLATFORM_USES_FSP1_1
326
Jenny TC2864f852017-02-09 16:01:59 +0530327config NO_FADT_8042
328 bool
329 default n
330 help
331 Choose this option if you want to disable 8042 Keyboard
332
Furquan Shaikh340908a2017-04-04 11:47:19 -0700333config SOC_INTEL_COMMON_LPSS_CLOCK_MHZ
334 int
335 default 120
336
Chris Chingb8dc63b2017-12-06 14:26:15 -0700337config DRIVERS_I2C_DESIGNWARE_CLOCK_MHZ
338 int
339 default SOC_INTEL_COMMON_LPSS_CLOCK_MHZ
340
Furquan Shaikh05a6f292017-03-31 14:02:47 -0700341config SOC_INTEL_COMMON_BLOCK_GSPI_MAX
342 int
343 default 2
344
Aamir Bohra1041d392017-06-02 11:56:14 +0530345config CPU_BCLK_MHZ
346 int
347 default 100
348
Furquan Shaikh3406dd62017-08-04 15:58:26 -0700349# Clock divider parameters for 115200 baud rate
350config SOC_INTEL_COMMON_LPSS_UART_CLK_M_VAL
351 hex
352 default 0x30
353
354config SOC_INTEL_COMMON_LPSS_UART_CLK_N_VAL
355 hex
356 default 0xc35
357
Lee Leahyb0005132015-05-12 18:19:47 -0700358endif