Lee Leahy | b000513 | 2015-05-12 18:19:47 -0700 | [diff] [blame] | 1 | config SOC_INTEL_SKYLAKE |
| 2 | bool |
| 3 | help |
| 4 | Intel Skylake support |
| 5 | |
| 6 | if SOC_INTEL_SKYLAKE |
| 7 | |
| 8 | config CPU_SPECIFIC_OPTIONS |
| 9 | def_bool y |
Aaron Durbin | e0a4914 | 2016-07-13 23:20:51 -0500 | [diff] [blame] | 10 | select ACPI_INTEL_HARDWARE_SLEEP_VALUES |
Lee Leahy | b000513 | 2015-05-12 18:19:47 -0700 | [diff] [blame] | 11 | select ARCH_BOOTBLOCK_X86_32 |
Lee Leahy | b000513 | 2015-05-12 18:19:47 -0700 | [diff] [blame] | 12 | select ARCH_RAMSTAGE_X86_32 |
Lee Leahy | 1d14b3e | 2015-05-12 18:23:27 -0700 | [diff] [blame] | 13 | select ARCH_ROMSTAGE_X86_32 |
| 14 | select ARCH_VERSTAGE_X86_32 |
Aaron Durbin | ed8a723 | 2015-11-24 12:35:06 -0600 | [diff] [blame] | 15 | select ACPI_NHLT |
Lee Leahy | b000513 | 2015-05-12 18:19:47 -0700 | [diff] [blame] | 16 | select CACHE_MRC_SETTINGS |
Alexandru Gagniuc | 27fea06 | 2015-08-29 20:00:24 -0700 | [diff] [blame] | 17 | select CACHE_RELOCATED_RAMSTAGE_OUTSIDE_CBMEM if RELOCATABLE_RAMSTAGE |
Lee Leahy | b000513 | 2015-05-12 18:19:47 -0700 | [diff] [blame] | 18 | select COLLECT_TIMESTAMPS |
| 19 | select CPU_INTEL_FIRMWARE_INTERFACE_TABLE |
Aaron Durbin | ffdf901 | 2015-07-24 13:00:36 -0500 | [diff] [blame] | 20 | select GENERIC_GPIO_LIB |
Lee Leahy | 1d14b3e | 2015-05-12 18:23:27 -0700 | [diff] [blame] | 21 | select HAVE_HARD_RESET |
Aaron Durbin | 387084c | 2015-07-30 13:41:01 -0500 | [diff] [blame] | 22 | select HAVE_INTEL_FIRMWARE |
Lee Leahy | b000513 | 2015-05-12 18:19:47 -0700 | [diff] [blame] | 23 | select HAVE_MONOTONIC_TIMER |
| 24 | select HAVE_SMI_HANDLER |
Lee Leahy | b000513 | 2015-05-12 18:19:47 -0700 | [diff] [blame] | 25 | select IOAPIC |
| 26 | select MMCONF_SUPPORT |
| 27 | select MMCONF_SUPPORT_DEFAULT |
Aaron Durbin | f5ff854 | 2016-05-05 10:38:03 -0500 | [diff] [blame] | 28 | select NO_FIXED_XIP_ROM_SIZE |
Duncan Laurie | 205ed2d | 2016-06-02 15:23:42 -0700 | [diff] [blame] | 29 | select MRC_SETTINGS_PROTECT |
Lee Leahy | b000513 | 2015-05-12 18:19:47 -0700 | [diff] [blame] | 30 | select PARALLEL_MP |
| 31 | select PCIEXP_ASPM |
| 32 | select PCIEXP_COMMON_CLOCK |
| 33 | select PCIEXP_CLK_PM |
Aaron Durbin | 27d153c | 2015-07-13 13:50:34 -0500 | [diff] [blame] | 34 | select PCIEXP_L1_SUB_STATE |
Lee Leahy | 1d14b3e | 2015-05-12 18:23:27 -0700 | [diff] [blame] | 35 | select PLATFORM_USES_FSP1_1 |
| 36 | select REG_SCRIPT |
| 37 | select RELOCATABLE_MODULES |
| 38 | select RELOCATABLE_RAMSTAGE |
| 39 | select SOC_INTEL_COMMON |
Duncan Laurie | a1c8b34d | 2015-09-08 16:12:44 -0700 | [diff] [blame] | 40 | select SOC_INTEL_COMMON_ACPI_WAKE_SOURCE |
Duncan Laurie | 4001f24 | 2016-06-07 16:40:19 -0700 | [diff] [blame] | 41 | select SOC_INTEL_COMMON_LPSS_I2C |
Aaron Durbin | c14a1a9 | 2016-06-28 15:41:07 -0500 | [diff] [blame] | 42 | select SOC_INTEL_COMMON_NHLT |
Lee Leahy | 1d14b3e | 2015-05-12 18:23:27 -0700 | [diff] [blame] | 43 | select SOC_INTEL_COMMON_RESET |
Lee Leahy | b000513 | 2015-05-12 18:19:47 -0700 | [diff] [blame] | 44 | select SMM_TSEG |
| 45 | select SMP |
| 46 | select SPI_FLASH |
| 47 | select SSE2 |
| 48 | select SUPPORT_CPU_UCODE_IN_CBFS |
| 49 | select TSC_CONSTANT_RATE |
| 50 | select TSC_SYNC_MFENCE |
| 51 | select UDELAY_TSC |
Lee Leahy | 1d14b3e | 2015-05-12 18:23:27 -0700 | [diff] [blame] | 52 | select USE_GENERIC_FSP_CAR_INC |
Lee Leahy | b000513 | 2015-05-12 18:19:47 -0700 | [diff] [blame] | 53 | |
Furquan Shaikh | 610a33a | 2016-07-22 16:17:53 -0700 | [diff] [blame] | 54 | config CHROMEOS |
| 55 | select CHROMEOS_RAMOOPS_DYNAMIC |
| 56 | select CHROMEOS_VBNV_CMOS |
| 57 | select CHROMEOS_VBNV_CMOS_BACKUP_TO_FLASH |
| 58 | select EC_SOFTWARE_SYNC if EC_GOOGLE_CHROMEEC |
| 59 | select VBOOT_EC_SLOW_UPDATE |
| 60 | select VBOOT_OPROM_MATTERS |
Furquan Shaikh | b8257df | 2016-07-22 09:20:56 -0700 | [diff] [blame^] | 61 | select VBOOT_SAVE_RECOVERY_REASON_ON_REBOOT |
Furquan Shaikh | 610a33a | 2016-07-22 16:17:53 -0700 | [diff] [blame] | 62 | select VIRTUAL_DEV_SWITCH |
| 63 | |
Lee Leahy | b000513 | 2015-05-12 18:19:47 -0700 | [diff] [blame] | 64 | config BOOTBLOCK_CPU_INIT |
| 65 | string |
| 66 | default "soc/intel/skylake/bootblock/cpu.c" |
| 67 | |
| 68 | config BOOTBLOCK_NORTHBRIDGE_INIT |
| 69 | string |
| 70 | default "soc/intel/skylake/bootblock/systemagent.c" |
| 71 | |
Lee Leahy | 1d14b3e | 2015-05-12 18:23:27 -0700 | [diff] [blame] | 72 | config BOOTBLOCK_RESETS |
| 73 | string |
| 74 | default "soc/intel/common/reset.c" |
| 75 | |
Lee Leahy | b000513 | 2015-05-12 18:19:47 -0700 | [diff] [blame] | 76 | config BOOTBLOCK_SOUTHBRIDGE_INIT |
| 77 | string |
| 78 | default "soc/intel/skylake/bootblock/pch.c" |
| 79 | |
Martin Roth | 59ff340 | 2016-02-09 09:06:46 -0700 | [diff] [blame] | 80 | config CBFS_SIZE |
| 81 | hex |
| 82 | default 0x200000 |
| 83 | |
Lee Leahy | 1d14b3e | 2015-05-12 18:23:27 -0700 | [diff] [blame] | 84 | config CPU_ADDR_BITS |
| 85 | int |
| 86 | default 36 |
| 87 | |
Duncan Laurie | 4001f24 | 2016-06-07 16:40:19 -0700 | [diff] [blame] | 88 | config SOC_INTEL_COMMON_LPSS_I2C_CLOCK_MHZ |
| 89 | int |
| 90 | default 120 |
| 91 | |
Lee Leahy | 1d14b3e | 2015-05-12 18:23:27 -0700 | [diff] [blame] | 92 | config DCACHE_RAM_BASE |
| 93 | hex "Base address of cache-as-RAM" |
| 94 | default 0xfef00000 |
| 95 | |
| 96 | config DCACHE_RAM_SIZE |
| 97 | hex "Length in bytes of cache-as-RAM" |
Aaron Durbin | ba69c77 | 2015-09-16 14:27:26 -0500 | [diff] [blame] | 98 | default 0x10000 |
Lee Leahy | b000513 | 2015-05-12 18:19:47 -0700 | [diff] [blame] | 99 | help |
Lee Leahy | 1d14b3e | 2015-05-12 18:23:27 -0700 | [diff] [blame] | 100 | The size of the cache-as-ram region required during bootblock |
| 101 | and/or romstage. |
Lee Leahy | b000513 | 2015-05-12 18:19:47 -0700 | [diff] [blame] | 102 | |
Subrata Banik | 086730b | 2015-12-02 11:42:04 +0530 | [diff] [blame] | 103 | config EXCLUDE_NATIVE_SD_INTERFACE |
| 104 | bool |
| 105 | default n |
| 106 | help |
| 107 | If you set this option to n, will not use native SD controller. |
| 108 | |
Lee Leahy | 1d14b3e | 2015-05-12 18:23:27 -0700 | [diff] [blame] | 109 | config HEAP_SIZE |
| 110 | hex |
| 111 | default 0x80000 |
| 112 | |
| 113 | config IED_REGION_SIZE |
| 114 | hex |
| 115 | default 0x400000 |
| 116 | |
Lee Leahy | 1d14b3e | 2015-05-12 18:23:27 -0700 | [diff] [blame] | 117 | config MMCONF_BASE_ADDRESS |
| 118 | hex "MMIO Base Address" |
| 119 | default 0xe0000000 |
| 120 | |
| 121 | config MONOTONIC_TIMER_MSR |
| 122 | def_bool y |
| 123 | select HAVE_MONOTONIC_TIMER |
| 124 | help |
| 125 | Provide a monotonic timer using the 24MHz MSR counter. |
| 126 | |
| 127 | config PRE_GRAPHICS_DELAY |
| 128 | int "Graphics initialization delay in ms" |
| 129 | default 0 |
| 130 | help |
| 131 | On some systems, coreboot boots so fast that connected monitors |
| 132 | (mostly TVs) won't be able to wake up fast enough to talk to the |
| 133 | VBIOS. On those systems we need to wait for a bit before executing |
| 134 | the VBIOS. |
| 135 | |
| 136 | config SERIAL_CPU_INIT |
| 137 | bool |
| 138 | default n |
| 139 | |
| 140 | config SERIRQ_CONTINUOUS_MODE |
| 141 | bool |
pchandri | 1d77c72 | 2015-09-09 17:22:09 -0700 | [diff] [blame] | 142 | default n |
Lee Leahy | 1d14b3e | 2015-05-12 18:23:27 -0700 | [diff] [blame] | 143 | help |
| 144 | If you set this option to y, the serial IRQ machine will be |
| 145 | operated in continuous mode. |
| 146 | |
| 147 | config SMM_RESERVED_SIZE |
| 148 | hex |
| 149 | default 0x200000 |
| 150 | |
| 151 | config SMM_TSEG_SIZE |
| 152 | hex |
| 153 | default 0x800000 |
| 154 | |
Lee Leahy | 1d14b3e | 2015-05-12 18:23:27 -0700 | [diff] [blame] | 155 | config VGA_BIOS_ID |
| 156 | string |
| 157 | default "8086,0406" |
Lee Leahy | b000513 | 2015-05-12 18:19:47 -0700 | [diff] [blame] | 158 | |
Aaron Durbin | e33a172 | 2015-07-30 16:52:56 -0500 | [diff] [blame] | 159 | config UART_DEBUG |
| 160 | bool "Enable UART debug port." |
Aaron Durbin | e33a172 | 2015-07-30 16:52:56 -0500 | [diff] [blame] | 161 | default n |
Martin Roth | 1afcb23 | 2015-08-15 17:36:15 -0600 | [diff] [blame] | 162 | select CONSOLE_SERIAL |
Aaron Durbin | e33a172 | 2015-07-30 16:52:56 -0500 | [diff] [blame] | 163 | select DRIVERS_UART |
Aaron Durbin | e33a172 | 2015-07-30 16:52:56 -0500 | [diff] [blame] | 164 | select DRIVERS_UART_8250MEM_32 |
| 165 | |
Aaron Durbin | 3953e39 | 2015-09-03 00:41:29 -0500 | [diff] [blame] | 166 | config CHIPSET_BOOTBLOCK_INCLUDE |
| 167 | string |
| 168 | default "soc/intel/skylake/bootblock/timestamp.inc" |
| 169 | |
Aaron Durbin | ed8a723 | 2015-11-24 12:35:06 -0600 | [diff] [blame] | 170 | config NHLT_DMIC_2CH |
| 171 | bool |
| 172 | default n |
| 173 | help |
| 174 | Include DSP firmware settings for 2 channel DMIC array. |
| 175 | |
| 176 | config NHLT_DMIC_4CH |
| 177 | bool |
| 178 | default n |
| 179 | help |
| 180 | Include DSP firmware settings for 4 channel DMIC array. |
| 181 | |
| 182 | config NHLT_NAU88L25 |
| 183 | bool |
| 184 | default n |
| 185 | help |
| 186 | Include DSP firmware settings for nau88l25 headset codec. |
| 187 | |
| 188 | config NHLT_MAX98357 |
| 189 | bool |
| 190 | default n |
| 191 | help |
| 192 | Include DSP firmware settings for max98357 amplifier. |
| 193 | |
| 194 | config NHLT_SSM4567 |
| 195 | bool |
| 196 | default n |
| 197 | help |
| 198 | Include DSP firmware settings for ssm4567 smart amplifier. |
| 199 | |
Subrata Banik | fbdc719 | 2016-01-19 19:19:15 +0530 | [diff] [blame] | 200 | config DCACHE_RAM_SIZE_TOTAL |
| 201 | hex |
| 202 | default 0x40000 |
| 203 | |
| 204 | config SKIP_FSP_CAR |
Martin Roth | b00ddec | 2016-01-31 10:39:47 -0700 | [diff] [blame] | 205 | bool "Skip cache as RAM setup in FSP" |
| 206 | default y |
| 207 | help |
| 208 | Skip Cache as RAM setup in FSP. |
Subrata Banik | fbdc719 | 2016-01-19 19:19:15 +0530 | [diff] [blame] | 209 | |
Lee Leahy | b000513 | 2015-05-12 18:19:47 -0700 | [diff] [blame] | 210 | endif |