blob: b045486491e665140c02292ea9f85b6988242eaa [file] [log] [blame]
Lee Leahyb0005132015-05-12 18:19:47 -07001config SOC_INTEL_SKYLAKE
2 bool
3 help
4 Intel Skylake support
5
Rizwan Qureshi0700dca2017-02-09 15:57:45 +05306config SOC_INTEL_KABYLAKE
7 bool
8 default n
9 select SOC_INTEL_SKYLAKE
10 help
11 Intel Kabylake support
12
Lee Leahyb0005132015-05-12 18:19:47 -070013if SOC_INTEL_SKYLAKE
14
15config CPU_SPECIFIC_OPTIONS
16 def_bool y
Aaron Durbine0a49142016-07-13 23:20:51 -050017 select ACPI_INTEL_HARDWARE_SLEEP_VALUES
Lee Leahyb0005132015-05-12 18:19:47 -070018 select ARCH_BOOTBLOCK_X86_32
Lee Leahyb0005132015-05-12 18:19:47 -070019 select ARCH_RAMSTAGE_X86_32
Lee Leahy1d14b3e2015-05-12 18:23:27 -070020 select ARCH_ROMSTAGE_X86_32
21 select ARCH_VERSTAGE_X86_32
Aaron Durbined8a7232015-11-24 12:35:06 -060022 select ACPI_NHLT
Teo Boon Tiong673a4d02016-11-10 21:06:51 +080023 select BOOTBLOCK_CONSOLE
Aaron Durbine4cc8cd2016-08-11 23:55:39 -050024 select BOOT_DEVICE_SPI_FLASH_RW_NOMMAP_EARLY if BOOT_DEVICE_SPI_FLASH
Aaron Durbine8e118d2016-08-12 15:00:10 -050025 select BOOT_DEVICE_SUPPORTS_WRITES
Lee Leahyb0005132015-05-12 18:19:47 -070026 select CACHE_MRC_SETTINGS
Alexandru Gagniuc27fea062015-08-29 20:00:24 -070027 select CACHE_RELOCATED_RAMSTAGE_OUTSIDE_CBMEM if RELOCATABLE_RAMSTAGE
Subrata Banik68d5d8b2016-07-18 14:13:52 +053028 select C_ENVIRONMENT_BOOTBLOCK
Lee Leahyb0005132015-05-12 18:19:47 -070029 select COLLECT_TIMESTAMPS
Duncan Laurie135c2c42016-10-17 19:47:51 -070030 select COMMON_FADT
Lee Leahyb0005132015-05-12 18:19:47 -070031 select CPU_INTEL_FIRMWARE_INTERFACE_TABLE
Aaron Durbinffdf9012015-07-24 13:00:36 -050032 select GENERIC_GPIO_LIB
Lee Leahy1d14b3e2015-05-12 18:23:27 -070033 select HAVE_HARD_RESET
Aaron Durbin387084c2015-07-30 13:41:01 -050034 select HAVE_INTEL_FIRMWARE
Lee Leahyb0005132015-05-12 18:19:47 -070035 select HAVE_MONOTONIC_TIMER
36 select HAVE_SMI_HANDLER
Lee Leahyb0005132015-05-12 18:19:47 -070037 select IOAPIC
Aaron Durbinf5ff8542016-05-05 10:38:03 -050038 select NO_FIXED_XIP_ROM_SIZE
Duncan Laurie205ed2d2016-06-02 15:23:42 -070039 select MRC_SETTINGS_PROTECT
Lee Leahyb0005132015-05-12 18:19:47 -070040 select PARALLEL_MP
Furquan Shaikha5853582017-05-06 12:40:15 -070041 select PARALLEL_MP_AP_WORK
Lee Leahyb0005132015-05-12 18:19:47 -070042 select PCIEXP_ASPM
43 select PCIEXP_COMMON_CLOCK
44 select PCIEXP_CLK_PM
Aaron Durbin27d153c2015-07-13 13:50:34 -050045 select PCIEXP_L1_SUB_STATE
Subrata Banik93ebe492017-03-14 18:24:47 +053046 select PCIEX_LENGTH_64MB
Lee Leahy1d14b3e2015-05-12 18:23:27 -070047 select REG_SCRIPT
48 select RELOCATABLE_MODULES
49 select RELOCATABLE_RAMSTAGE
Aaron Durbin16246ea2016-08-05 21:23:37 -050050 select RTC
Subrata Banik46a71782017-06-02 18:52:24 +053051 select SA_ENABLE_DPR
Lee Leahy1d14b3e2015-05-12 18:23:27 -070052 select SOC_INTEL_COMMON
Duncan Lauriea1c8b34d2015-09-08 16:12:44 -070053 select SOC_INTEL_COMMON_ACPI_WAKE_SOURCE
Subrata Banike074d622017-02-16 16:16:37 +053054 select SOC_INTEL_COMMON_BLOCK
Barnali Sarkar0a203d12017-05-04 18:02:17 +053055 select SOC_INTEL_COMMON_BLOCK_CPU
Barnali Sarkar73273862017-06-13 20:22:33 +053056 select SOC_INTEL_COMMON_BLOCK_CPU_MPINIT
Barnali Sarkar71464452017-03-31 18:11:49 +053057 select SOC_INTEL_COMMON_BLOCK_FAST_SPI
Furquan Shaikh05a6f292017-03-31 14:02:47 -070058 select SOC_INTEL_COMMON_BLOCK_GSPI
Bora Guvendik43c31092017-04-11 16:05:23 -070059 select SOC_INTEL_COMMON_BLOCK_ITSS
Rizwan Qureshiae6a4b62017-04-26 21:06:35 +053060 select SOC_INTEL_COMMON_BLOCK_I2C
Aamir Bohra015c6432017-04-06 11:15:18 +053061 select SOC_INTEL_COMMON_BLOCK_LPSS
Aamir Bohra51966422017-05-11 20:31:06 +053062 select SOC_INTEL_COMMON_BLOCK_PCIE
Subrata Banike7ceae72017-03-08 17:59:40 +053063 select SOC_INTEL_COMMON_BLOCK_PCR
Subrata Banike0268d32017-03-09 13:56:17 +053064 select SOC_INTEL_COMMON_BLOCK_RTC
Subrata Banik93ebe492017-03-14 18:24:47 +053065 select SOC_INTEL_COMMON_BLOCK_SA
Aamir Bohrafd8e0002017-05-17 15:13:08 +053066 select SOC_INTEL_COMMON_BLOCK_SATA
Bora Guvendika677fec2017-06-14 16:54:39 -070067 select SOC_INTEL_COMMON_BLOCK_SCS
Pratik Prajapatia04aa3d2017-06-12 23:02:36 -070068 select SOC_INTEL_COMMON_BLOCK_SGX
Aamir Bohra502131a2017-04-19 22:34:25 +053069 select SOC_INTEL_COMMON_BLOCK_SMBUS
Aamir Bohra842776e2017-05-25 14:12:01 +053070 select SOC_INTEL_COMMON_BLOCK_TIMER
Aamir Bohrac1f260e2017-03-31 21:02:16 +053071 select SOC_INTEL_COMMON_BLOCK_UART
Subrata Banike074d622017-02-16 16:16:37 +053072 select SOC_INTEL_COMMON_BLOCK_XHCI
Aaron Durbinc14a1a92016-06-28 15:41:07 -050073 select SOC_INTEL_COMMON_NHLT
Lee Leahy1d14b3e2015-05-12 18:23:27 -070074 select SOC_INTEL_COMMON_RESET
Furquan Shaikhd0c000522016-11-21 09:19:53 -080075 select SOC_INTEL_COMMON_SPI_FLASH_PROTECT
Lee Leahyb0005132015-05-12 18:19:47 -070076 select SMM_TSEG
77 select SMP
Lee Leahyb0005132015-05-12 18:19:47 -070078 select SSE2
79 select SUPPORT_CPU_UCODE_IN_CBFS
80 select TSC_CONSTANT_RATE
Aamir Bohra842776e2017-05-25 14:12:01 +053081 select TSC_MONOTONIC_TIMER
Lee Leahyb0005132015-05-12 18:19:47 -070082 select TSC_SYNC_MFENCE
83 select UDELAY_TSC
Rizwan Qureshi17335fa2017-01-14 06:08:21 +053084 select ACPI_NHLT
Nico Huber2e7f6cc2017-05-22 15:58:03 +020085 select HAVE_FSP_GOP
Patrick Rudolphc1055ab2017-06-15 09:22:06 +020086 select SOC_INTEL_COMMON_GFX_OPREGION
Lee Leahyb0005132015-05-12 18:19:47 -070087
Naresh G Solankife517f62016-10-17 17:21:08 +053088config MAINBOARD_USES_FSP2_0
89 bool
90 default n
Naresh G Solankia2d40622016-08-30 20:47:13 +053091
92config USE_FSP2_0_DRIVER
Nico Huber956cfa32017-06-28 12:20:48 +020093 def_bool y
Naresh G Solankife517f62016-10-17 17:21:08 +053094 depends on MAINBOARD_USES_FSP2_0
Naresh G Solankia2d40622016-08-30 20:47:13 +053095 select PLATFORM_USES_FSP2_0
Patrick Rudolph4c170982017-07-17 19:53:56 +020096 select INTEL_GMA_ADD_VBT_DATA_FILE if RUN_FSP_GOP
Aaron Durbin79f07412017-04-16 21:49:29 -050097 select POSTCAR_CONSOLE
98 select POSTCAR_STAGE
Naresh G Solankia2d40622016-08-30 20:47:13 +053099
100config USE_FSP1_1_DRIVER
Nico Huber956cfa32017-06-28 12:20:48 +0200101 def_bool y
Naresh G Solankife517f62016-10-17 17:21:08 +0530102 depends on !MAINBOARD_USES_FSP2_0
Naresh G Solankia2d40622016-08-30 20:47:13 +0530103 select PLATFORM_USES_FSP1_1
Naresh G Solankia2d40622016-08-30 20:47:13 +0530104 select DISPLAY_FSP_ENTRY_POINTS
105
Furquan Shaikh610a33a2016-07-22 16:17:53 -0700106config CHROMEOS
107 select CHROMEOS_RAMOOPS_DYNAMIC
Julius Werner58c39382017-02-13 17:53:29 -0800108
109config VBOOT
110 select VBOOT_EC_SLOW_UPDATE if VBOOT_EC_SOFTWARE_SYNC
111 select VBOOT_SEPARATE_VERSTAGE
Furquan Shaikh610a33a2016-07-22 16:17:53 -0700112 select VBOOT_OPROM_MATTERS
Furquan Shaikhb8257df2016-07-22 09:20:56 -0700113 select VBOOT_SAVE_RECOVERY_REASON_ON_REBOOT
Aaron Durbina6914d22016-08-24 08:49:29 -0500114 select VBOOT_STARTS_IN_BOOTBLOCK
Furquan Shaikh2a12e2e2016-07-25 11:48:03 -0700115 select VBOOT_VBNV_CMOS
116 select VBOOT_VBNV_CMOS_BACKUP_TO_FLASH
Furquan Shaikh610a33a2016-07-22 16:17:53 -0700117
Lee Leahy1d14b3e2015-05-12 18:23:27 -0700118config BOOTBLOCK_RESETS
119 string
120 default "soc/intel/common/reset.c"
121
Martin Roth59ff3402016-02-09 09:06:46 -0700122config CBFS_SIZE
123 hex
124 default 0x200000
125
Lee Leahy1d14b3e2015-05-12 18:23:27 -0700126config CPU_ADDR_BITS
127 int
128 default 36
129
130config DCACHE_RAM_BASE
Arthur Heymans432ac612017-06-13 14:17:05 +0200131 hex
Lee Leahy1d14b3e2015-05-12 18:23:27 -0700132 default 0xfef00000
133
134config DCACHE_RAM_SIZE
Arthur Heymans432ac612017-06-13 14:17:05 +0200135 hex
Rizwan Qureshi3ad63562016-08-14 15:48:33 +0530136 default 0x40000
Lee Leahyb0005132015-05-12 18:19:47 -0700137 help
Lee Leahy1d14b3e2015-05-12 18:23:27 -0700138 The size of the cache-as-ram region required during bootblock
139 and/or romstage.
Lee Leahyb0005132015-05-12 18:19:47 -0700140
Subrata Banik68d5d8b2016-07-18 14:13:52 +0530141config DCACHE_BSP_STACK_SIZE
142 hex
143 default 0x4000
144 help
145 The amount of anticipated stack usage in CAR by bootblock and
146 other stages.
147
148config C_ENV_BOOTBLOCK_SIZE
149 hex
Furquan Shaikh70385962016-08-24 10:28:30 -0700150 default 0xC000
Subrata Banik68d5d8b2016-07-18 14:13:52 +0530151
Subrata Banik086730b2015-12-02 11:42:04 +0530152config EXCLUDE_NATIVE_SD_INTERFACE
153 bool
154 default n
155 help
156 If you set this option to n, will not use native SD controller.
157
Lee Leahy1d14b3e2015-05-12 18:23:27 -0700158config HEAP_SIZE
159 hex
160 default 0x80000
161
162config IED_REGION_SIZE
163 hex
164 default 0x400000
165
Subrata Banike7ceae72017-03-08 17:59:40 +0530166config PCR_BASE_ADDRESS
167 hex
168 default 0xfd000000
169 help
170 This option allows you to select MMIO Base Address of sideband bus.
171
Lee Leahy1d14b3e2015-05-12 18:23:27 -0700172config SERIAL_CPU_INIT
173 bool
174 default n
175
176config SERIRQ_CONTINUOUS_MODE
177 bool
pchandri1d77c722015-09-09 17:22:09 -0700178 default n
Lee Leahy1d14b3e2015-05-12 18:23:27 -0700179 help
180 If you set this option to y, the serial IRQ machine will be
181 operated in continuous mode.
182
183config SMM_RESERVED_SIZE
184 hex
185 default 0x200000
186
187config SMM_TSEG_SIZE
188 hex
189 default 0x800000
190
Lee Leahy1d14b3e2015-05-12 18:23:27 -0700191config VGA_BIOS_ID
192 string
193 default "8086,0406"
Lee Leahyb0005132015-05-12 18:19:47 -0700194
Aaron Durbine33a1722015-07-30 16:52:56 -0500195config UART_DEBUG
196 bool "Enable UART debug port."
Aaron Durbine33a1722015-07-30 16:52:56 -0500197 default n
Martin Roth1afcb232015-08-15 17:36:15 -0600198 select CONSOLE_SERIAL
Aaron Durbine33a1722015-07-30 16:52:56 -0500199 select DRIVERS_UART
Aaron Durbine33a1722015-07-30 16:52:56 -0500200 select DRIVERS_UART_8250MEM_32
Furquan Shaikhb168db72016-08-01 19:37:38 -0700201 select NO_UART_ON_SUPERIO
Aaron Durbine33a1722015-07-30 16:52:56 -0500202
Subrata Banik19a7ade2017-08-14 11:55:10 +0530203config UART_FOR_CONSOLE
204 int "Index for LPSS UART port to use for console"
205 default 2 if DRIVERS_UART_8250MEM
Subrata Banikb045d4c2017-08-30 11:47:32 +0530206 default 0
Subrata Banik19a7ade2017-08-14 11:55:10 +0530207 help
208 Index for LPSS UART port to use for console:
209 0 = LPSS UART0, 1 = LPSS UART1, 2 = LPSS UART2
210
Teo Boon Tiong2fc06c82016-09-15 11:11:45 +0800211config SKYLAKE_SOC_PCH_H
212 bool
213 default n
214 help
215 Choose this option if you have a PCH-H chipset.
216
Aaron Durbin3953e392015-09-03 00:41:29 -0500217config CHIPSET_BOOTBLOCK_INCLUDE
218 string
219 default "soc/intel/skylake/bootblock/timestamp.inc"
220
Aaron Durbined8a7232015-11-24 12:35:06 -0600221config NHLT_DMIC_2CH
222 bool
223 default n
224 help
225 Include DSP firmware settings for 2 channel DMIC array.
226
227config NHLT_DMIC_4CH
228 bool
229 default n
230 help
231 Include DSP firmware settings for 4 channel DMIC array.
232
233config NHLT_NAU88L25
234 bool
235 default n
236 help
237 Include DSP firmware settings for nau88l25 headset codec.
238
239config NHLT_MAX98357
240 bool
241 default n
242 help
243 Include DSP firmware settings for max98357 amplifier.
244
245config NHLT_SSM4567
246 bool
247 default n
248 help
249 Include DSP firmware settings for ssm4567 smart amplifier.
250
Duncan Laurie4a75a662017-03-02 10:13:51 -0800251config NHLT_RT5514
252 bool
253 default n
254 help
255 Include DSP firmware settings for rt5514 DSP.
256
Rizwan Qureshi17335fa2017-01-14 06:08:21 +0530257config NHLT_RT5663
258 bool
259 default n
260 help
261 Include DSP firmware settings for rt5663 headset codec.
262
263config NHLT_MAX98927
264 bool
265 default n
266 help
267 Include DSP firmware settings for max98927 amplifier.
268
Subrata Banik03e971c2017-03-07 14:02:23 +0530269choice
270 prompt "Cache-as-ram implementation"
271 default CAR_NEM_ENHANCED
272 help
273 This option allows you to select how cache-as-ram (CAR) is set up.
274
275config CAR_NEM_ENHANCED
276 bool "Enhanced Non-evict mode"
277 select SOC_INTEL_COMMON_BLOCK_CAR
278 select INTEL_CAR_NEM_ENHANCED
279 help
280 A current limitation of NEM (Non-Evict mode) is that code and data sizes
281 are derived from the requirement to not write out any modified cache line.
282 With NEM, if there is no physical memory behind the cached area,
283 the modified data will be lost and NEM results will be inconsistent.
284 ENHANCED NEM guarantees that modified data is always
285 kept in cache while clean data is replaced.
286
287config USE_SKYLAKE_FSP_CAR
288 bool "Use FSP CAR"
289 select FSP_CAR
290 help
291 Use FSP APIs to initialize & tear Down the Cache-As-Ram.
292
293endchoice
294
Subrata Banikfbdc7192016-01-19 19:19:15 +0530295config SKIP_FSP_CAR
Martin Rothb00ddec2016-01-31 10:39:47 -0700296 bool "Skip cache as RAM setup in FSP"
297 default y
298 help
299 Skip Cache as RAM setup in FSP.
Subrata Banikfbdc7192016-01-19 19:19:15 +0530300
Aaron Durbine56191e2016-08-11 09:50:49 -0500301config SPI_FLASH_INCLUDE_ALL_DRIVERS
302 bool
303 default n
304
Rizwan Qureshid8bb69a2016-11-08 21:01:09 +0530305config MAX_ROOT_PORTS
306 int
307 default 24 if PLATFORM_USES_FSP2_0
308 default 20 if PLATFORM_USES_FSP1_1
309
Jenny TC2864f852017-02-09 16:01:59 +0530310config NO_FADT_8042
311 bool
312 default n
313 help
314 Choose this option if you want to disable 8042 Keyboard
315
Furquan Shaikh340908a2017-04-04 11:47:19 -0700316config SOC_INTEL_COMMON_LPSS_CLOCK_MHZ
317 int
318 default 120
319
Furquan Shaikh05a6f292017-03-31 14:02:47 -0700320config SOC_INTEL_COMMON_BLOCK_GSPI_MAX
321 int
322 default 2
323
Aamir Bohra1041d392017-06-02 11:56:14 +0530324config CPU_BCLK_MHZ
325 int
326 default 100
327
Furquan Shaikh3406dd62017-08-04 15:58:26 -0700328# Clock divider parameters for 115200 baud rate
329config SOC_INTEL_COMMON_LPSS_UART_CLK_M_VAL
330 hex
331 default 0x30
332
333config SOC_INTEL_COMMON_LPSS_UART_CLK_N_VAL
334 hex
335 default 0xc35
336
Lee Leahyb0005132015-05-12 18:19:47 -0700337endif